

Computer Systems Design
Lesson 9
Basic microarchitectural templates.
Multi-cycle and pipelined processors.

Alexander Antonov, Assoc. Prof., ITMO University

#### Outline the lesson

- Concept of single-cycle implementation of digital circuits
- Concept of multi-cycle implementation of digital circuits
- Concept of pipelined implementation of digital circuits
- PPA metrics: performance, power, area
- Analysis and comparison of implementations
- Achieving PPA trade-off



## ітмо

### Synchronous design – Huffman model

**Synchronous circuit** – common template for digital circuits

Adds necessary predictability to timing correlations (trading potential efficiency)



#### Consists of intermittent:

- combinational logic
- *flip-flops* (clocked, edge-triggered registers and memories)

#### Synchronous design – operation in time

Operation of synchronous design in time is intermittent phases:

- computing: combinational circuit operation, registers are insensitive to input
- **fixating result**: data is written to registers, combinational circuits must output stable signal during the aperture time (setup time + clock edge + hold time)



Synchronous design statically fixes the <u>phase difference ranges</u> of data signals relative to clock signal

## ітмо

## Single-cycle (combinational) implementation

**Single-cycle implementation** – implements transactions (instructions, memory requests, I/O transactions) in a single clock cycle

#### Consists in following decisions:

- All states are synchronized by a special signal (synchronization signal)
- Execution of all transactions is done within the same time (single clock cycle)
- Execution of all transactions involves the same datapath

|       | single-cycle |     |     |     |     |     |     |     |     |  |  |
|-------|--------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| cycle | 0            |     |     | 1   |     |     | 2   |     |     |  |  |
| trx   | trx 0        |     | 1   |     |     | 2   |     |     |     |  |  |
| ops   | op0          | op1 | op2 | op0 | op1 | op2 | op0 | op1 | op2 |  |  |

## Example: typical single-cycle RISC processor



## Example: typical single-cycle RISC processor



#### Multi-cycle implementation

Multi-cycle implementation – dividing one long cycle of single cycle (combinational) implementation with several faster cycles, such as each new transaction starts after completion of previous one control steps, c-steps – execution steps for given operation synced to clock signal

#### Consists in following decisions:

- Splitting computation into a series of c-steps
- Allocation of minimum needed number of functional units (FUs) for each c-step
- Implementation of control logic (FSM) managing data transfers and FU activation

| single-cycle      |                |     |      |     |     |      |     |     |     |
|-------------------|----------------|-----|------|-----|-----|------|-----|-----|-----|
| transactions trx0 |                |     | trx1 |     |     | trx2 |     |     |     |
| clock cycles      | clock cycles 0 |     | 1    |     |     | 2    |     |     |     |
| ops               | op0            | op1 | op2  | op0 | op1 | op2  | op0 | op1 | op2 |

| multi-cycle       |     |      |     |     |      |     |     |     |     |
|-------------------|-----|------|-----|-----|------|-----|-----|-----|-----|
| transactions trx0 |     | trx1 |     |     | trx2 |     |     |     |     |
| clock cycles      | 0   | 1    | 2   | 3   | 4    | 5   | 6   | 7   | 8   |
| ops               | op0 | op1  | op2 | op0 | op1  | op2 | op0 | op1 | op2 |



## "Shortcuts" for non-uniform computations

Unused operations for certain transactions can be removed

Can speed-up execution of *non-uniform computations* (e.g. complex CPU instructions)

| single-cycle      |         |     |      |     |     |      |     |     |     |
|-------------------|---------|-----|------|-----|-----|------|-----|-----|-----|
| transactions trx0 |         |     | trx1 |     |     | trx2 |     |     |     |
| clock cycles      | ycles 0 |     | 1    |     |     | 2    |     |     |     |
| ops               | op0     | op1 | op2  | op0 | op1 | op2  | op0 | op1 | op2 |

| multi-cycle  |     |     |      |      |     |  |
|--------------|-----|-----|------|------|-----|--|
| transactions | tr  | x0  | trx1 | trx2 |     |  |
| clock cycles | 0   | 1   | 2    | 3    | 4   |  |
| ops          | op0 | op1 | op1  | op1  | op2 |  |



## Example: finding maximum value in an array



| c-step number | operation                      |
|---------------|--------------------------------|
| 0             | check 1st element              |
| 1             | check 2 <sup>nd</sup> element  |
| 2             | check 3 <sup>rd</sup> element  |
| •••           | •••                            |
| 15            | check 15 <sup>th</sup> element |

### Example: typical multi-cycle RISC processor



#### Multi-cycle RISC-V processor control unit





#### Pipelined implementation

**Pipelined implementation** - technique allowing <u>fold</u> improvement of a digital circuit <u>throughput</u> without fold replication of digital logic.

Consists in following decisions:

- The datapath is split into a sequence of stages
   the delay of each stage is smaller than the delay of the entire initial datapath
   registers inserted between stages ("pipeline registers")
- Processing of a new request starts as soon as the first stage is ready to accept it
   processing of consecutive requests overlap in time (temporal parallelism)



$$\max(t_F, t_G, t_H) < t_{FGH} \Rightarrow BW_{peak(6)} > BW_{peak(a)}$$

All modern high-performance designs (processors, interconnects, memories, etc.) are pipelined

## Pipeline operation in time

Multi-cycle implementation

• Pipelined implementation



## ітмо

### Pipeline idealisms

*Pipeline idealisms\** – properties of computational traffic and design that maximize gain from pipelining

- Uniform-delay subcomputations
   otherwise internal fragmentation, "slow" stages slowdown the entire pipeline,
   non-fold increase of throughput
- Uniform types of requests otherwise external fragmentation, under-utilization of stages, decrease of potential performance
- Independency of requests (no feedback dependencies in processing algorithm)
   otherwise pipeline interlocks, stalls while waiting for data

### Example: finding maximum value in an array



# **ITMO**

## Example: classic RISC pipeline



# **ITMO**

## Example: classic RISC pipeline



### Example: classic RISC pipeline executing program



## Example: single-cycle vs. pipelined RISC in time



Performance is better in pipelined implementation due to parallelism However: clock frequency is limited by the longest stage

#### Pipeline hazards: concept

Problem of sequential  $\rightarrow$  parallel instructions execution:

**Changed ordering of working with shared states** 

**Example: instruction flow** 

```
trx0: shared_state_v1 ← read (shared_state_v0) + 4;
trx1: shared_state_v2 ← read (shared_state_v1) + 8;
```

Expected result: shared state  $v2 \leftarrow shared state v0 + 12$ ;



#### **Operations sequence in hardware:**

```
trx0: read (shared_state_v0);
trx0: shared_state_v1 \( - \) read (shared_state_v0) + 4;
trx1: read (shared_state_v1);
trx1: shared_state_v2 \( - \) read (shared_state_v1) + 8;
```

Result: shared state v0 + 12 (OK)



#### **Operations sequence in hardware:**

```
trx0: read (shared_state_v0);
trx1: read (shared_state_v0); // outdated, trx0 hasn't completed
trx0: shared_state_v1 

read (shared_state_v0) + 4;
trx1: shared_state_v2 

read (shared_state_v0) + 8;
```

Result: shared\_state\_v0 + 8 (not OK)

### Spatial parallelism

- Allows to increase throughput with linear increase of HW resources and power
- Latency remains unchanged



## ITMO

#### Basic performance metrics

Basic metrics: PPA (Performance, Power, Area). Basic performance metrics: throughput and latency

- **Throughput (bandwidth)** number of requests processed within time period *II (Initiation Interval) – inverse characteristic*
- **Latency** time passed from request processing initiation to completion Parallelism is not taken into account!

#### Time is evaluated in two variants:

- **Clock cycles**: c-steps Fully defined by RTL design Will not change for various FPGA/ASIC implementations
- **Real time**: seconds Depends on achieved clock frequency <u>Specific</u> to certain FPGA/ASIC implementation
- Combinational implementation:
- $II = 1; BW = \frac{1}{Lat}$   $II > 1; BW \sim \frac{1}{II} \sim \frac{1}{Lat}$ Multi-cycle implementation:
- $II \rightarrow 1$ ;  $BW_{peak} = \frac{1}{Lat} * N_{stages}$ Pipelined implementation:

#### Performance of implementations

#### Maximum frequency:

- Combinational worst (all computations within one clock cycle)
- Multi-cycle slightly worst than pipelined (auxiliary control logic)
- Pipelined best (only a single stage within one clock cycle)

#### Throughput:

- Combinational worst (low frequency, no parallelism)
- Multi-cycle better that combinational for non-uniform traffic, slightly worse for uniform (extra control logic and buffers, lower frequency)
- Pipelined best (high frequency, initiation interval = 1)

#### Latency:

- Combinational best for uniform traffic (no buffers and control logic)
- Multi-cycle better than combinational for non-uniform traffic, slightly worse for uniform (extra control logic and buffers, lower frequency)
- Pipelined slightly better than multi-cycle (less control logic), but can suffer from external fragmentation

#### Resources consumption of implementations

#### Hardware resources:

- *Combinational* not good (each subcomputation requires dedicated resource)
- *Multi-cycle* best (HW can be reused for subcomputations, but requires extra buffers)
- *Pipelined* worst (each subcomputation requires dedicated resource, extra buffers)

#### Power:

$$P_{total} = P_{static} + P_{dynamic}; P_{static} = V * I_{leakage}; P_{dynamic} = Q * f * C * V^2,$$

- **Combinational** (typically) high static, low dynamic
- *Multi-cycle* (typically) low static, high dynamic
- *Pipelined* (typically) high static, high dynamic

#### Choosing implementation is a non-trivial optimization problem!

Exhaustive design space exploration can be needed



#### Thank you for the lesson!

Alexander Antonov, Assoc. Prof., antonov@itmo.ru