# VIETNAM NATIONLA UNIVERSITY, HO CHI MINH CITY UNIVERSITY OF INFORMATION TECHNOLOGY FACULTY OF COMPUTER ENGINEERING

---oOo----



## DIGITAL SYSTEM DESIGN WITH HDL CE213.O12.MTCL.2

## LAB REPORT 7

VIETNAMESE NAME: THIÉT KÉ SIMPLE PROCESSOR ENGLISH NAME: DESIGING A SIMPLE PROCESSOR

> STUDENT NAME: Trương Duy Đức STUDENT ID: 21521970 Lecturer: Ta Trí Đức

#### LAB 7: DESIGING A SIMPLE PROCESSOR

## Contents

| I. Content of Lab      |    |
|------------------------|----|
| 1.1. Objectives        | 3  |
| 1.2. Practice content  | 3  |
| II.THEORETICAL BASIS   | 4  |
| 1. Processor           | 4  |
| III.PRACTICAL          | 5  |
| 1. Overview            | 5  |
| 2. CODE                | 7  |
| 2.1. CODE LAB07- MAIN  | 7  |
| 2.2. CODE DATAPATH     | 8  |
| 2.3. CODE CONTROL UNIT | 9  |
| 2.4. CODE ALU CONTROL  | 11 |
| 2.5. CODE TESTBENCH    | 11 |
| 3. Simulate            |    |
| 3.1. Waveform          | 12 |
| 3.2. Transcript        |    |
| 3.3. Memory List       |    |
| 4. Schematic           |    |
| IV EVALUATION          | 16 |

### LAB 7: DESIGING A SIMPLE PROCESSOR

## **Pictures**

| Figure 1: Data path and Control Unit according to the MIPS architecture                         | 3       |
|-------------------------------------------------------------------------------------------------|---------|
| Figure 2: "Datapath" image of a processor with 8 MIPS instructions: add, sub, AND,              | OR,     |
| slt, lw, sw, and beq                                                                            | 4       |
| Figure 3: Instruction Formats                                                                   | 5       |
| Figure 4:The bold (red) lines represent the active paths during the execution of the ADD        |         |
| instruction.                                                                                    |         |
| Figure 5: The bold (red) lines represent the active paths during the execution of the lw instru | action. |
|                                                                                                 | 6       |
| Figure 6:The bold (red) lines represent the active paths during the execution of the sw         |         |
| instruction.                                                                                    | 6       |
| Figure 7: Waveform                                                                              | 12      |
| Figure 8: Transcript                                                                            | 12      |
| Figure 9: Initial Register's Memory List                                                        | 12      |
| Figure 10: Data-memory's Memory List after sw \$2,0(\$2)                                        | 14      |
| Figure 11: Lab7's Schematic                                                                     | 15      |

#### I. Content of Lab

#### 1.1. Objectives

Using the Verilog HDL language, design a simple Processor.

#### 1.2. Practice content

Base on DATAPATH design block and the Control Unit design block, along with the ALU Control design block, to design a simple Processor capable of executing the following instructions:

- add \$1, \$2, \$3
- lw \$1, 0(\$2)
- sw \$1, 0(\$2)"



Figure 1: Data path and Control Unit according to the MIPS architecture.

#### II.THEORETICAL BASIS

#### 1. Processor

"A Simple Processor" is a general concept to describe a straightforward processing unit, often designed to illustrate basic principles of computer architecture and processing. A Simple Processor typically includes a limited set of instructions and functionalities, aiding learners or beginners in gaining a better understanding of how computers operate.

A Simple Processor usually consists of fundamental components such as:

- 1. Central Processing Unit (CPU): The core of any processing system, executing instructions and managing data flow.
- 2. **Registers:** Quick and close-to-CPU temporary storage used for holding data temporarily.
- 3. **Memory:** Larger storage area where programs and data are stored.
- 4. **Control Unit:** Oversees CPU operations, controls instruction execution, and manages data flow.
- 5. **Instruction Set:** A set of instructions that the CPU can execute.

Simple Processors are often employed for educational purposes, simulation, or in applications where a complex processing unit is unnecessary. Grasping the workings of a Simple Processor helps in understanding how computers perform basic tasks such as storing, computing, and controlling instruction flow.



Figure 2: " Data Path" and "Control Unit" in the MIPS architecture

#### **III.PRACTICAL**

#### 1. Overview

In this lab, we only need to complete the connections of the simple Processor using the simple DATAPATH (lab 4) and the simple Control Unit (lab 5).

There is a 32-bit INSTRUCTION as input, and each instruction group will have its own specific function, as shown in the Figure below.



Figure 3: Instruction Formats

Signal paths of the R-type instruction group (ADD):



Figure 4:The bold (red) lines represent the active paths during the execution of the ADD instruction.

#### Signal paths of the lw instruction:



Figure 5:The bold (red) lines represent the active paths during the execution of the lw instruction.

#### Signal paths of the sw instruction:



Figure 6:The bold (red) lines represent the active paths during the execution of the sw instruction.

#### 2. CODE

#### 2.1. CODE LABO7- MAIN

module

LAB07(INST,CLK,OUT);//,REGDST,ALUSRC,MEMWRITE,MEMREAD,MEMTOREG,R EGWRITE);

input [31:0] INST;

input CLK;

output [31:0] OUT;

wire REGDST,ALUSRC,MEMWRITE,MEMREAD,MEMTOREG,REGWRITE; wire [1:0] ALUOP;

wire [2:0] ALUCONTROL;

#### DATAPATH

DATAPATH1(.CLK(CLK),.INST(INST[25:0]),.REGDST(REGDST),.ALUSRC(ALUSRC),.A LUCONTROL(ALUCONTROL),.MEMWRITE(MEMWRITE),.MEMREAD(MEMREAD),. MEMTOREG(MEMTOREG),.OUT(OUT),.REGWRITE(REGWRITE));

Control Unit

Control\_Unit1(.OP(INST[31:26]),.REGDST(REGDST),.MEMREAD(MEMREAD),.MEMW RITE(MEMWRITE),.MEMTOREG(MEMTOREG),.ALUOP(ALUOP),.ALUSRC(ALUSRC),.REGWRITE(REGWRITE));

Alu control Alu control1(.ALUOP(ALUOP),.ALUcontrol(ALUCONTROL));

endmodule

#### 2.2. CODE DATAPATH

```
module
DATAPATH(CLK,INST,REGDST,ALUSRC,ALUCONTROL,MEMWRITE,MEMREAD,ME
MTOREG, OUT, REGWRITE);
input [25:0] INST;
output [31:0] OUT;
input CLK;
input REGDST, ALUSRC, MEMWRITE, MEMREAD, MEMTOREG, REGWRITE;
input [2:0] ALUCONTROL;
wire [31:0] RD1,RD2,ALURESULT,O SIGNEXTEND,READDATA,WD;
wire [4:0] WR;
MUX 32 bit #(.WIDTH(5))
mux1(.OP(REGDST),.A(INST[20:16]),.B(INST[15:11]),.O(WR));
REGFILE
REG1(.RWE(REGWRITE),.WA(WR),.WD(WD),.RA1(INST[25:21]),.RA2(INST[20:16]),.C
LK(CLK),.RD1(RD1),.RD2(RD2));
wire [31:0] OM2;
MUX 32 bit #(.WIDTH(32))
mux2(.OP(ALUSRC),.A(RD2),.B(O SIGNEXTEND),.O(OM2));
ALU ALU1(.A(RD1),.B(OM2),.O(ALURESULT),.OP(ALUCONTROL),.OF());
SRAM
SRAM1(.CLK(CLK),.WE(MEMWRITE),.RE(MEMREAD),.WD(RD2),.RA(READDATA),.
ADDRESS(ALURESULT));
SIGN EXTEND SignEXTEND(.I(INST[15:0]),.O(O SIGNEXTEND));
MUX 32 bit #(.WIDTH(32))
mux3(.OP(MEMTOREG),.A(ALURESULT),.B(READDATA),.O(WD));
assign OUT=WD;
endmodule
```

#### 2.3. CODE CONTROL UNIT

```
module
Control Unit(OP,REGDST,MEMREAD,MEMWRITE,MEMTOREG,ALUOP,ALUSRC,REG
WRITE);
input [5:0] OP;
output reg REGDST,MEMREAD,MEMWRITE,MEMTOREG,ALUSRC,REGWRITE;
output reg [1:0] ALUOP;
always @(*)
           case(OP)
           1://add
           begin
                 ALUOP=2'd2;
                 ALUSRC=1'b0;
                 REGDST=1'b1;
                 REGWRITE=1'b1;
                 MEMREAD=1'b0;
                 MEMWRITE=1'b0;
                 MEMTOREG=1'b0;
           end
           3://sub
           begin
                 ALUOP=2'd3;
                 ALUSRC=1'b0;
                 REGDST=1'b1;
                 REGWRITE=1'b1;
                 MEMREAD=1'b0;
                 MEMWRITE=1'b0;
                 MEMTOREG=1'b0;
           end
           5://and
           begin
                 ALUOP=2'd0;
                 ALUSRC=1'b0;
                 REGDST=1'b1;
                 REGWRITE=1'b1;
                 MEMREAD=1'b0;
                 MEMWRITE=1'b0;
                 MEMTOREG=1'b0;
           end
           7://or
           begin
```

```
ALUOP=2'd1;
                 ALUSRC=1'b0;
                 REGDST=1'b1;
                 REGWRITE=1'b1;
                 MEMREAD=1'b0;
                 MEMWRITE=1'b0;
                 MEMTOREG=1'b0;
           end
           4://lw
           begin
                 ALUOP=2'd2;
                 ALUSRC=1'b1;
                 REGDST=1'b0;
                 REGWRITE=1'b1;
                 MEMREAD=1'b1;
                 MEMWRITE=1'b0;
                 MEMTOREG=1'b1;
           end
           2://sw
           begin
                 ALUOP=2'd2;
                 ALUSRC=1'b1;
                 REGDST=1'b0;
                 REGWRITE=1'b1;
                 MEMREAD=1'b0;
                 MEMWRITE=1'b1;
                 MEMTOREG=1'b0;
           end
           default:
           begin
                 ALUOP=2'dx;
                 ALUSRC=1'bx;
                 REGDST=1'bx;
                 REGWRITE=1'bx;
                 MEMREAD=1'bx;
                 MEMWRITE=1'bx;
                 MEMTOREG=1'bx;
           end
     endcase
endmodule
```

#### 2.4. CODE ALU CONTROL

#### 2.5. CODE TESTBENCH

```
'timescale 1ns/100ps
module tb;
reg [31:0]INST;
reg CLK;
wire [31:0] OUT;
LAB07 uut(.INST(INST),.CLK(CLK),.OUT(OUT));
initial begin
#0
      CLK=0;
end
initial begin
      INST=32'b000001 00010 00001 00001 00000000000;//add $2,$2,$1
#0
             $display("OUTPUT:%d",OUT);
#1
#9
      INST=32'b000001 00010 00011 00001 00000000000;//add $1,$2,$3
      INST=32'b000001 00100 00011 00010 00000000000;//add $2,$4,$3
#10
      INST=32'b000011 00010 00011 00001 00000000000;//sub $1,$2,$3
#10
#10
      INST=32'b000100 00010 00011 0000000000000000;//lw $3,0($2);
#10
      INST=32'b000010 00001 00010 00000000000000000;//sw $2,0($2);
end
always #5 begin
      #0 CLK=~CLK;
end
always #10 begin
#0 $display("OUTPUT:%d",OUT);
end
endmodule
```

#### 3. Simulate

#### 3.1. Waveform



Figure 7: Waveform

#### 3.2. Transcript



Figure 8: Transcript

#### 3.3. Memory List

#### 3.3.1 Register's Memory List



Figure 9: Initial Register's Memory List



Figure 10: Register's Memory List after add \$1,\$2,\$1

Explanation: **add \$1, \$2, \$1** where \$1 stores the value 32'd1 and \$2 is 32'd2, so when adding them, the result is 32'd3. Looking at the Register's Memory List, the value of \$1 has changed (in the red highlighted area) from 32'd1 to 32'd3. The result is as expected.

```
0000001c
00000019
00000013
00000010
D0000000d
0000000a
00000007
00000004
```

Figure 11: Register's Memory List after add \$1,\$2,\$3

Explanation: Similarly to the previous instruction, registers \$2 and \$3 contain the values 32'd2 and 32'd3 respectively. Therefore, the result of \$1 will be updated to 32'd5.

Figure 12: Register's Memory List after add \$2,\$4,\$3



Figure 13: Register's Memory List after sub \$1,\$2,\$3

Explanation: We have registers \$2 and \$3 containing the values 32'd7 and 32'd3 respectively. The result of subtracting these two registers will be 32'd4, and register \$1 has been updated accordingly. The result matches the prediction.

```
0000001c
00000019
00000013
00000010
00000007
```

Figure 14: Register's Memory List after lw \$3,0(\$2)

Explanation: We have \$2 storing the value 32'd7, and the offset is 0. The sum of the offset and the value in \$2 is 32'd7. In this case, we will store the value of register \$3 into the address at the 4th location of the Data memory (the value at address 4 in data memory is 32'd15). The result matches the prediction.

#### 3.3.1 Data-Memory's Memory List



Figure 15: Initial Data-memory's Memory List



Figure 10: Data-memory's Memory List after sw \$2,0(\$2)

Explanation: Similarly to the previous **lw** instruction, we have offset + value in \$2 = 0 + 7 = 7. Therefore, we will store the value of register \$2 (32'd7) into the address at the 7th location of the Data Memory. The result matches the prediction.

#### 4. Schematic



Figure 11: Lab7's Schematic

#### LAB 7: DESIGING A SIMPLE PROCESSOR

## IV. EVALUATION

No errors were found, and the circuit runs as intended.