



# 计算机组成原理

第二章:指令:计算机的语言

中山大学计算机学院 陈刚

2022年秋季

## 回顾——2. 4. 2 数值数据的定点表示

### 要解决的问题

1、第一个问题:正数与负数的表示? Positive and negative representations

所有数前面设置符号位 Set symbol bit in front of all numbers

2、第二个问题: 小数点的表示? Representation of decimal point

小数点的位置固定 Fixed decimal point

3、第三个问题:零的表示? Representation of zero

二进制补码表示 two's complement representation

4、第四个问题:实数的表示? Representation of real number

将实数分成两部分: 尾数和指数(阶码)—浮点数的表示 Float point representation





## 回顾—2.4.3 数值数据的浮点表示—IEEE 754



### 1985年制定了浮点数标准IEEE 754 (ch3.5.1)

符号s(Sign) 阶码e(整数)Exponent 是 8bits

是数f(小数)Significand
23bits

口 1表示负数negative; 0表示 正数positive





## 回顾—2.4.3 数值数据的浮点表示—IEEE 754



### 1985年制定了浮点数标准IEEE 754 (ch3.5.1)

1bit

符号s(Sign) | 阶码e(整数)Exponent 8bits

是数f(小数)Significand 23bits



尾数f



- 尾数为原码
- 规格化尾数最高位总是1,所以隐含表示,省1位
- 1 + 23 bits (single单精度), 1 + 52 bits (double双精度)

尾数精度 = 尾数的位数 + 1

(单精度SP: Single Precision 双精度DP: Double Precision)





## 回顾-2.4.3 数值数据的浮点表示-IEEE 754



1985年制定了浮点数标准IEEE 754 (ch3.5.1)

符号s(Sign) 1bit 是数f(小数)Significand
23bits

**Prof. Kahan** 

▶ 阶码/指数e: 移码

将每一个数值加上一个偏置常数,当编码位数为 n时,通常bias取 2<sup>n-1</sup>-1,but IEEE 754的阶码不同

・ 偏置常数为: 127 (单精度SP); 1023 (双精度DP)

全0/全1编码用来 表示特殊的值! 单精度规格化数阶码范围为0000 0001 (-126) ~ 1111110 (127)

单精度SP: Single Precision 双精度DP: Double Precision





## 回顾—2.4.3 数值数据的浮点表示—IEEE 754



### 全0和全1编码用来表示什么特殊的值?

| 阶码(移码) | 尾数   | 数据类型         |                |
|--------|------|--------------|----------------|
| 1~254  | 任何值  | 规格化数(隐含小数点前》 | <b>5</b> "1" ) |
| 0      | 0    | ?            |                |
| 0      | 非零的数 | ?            |                |
| 255    | 0    | ?            |                |
| 255    | 非零的数 | ?            |                |





## 回顾-2.4.3 数值数据的浮点表示-IEEE 754

- □如何表示0?
  - ■阶码/指数: 全0 (Exponent: all zeros)
  - ■尾数: 全0 (Significand: all zeros)
  - ■符号位? 正/负皆可 (What about sign? Both cases valid.)





## 回顾-2.4.3 数值数据的浮点表示-IEEE 754

- □如何表示0?
  - ■阶码/指数: 全0
  - ■尾数:全0
  - ■符号位? 正/负皆可
- □如何表示+∞/-∞?
  - ■阶码/指数: 全1 (11111111<sub>2</sub>=255) (Exponent: all ones)
  - ■尾数: 全0 (Significand: all zeros)





## 回顾—2.4.3 数值数据的浮点表示—IEEE 754



### 全0和全1编码用来表示什么特殊的值?

| 阶码(移  | 路码) 尾数  | 数据类型                      |
|-------|---------|---------------------------|
| 1~254 | 任何值     | 规格化数                      |
|       | (隐含小数点前 | <b>前为"1")</b>             |
| 0     | 0       | 0                         |
| 0     | 非零的数    | 非规格化数Denormalized numbers |
| 255   | 0       | +∞/-∞                     |
| 255   | 非零的数    | 非数NaN(Not a Number)       |

### 非数,示例:

$$sqrt(-4.0) = NaN$$
  $0/0 = NaN$   $+\infty+(-\infty) = NaN$   $+\infty-(+\infty) = NaN$ 



## 回顾-2.4.3 数值数据的浮点表示-IEEE 754

- □如何表示规格化非0数(Norms)
  - **Exponent:** nonzero
  - □Significand: nonzero(大于等于1且小于2)
- □如何表示非规格化数 (Denorms)
  - ■Exponent: all zeros
  - □Significand: nonzero (大于0且小于1)
- □如何表示非数 (NaN)
  - □Exponent : 255
  - ■Significand: nonzero
  - ■NaNs can help with debugging

$$N = -1^{s} \times 1.$$
fraction  $\times 2^{\text{exponent-127}}$ ,  $1 \le \text{exponent} \le 254$ 

$$N = -1^{S} \times 0.$$
fraction  $\times 2^{-126}$ , exponent = 0



## 回顾—2.4.3 数值数据的浮点表示—IEEE 754

#### IEEE754 标准定义的浮点格式参数

### \*尾数精度 = 尾数位数 +1

|               | · · · · · · · · · · · · · · · · · · · |       |                                         |        |
|---------------|---------------------------------------|-------|-----------------------------------------|--------|
| 参数            | 单精度                                   | 扩充单精度 | 双精度                                     | 扩充双精度  |
| 总位数           | 32                                    | ≥43   | 64                                      | ≥79    |
| 阶码位数          | 8                                     | ≥11   | 11                                      | ≥15    |
| 阶码编码          | +127 移码                               | (未定义) | +1023 移码                                | (未定义)  |
| 最大阶码值         | +127                                  | +1023 | +1023                                   | +16383 |
| 最小阶码值         | -126                                  | -1022 | -1022                                   | -10382 |
| 可表示的阶码个数      | 254                                   | (未定义) | 2046                                    | (未定义)  |
| <b>尾数位数</b> * | 23                                    | ≥31   | 52                                      | ≥63    |
| 可表示的尾数个数      | $2^{23}$                              | (未定义) | 2 <sup>52</sup>                         | (未定义)  |
| 可表示的数据总数      | $1.98\times2^{31}$                    | (未定义) | $1.99\times2^{63}$                      | (未定义)  |
| 数值表示范围        | $10^{-38}, 10^{+38}$                  | (未定义) | 10 <sup>-308</sup> , 10 <sup>+308</sup> | (未定义)  |
| (十进制)         |                                       | (4~~) | 10 , 10                                 |        |

## 回顾—关于IEEE 754的一些问题

□ 单精度可表示值的范围是多少?

The largest number for single: +1.11····1 $\times$ 2<sup>127</sup> $\cancel{o}$  +3.4  $\times$  10<sup>38</sup>

The least number for single:  $+1.0 \cdot \cdot \cdot 0 \times 2^{-126}$ 

□强制类型转换会如何呢<mark>有效位数可能丢失 (2^24+1)</mark>

i = int (float) i How about double? True!

f = float (int) f How about double? Not always true!

□浮点加法满足结合律吗? 小数部分可能丢失

$$x = -1.5 \times 10^{38}$$
,  $y = 1.5 \times 10^{38}$ ,  $z = 1.0$   
 $(x + y) + z = (-1.5 \times 10^{38} + 1.5 \times 10^{38}) + 1.0 = 1.0$ 

$$x + (y + z) = -1.5 \times 10^{38} + (1.5 \times 10^{38} + 1.0) = 0.0$$

结论:  $(x + y) + z \neq x + (y + z)$  (ch3.9)





# 本讲内容

- □MIPS指令集
  - □基本指令和指令类型
  - □程序的机器级表示
    - □MIPS指令系统介绍
    - □MIPS指令系统举例







1944年哈佛大学, Mark I ——世界最早的继电器通用计算机之一

· 存储器大小: 32字 (可扩充到8K字)

・ 机器字长: 32位

・ 提供6条指令:

jump
load accumulator
subtract
store accumulator
test for zero
stop





### 一个较完善的指令系统应包括

数据传送指令 Move、Store、Load、Exchange 等

算术运算指令 定点数、浮点数运算和十进制数运算

逻辑运算指令 And、Or、Not、Xor、Compare等

输入输出指令 IN, OUT

系统控制指令 启动IO设备指令、存取特殊寄存器指令等

程序控制指令 转移指令、循环控制指令(LOOP)、子程序调用与返回指令(CALL, RET)、程序中断指令及返回(INT, IRET)





### 数据传送指令



>实现寄存器与寄存器、寄存器与存储单元以及 存储单元之间的数据传送



## 表征参数

- >源操作数地址,可由指令给出
- >目的操作数地址,可由指令给出
- ▶传送数据的长度,可由指令隐含给出





### IBM S/370数据传送指令举例

|     | 1      | T     |               |
|-----|--------|-------|---------------|
| 助记符 | 操作名称   | 传送字节数 | 传送说明          |
| L   | 取数     | 4     | 存储器传送到寄存器     |
| LH  | 取半字    | 2     | 存储器传送到寄存器     |
| LR  | 取数     | 4     | 寄存器传送到寄存器     |
| LER | 取数(短)  | 4     | 浮点寄存器传送到浮点寄存器 |
| LE  | 取数(短)  | 4     | 存储器传送到浮点寄存器   |
| LDR | 取数(长)  | 8     | 浮点寄存器传送到浮点寄存器 |
| LD  | 取数(长)  | 8     | 存储器传送到浮点寄存器   |
| ST  | 存数     | 4     | 寄存器传送到存储器     |
| STH | 存半字    | 2     | 寄存器传送到存储器     |
| STC | 存字节    | 1     | 寄存器传送到存储器     |
| STE | 存数 (短) | 4     | 浮点寄存器传送到存储器   |
| STD | 存数 (长) | 8     | 浮点寄存器传送到存储器   |





### 算术逻辑运算指令



▶提供二进制定点数的加、减、乘、除等最基本运算指令

### **学**算术运算指令操作过程

- ≻将源操作数传送到算术逻辑部件ALU输入端
- **▶进行运算**
- ≻将ALU的运算结果传送到目的操作数地址单元

### 🦈 逻辑运算指令

- ▶按位进行的运算,可以针对任何一种可寻址单元中的位进行操作
- ▶运算基础为布尔代数,包括与、或、非、异或等逻辑操作、非运算的位操作(如位测试、位清除等)以及移位操作





### 程序控制指令



CPU执行程序时,通常每执行一条指令后,程序计数器PC会自动加Δ,要打破这种顺序,需要程序控制指令



遇到循环、分支、子程序

- 🚧 程序控制指令类型
  - >转移指令
  - >子程序调用和返回指令





### 程序控制指令之转移指令



## 改变CPU执行指令顺序,即让CPU到新的地址去执行后续指令 分类

▶无条件转移:直接将控制转移到指令中所指定的目标,从那里开始执行。CPU在执行无条件转移指令时,只需将转移目标地址送入程序计数器PC就可完成

>条件转移:条件满足时转移到指令中所指定的目标,否则

顺序执行下一条指令

实现条件转移的方法: 条件码/条件寄存器/比较与转移指令等





#### 基本指令和指令类型 2. 4. 8

### 程序控制指令之子程序调用和返回指令

## ❤️ 什么是子程序

子程序是将那些经常使用的、能够独立完成某一特定功能的程 序段,独立出来为其他语句调用的整体



### 🧡 使用子程序的优势

- ▶降低程序设计的复杂度
- >提高程序的可重用性
- → 节省存储空间
- >是模块化程序设计的基础, 子程序库

子程序的使用称为子程序调用 调用子程序的程序称之为调量 程序或主程序





## 程序控制指令之子程序调用和返回指令

- >子程序调用和返回,实质上就是程序控制的转移
- ▶主程序是主动的、预知的;子程序是被动的,不能预知主程序什么时刻、在什么位置调用它
- ▶通过设置专门调用(CALL)和返回(RET)指令实现







## 示例: 调用程序和子程序的转返

例:若有一个主程序M和两个子程序A、B,它们的调用关系是M调用A,A又调用B。



M、A和B的调用关系



使用增发现M、A和B中的子程字被套





### 程序控制指令之子程序调用和返回指令

子程序调用和转移指令均可改变程序的执行顺序,它们有什么不同呢?

>子程序要求返回,可嵌套和递归调用;转移指令不要

求返回,通常只在同一程序段中出现

>子程序用于实现程序与程序之间转移; 转移指令用于

实现同一程序内转移





### 程序控制指令之子程序调用和返回指令

CALL X;

X为子程序的地址,△为本指令的长度

- 采用寄存器存放返回地址
  - $\square$  RA  $\leftarrow$  PC  $+\triangle$
  - $\square$  PC  $\leftarrow$  X







### 程序控制指令之子程序调用和返回指令



程序再入的形式: 嵌套和递归

- >采用寄存器存放返回地址
  - **✓单寄存器不支持嵌套和递归;多寄存器支持嵌套,不支持递归**
- ▶放在子程序的起始位置
  - √支持嵌套,不支持递归
- ▶用堆栈来保存返回地址
  - ✓由于堆栈具有后进先出的性质,因而用堆栈保存返回地址可实现子程序嵌套和递归调用





### 程序控制指令之子程序调用和返回指令

- ▷调用程序提供给子程序以便加工处理的信息 称入口参数;经子程序加工处理后回送给调用 程序的信息称出口参数
- ▶参数传递方法包括约定寄存器法、约定存储 单元法、参数赋值法、堆栈法







## 程序控制指令之子程序调用和返回指令

- >在子程序的开始处保护现场,返回前恢复现场
- ▶保护和恢复现场的原则:破坏什么现场就保护 什么现场,保护什么现场就恢复什么现场
- ▶用PUSH指令构成保护程序段,POP指令构成恢复程序段,注意进出栈的顺序是相反的

### 子程序设计应解决的问题

- 1、调用程序与子程序间的转返
- 2、调用程序与子程序间的参数 传递
- 3、调用程序和子程序公用寄存<mark>器</mark> 的问题





## 程序控制指令之子程序调用和返回指令

### 子程序的结构 (编译后机器代码的视角)

- >保存子程序运行时将被破坏的寄存器的内容, 即保存现场
- ▶依入口参数从指定位置取要加工处理的信息
- ≻加工处理
- ▶依出口参数向指定位置送经加工处理后的结果信息
- >将进入子程序时保存的寄存器的内容送回寄存器,即恢复现场
- >返回调用程序





## 输入输出指令

I/O设备独立编址

▶专用的I/O指令: 通常包含两个操作数 (数据的地址,

外部设备的地址)

I/O设备与内存统一编址

如Intel公司X86的IN、OUT指令

- ▶通用的数据传送指令: 称为存储器映像的I/O操作。要求外部设备的寄存器与主存单元统一编址
- ▶通过I/O处理机执行I/O操作:对I/O系统的管理和控制都是由通道和IOP完成





### 系统控制指令

- ▶系统控制指令是指那些通常只能由操作系统执行,而不直接提供给一般用户使用的特权指令,处理机只有在处于特权状态时才能执行这些指令
- ➢系统控制指令主要用于实现对控制寄存器进行操作,检测或修改 访问权限,改变系统的工作方式,访问进程控制块等。在多用户、 多任务环境下使用较多
- 》一般用户需要计算机系统的特权服务时,通过系统控制指令向操 作系统发出请求,由操作系统处理,并将处理的结果返回给用户
  - > 用户态与内核态的转换





# 小 结

## □基本指令和指令类型

- ▶数据传送指令
- >算术逻辑运算指令
- ▶程序控制指令
- ▶输入输出指令
- >系统控制指令





# MIPS 编程模型

a representative simple RISC machine



we'll use a clean and sufficient subset of the MIPS-32 core Instruction set.

#### Fetch/Execute loop:

- fetch Mem[PC]
- $PC = PC + 4^{+}$
- execute fetched instruction (may change PC!)
- repeat!

†MIPS uses byte memory addresses.

However, each instruction is 32-bits
wide, and \*must\* be aligned on a
multiple of 4 (word) address. Each
word contains four 8-bit bytes.
Addresses of consecutive instructions
(words) differ by 4.

# MIPS 寄存器堆(Register File)

□Operands of arithmetic instructions must be from a limited number of special locations contained in the datapath's register file

src1 addr-

src2 addr-

dst addr-

write

- □Thirty-two 32-bit registers
  - □Two read ports
  - □One write port
- Registers are
  - Fast
    - Smaller is faster & Make the common case fast
  - Easy for a compiler to use
    - e.g., (A\*B) (C\*D) (E\*F) can do multiplies in any order
  - Improves code density
    - Since register are named with fewer bits than a memory location
- Register addresses are indicated by using \$



Register File

locations

32 bits

# MIPS体系结构中的通用寄存器

表 1-1 MIPS32 中通用寄存器的约定用法

| 寄存器名字      | 约定命名      | 用途                                                     |
|------------|-----------|--------------------------------------------------------|
| \$0        | zero      | 总是为 0                                                  |
| \$1        | at        | 留作汇编器生成一些合成指令                                          |
| \$2, \$3   | v0、v1     | 用来存放子程序返回值                                             |
| \$4~\$7    | a0~a3     | 调用子程序时,使用这 4 个寄存器传输前 4 个非<br>浮点参数                      |
| \$8~\$15   | t0~t7     | 临时寄存器, 子程序使用时可以不用存储和恢复                                 |
| \$16~\$23  | s0~s7     | 子程序寄存器变量,改变这些寄存器值的子程序<br>必须存储旧的值并在退出前恢复,对调用程序来<br>说值不变 |
| \$24、\$25  | t8、t9     | 临时寄存器, 子程序使用时可以不用存储和恢复                                 |
| \$26、\$27  | \$k0、\$k1 | 由异常处理程序使用                                              |
| \$28 或\$gp | gp        | 全局指针                                                   |
| \$29 或\$sp | sp        | 堆栈指针                                                   |
| \$30 或\$fp | s8/fp     | 子程序可以用来做堆栈帧指针                                          |
| \$31       | ra        | 存放子程序返回地址 g. csdn. net/leishangwen                     |





## 处理器-存储器互联

- □Memory is a large, single-dimensional array
- □An address acts as the index into memory array



## Some MIPs Memory Nits

- Memory locations are 32 bits
  wide
  BUT, they are addressable in
  - different-sized chunks
  - ■8-bit chunks (bytes)
  - □16-bit chunks (shorts)
  - □32-bit chunks (words)
  - □64-bit chunks (longs/double)
- ■We also frequently need access to individual bits! (Instructions help w/ this)
- DEvery BYTE has a unique address (MIPS is a byteaddressable machine)
- Every instruction is one word



(big Endian)





#### MIPS结构组成

- Arithmetic instructions to/from the register file
- Load/store instructions to/from memory



#### MIPS Register Nits

- □There are 32 named registers [\$0, \$1, •••. \$31]
- □The operands of <u>all</u> ALU instructions are registers
  - □This means to operate on a variables in memory you must:
    - □Load the value/values from memory into a register
    - ■Perform the instruction
    - ■Store the result back into memory
  - □Going to and from memory can be expensive
    - $\square$  (4x to 20x slower than operating on a register)
  - ■Net effect: Keep variables in registers as much as possible!
  - □2 registers have H/W specific "side-effects"
    - □ (ex: \$0 always contains the value '0' ··· more later)
  - □4 registers dedicated to specific tasks by convention
  - □26 are available for general use
  - Further conventions delegate tasks to other registers





#### 1. MIPS指令格式

#### 口所有指令都是32位宽,按字地址对齐

口三种指令格式



- R-Type(用于寄存器) 6 bits
  - 两个操作数都是寄存器的运算指令。如:sub rd, rs, rt



- 运算指令: 一个寄存器、一个立即数。如: ori rt, rs, imm16
- Load和Store指令。如:lw rt, rs, imm16
- 条件分支指令。如:beq rs, rt, imm16



- J-Type
  - 无条件跳转指令。如: j target





#### 1. 指令格式——MIPS 指令字段含义

OP: 操作码

rs:第一个源操 作数寄存器

rt:第二个源操

作数寄存器

rd:结果寄存器

shamt: 移位指令

的位移量







#### 1. 指令格式——MIPS 指令字段含义

OP: 操作码

rs:第一个源操

作数寄存器

rt: 第二个源操

作数寄存器

rd: 结果寄存器

shamt: 移位指令

的位移量



funct: R-Type指令的OP字段特定为"000000",具体操作由funct字段 给定。如: funct = "100000" 表示"加法"运算。

immediate: 立即数或load/store指令或分支指令的偏移地址

target address: 无条件转移地址的低26位。将PC高4位拼上26位直接地址,

最后添2个"0"就是32位目标地址。

为什么要添"0"? (相当于乘以4)

操作码的不同编码定义了不同的含义,若操作码相同时,再用不同编码的功能码来定义不同的含义!







# 2. 寻址方式







## 2. 寻址方式







## 举例: 汇编指令与机器指令的对应



这个过程称为"汇编",所有汇编源程序都必须汇编成二进制机器代码







## 举例: 汇编指令与机器指令的对应

例2: 若从存储器取出的一条指令是00AF8020H,则对应的汇编指令是什么?

32位指令代码: 0000 0000 1010 1111 1000 0000 0010 0000

指令的前6位为000000, 根据指令解码表知, 是一条R-Type指令, 按照R-Type指令的格式:

| 6 bits | 26 | 5 bits 21 | 5 bits 16 | 5 bits 11 | 5 bits <b>6</b> | 6 bits | 0 |
|--------|----|-----------|-----------|-----------|-----------------|--------|---|
| op     |    | rs        | rt        | rd        | shamt           | funct  |   |
| 000000 |    | 00101     | 01111     | 10000     | 00000           | 100000 |   |

得到: rs=00101, rt=01111, rd=10000, shamt=0, funct=100000

- (1) 根据R-Type指令解码表,知是 "add"操作(非移位操作)
- (2) rs、rt、rd的十进制值分别为5、15、16,从MIPS寄存

器功能表知: rs、rt、rd分别为: \$a1、\$t7、\$s0

故对应的汇编形式为:

add \$s0, \$a1, \$t7 30 &:  $\$a1+\$t7 \rightarrow \$s0$ 

从机器指令→汇编指令:"反汇编";可破解二进制代码(可执行程序)

#### 3. 指令中的操作数

#### MIPS指令中的操作数

寄存器数据指定

- >32×32-bit GPRs (r0 = 0)
- ≻寄存器编号为5位
- >32×32-bit FP Regs (f0 f31, paired DP)
- ≻HI、LO、PC: 特殊寄存器

| r0        | 0 |
|-----------|---|
| r1        |   |
|           |   |
| r31<br>PC |   |
| lo<br>hi  |   |

#### 存储器数据指定

立即数/文本/位

| Name    | number  | Usage                       | Reserved on call? |
|---------|---------|-----------------------------|-------------------|
| zero    | 0       | constant value =0(恒为0)      | n.a.              |
| at      | 1       | reserved for assembler      | n.a.              |
| v0 – v1 | 2-3     | values for results(过程调用返回值) | no                |
| a0 – a3 | 4-7     | Arguments(过程调用参数)           | yes               |
| t0 – t7 | 8 – 15  | Temporaries(临时变量)           | no                |
| s0 - s7 | 16 – 23 | Saved(保存)                   | yes               |
| t8 – t9 | 24 – 25 | more temporaries(其他临时变量)    | no                |
| k0 – k1 | 26 – 27 | reserved for kernel(为OS保留)  | n.a.              |
| gp      | 28      | global pointer(全局指針)        | yes               |
| sp      | 29      | stack pointer (栈指针)         | yes               |
| fp      | 30      | frame pointer (帧指针)         | yes               |
| ra      | 31      | return address (过程调用返回地址)   | yes               |

#### 3. 指令中的操作数

#### MIPS指令中的操作数

寄存器数据指定

存储器数据指定

立即数/文本/位

- ▶只能通过Load/Store指令访问存储器数据
- **▶字节编址,数据要求按<mark>边界对齐</mark>**
- ≻Big Endian (大端方式)
- ▶可访问空间: 2³²bytes=4GB
- ▶访存地址通过一个32位寄存器内容加16位偏移量得到,16位偏移量为有符号整数





#### 1. MIPS指令格式

- 口所有指令都是32位宽,按字地址对齐
- 口三种指令格式



- R-Type(用于寄存器) 6 bits
  - 两个操作数都是寄存器的运算指令。如:sub rd, rs, rt



- I-Type
  - 运算指令: 一个寄存器、一个立即数。如: ori rt, rs, imm16
  - Load和Store指令。如:lw rt, rs, imm16
  - 条件分支指令。如:beq rs, rt, imm16



- J-Type
  - 无条件跳转指令。如: j target





# MIPS ALU Operations Sample coded operation: ADD instruction



References to register contents are prefixed by a "\$" to distinguish them from constants or memory addresses



What we prefer to write: add \$10, \$11, \$9 ("assembly language")

The convention with MIPS assembly language is to specify the destination operand first, followed by source operands.

add rd, rs, rt:

Reg[rd] = Reg[rs] + Reg[rt]

"Add the contents of rs to the contents of rt; store the result in rd"

Similar instructions for other ALU operations:

arithmetic: add, sub, addu, subu

compare: slt, sltu

logical: and, or, xor, nor

shift: sll, srl, sra, sllv, srav, srlv

# MIPS Shift Operations

Sample coded operation: SHIFT LOGICAL LEFT instruction



Assembly: sll \$2, \$2, 4

sll rd, rt, shamt:

Reg[rd] = Reg[rt] << shamt

How are shifts useful?

"Shift the contents of *rt* to the left by *shamt*; store the result in *rd*"

# MIPS Shift Operations

Sample coded operation: SLLV (SLL Variable)



This is peculiar syntax for MIPS, in this ALU instruction the rt operand precedes the rs operand.
Usually, it's the other way around



Different flavor: Shift amount is not in instruction, but in a register Assembly: sllv \$2, \$2, \$4

sllv rd, rt, rs:

Reg[rd] = Reg[rt] << Reg[rs]

"Shift the contents of *rt* left by the contents of *rs*; store the result in *rd*"

# MIPS ALU Operations with Immediate

addi instruction: adds register contents, signed-constant:



Symbolic version: addi \$9, \$11, -3

```
addi rt, rs, imm:
    Reg[rt] = Reg[rs] + sxt(imm)

"Add the contents of rs to const;
    store result in rt"
```

Similar instructions for other ALU operations:

arithmetic: addi, addiu compare: slti, sltiu

logical: andi, ori, xori, lui

Immediate values are sign-extended for arithmetic and compare operations, but not for logical operations.



## Why Built-in Constants? (Immediate)

■Where are constants/immediates useful?

■SMALL constants used frequently (50% of operands)

■In a C compiler (gcc) 52% of ALU operations use a constant

■In a circuit simulator (spice) 69% involve constants

■e.g., B = B + 1; C = W & 0x00ff; A = B + 0;

#### □Examples:

```
addi $29, $29, 4
slti $8, $18, 10
andi $29, $29, 6
ori $29, $29, 4
```





## First MIPS Program (fragment)

□Suppose you want to compute the expression:

$$f = (g + h) - (i + j)$$

- where variables f, g, h, i, and j are assigned to registers \$16, \$17, \$18, \$19, and \$20 respectively
- what is the MIPS assembly code?

- Questions to answer:
  - ■How did these variables come to reside in registers?
  - □Answer: We need more instructions which allow data to be explicitly <u>loaded</u> from memory to registers, and <u>stored</u> from registers to memory





#### MIPS Register Usage Conventions

- □Some MIPS registers assigned to specific uses
  - ■by convention, so programmers can combine code pieces
  - □\$0 is hard-wired to the value 0

| Name      | Register number | Usage                                        |
|-----------|-----------------|----------------------------------------------|
| \$zero    | 0               | the constant value 0                         |
| \$at      | 1               | assembler temporary                          |
| \$v0-\$v1 | 2-3             | values for results and expression evaluation |
| \$a0-\$a3 | 4-7             | arguments                                    |
| \$t0-\$t7 | 8-15            | temporaries                                  |
| \$s0-\$s7 | 16-23           | saved                                        |
| \$t8-\$t9 | 24-25           | more temporaries                             |
| \$gp      | 28              | global pointer                               |
| \$sp      | 29              | stack pointer                                |
| \$fp      | 30              | frame pointer                                |
| \$ra      | 31              | return address                               |





- ■More instructions
  - signed vs. unsigned instructions
  - Iarger constants
  - □accessing memory
  - □branches and jumps
  - □multiply, divide
  - comparisons
  - □logical instructions
- Reading
  - ■Book Chapter 2. 1-2. 7





## 4. 指令类型

#### MIPS指令类型

算术逻辑运算指令

add, sub, multiply, divide, and, or, xor,....

数据传输指令

条件分支指令

无条件跳转指令

| Instruction        | Example                     | Meaning                                                | <u>Comments</u>                                           |
|--------------------|-----------------------------|--------------------------------------------------------|-----------------------------------------------------------|
| add                | add \$1,\$2,\$3             | \$1 = \$2 + \$3                                        | 3 operands; excep. possible                               |
| subtract           | sub \$1,\$2,\$3             | <b>\$1 = \$2 - \$3</b>                                 | 3 operands; excep. possible                               |
| add immed.         | addi \$1,\$2,100            | \$1 = \$2 + 100                                        | + constant; excep. Possible                               |
| multiply<br>divide | mult \$2,\$3<br>div \$2,\$3 | Hi, Lo = \$2×\$3<br>Lo = \$2 ÷ \$3<br>Hi = \$2 mod \$3 | 64-bit signed product<br>Lo = quotient,<br>Hi = remainder |

# 4. 指令类型



算术逻辑运算指令

add, sub, multiply, divide, and, or, xor,....

数据传输指令

条件分支指令

无条件跳转指令

| , ,                |                              |                                   |
|--------------------|------------------------------|-----------------------------------|
| <u>Instruction</u> | Example Meaning              | <u>Comments</u>                   |
| and                | and \$1,\$2,\$3 \$1 = \$2    | 2 & \$3 Logical AND               |
| or immed.          | ori \$1,\$2,20 \$1           | = \$2   20 Bitwise-OR of constant |
| xor                | $xor $1,$2,$3   $1 = $2^{4}$ | ^ \$3 Logical XOR                 |
| nor                | nor $$1,$2,$3$ $$1 = ~($$    | 52  \$3) Logical NOR              |





#### I-Format Instructions

- □What about instructions with immediates?
  - □5-bit field only represents numbers up to the value 31: immediates may be much larger than this
  - □ Ideally, MIPS would have only one instruction format (for simplicity): unfortunately, we need to compromise
- ■Define new instruction format that is partially consistent with R-format:
  - □First notice that, if instruction has immediate, then it uses at most 2 registers





#### I-Format Instructions

- Define "fields" of the following number of bits each: 6 + 5 + 5 + 16 = 32 bits

  5 5 16
  - □Again, each field has a name:

| opcode rs rt | immediate |
|--------------|-----------|
|--------------|-----------|

■Key Concept: Only one field is inconsistent with R-format. Most importantly, opcode is still in same location!





9/29/2022 62

#### Working with Constants

Immediate instructions allow constants to be specified within the instruction Examples □add 2000 to register \$5 addi \$5, \$5, 2000 □subtract 60 from register \$5 addi \$5, \$5, -60 □ ... no subi instruction! □logically AND \$5 with 0x8723 and put the result in \$7 andi \$7, \$5, 0x8723 put the number 1234 in \$10 addi \$10, \$0, 1234 □But••• ■these constants are limited to 16 bits only! □ Range is [-32768…32767] if signed, or [0…65535] if unsigned





# Recap: ADDI addi instruction: adds register contents, signed-constant:



Symbolic version: addi \$9, \$11, -3

```
addi rt, rs, imm:
    Reg[rt] = Reg[rs] + sxt(imm)

"Add the contents of rs to const;
    store result in rt"
```

# ADDIU: Signed vs. Unsigned Constants

addiu instruction: adds register to unsigned-constant:



Symbolic version: addiu \$9, \$11, 65533

```
addiu rt, rs, imm:
    Reg[rt] = Reg[rs] + (imm)

"Add the contents of rs to const;
    store result in rt"
```

Logical operations are always "unsigned", so always zero-extended

## How About Larger Constants?

```
Problem: How do we work with bigger constants?
   □Example: Put the 32-bit value 0x5678ABCD in $5
   □CLASS: How will you do it?
□One Solution:
   \square put the upper half (0x5678) into $5
   \squarethen shift it left by 16 positions (0x5678 0000)
   \squarenow "add" the lower half to it (0x5678\ 0000\ +\ 0xABCD)
      addi $5, $0, 0x5678
      sll $5, $5, 16
      addi $5, $5, 0xABCD
□One minor problem with this:
   addi can mess up by treating the constants are signed
   □use addiu or ori instead
```



## How About Larger Constants?

- □Observation: This sequence is very common!
  □so, a special instruction was introduced to make it shorter
  □the first two (addi + sll) combo is performed by
  lui

  "load upper immediate"
  □puts the 16-bit immediate into the upper half of a register
  - □Example: Put the 32-bit value 0x5678ABCD in \$5
    lui \$5, 0x5678
    ori \$5, \$5, 0xABCD





## How About Larger Constants?

Look at this in more detail:

Then must get the lower order bits right Immediate instructions (ANDI, ori \$5, \$5, 0xABCD // 1010 1011 1100 1101 ORI, XORI) do not sign-extend their constant operand

| 0101011001111000 | 1010101111001101 |
|------------------|------------------|



#### Multiply and Divide

- □Solution: two new special-purpose registers
  □ "Hi" and "Lo"





## Multiply

```
■MULT instruction
   □mult rs, rt
   Meaning: multiply contents of registers $rs and $rt,
    and store the (64-bit result) in the pair of special
    registers {hi, lo}
                  hi:lo = $rs * $rt
   upper 32 bits go into hi, lower 32 bits go into lo
□To access result, use two new instructions
   □mfhi: move from hi
                  mfhi rd
         move the 32-bit half result from hi to $rd
                                                For example:
   □mflo: move from lo
                                                mult $9,$8
                  mflo rd
                                                mflo $9
         move the 32-bit half result from lo to $rd
```



mfhi \$8

#### Divide

- □DIV instruction
  □div rs, rt
  □Meaning: divide contents of register \$rs by \$rt, and store the quotient in lo, and remainder in hi
  lo = \$rs / \$rt
  hi = \$rs % \$rt
- To access result, use mfhi and mflo

- □NOTE: There are also unsigned versions
  - □multu
  - □divu





# <u>Now</u> we can do a real program: Factorial... Synopsis (in C): int n, ans, r1,

- Input in n, output in ans
- r1, r2 used for temporaries
- assume n is small

#### MIPS code, in assembly language:

```
n: .word 123 ans: .word 0
```

```
int n, ans, r1, r2;
r1 = 1;
r2 = n;
while (r2 != 0) {
    r1 = r1 * r2;
    r2 = r2 - 1;
}
ans = r1;
```

# <u>Now</u> we can do a real program: Factorial... Synopsis (in C): int n, ans, r1, r2;

- Input in n, output in ans
- r1, r2 used for temporaries
- assume n is small

```
r1 = 1;

r2 = n;

while (r2 != 0) {

   r1 = r1 * r2;

   r2 = r2 - 1;

}

ans = r1;
```

#### MIPS code, in assembly language:

```
n: .word 123
ans: .word 0
...
   addi$t0, $0, 1  # t0 = 1
   lw $t1, n  # t1 = n

loop: beq $t1, $0, done  # while (t1 != 0)
   mult$t0, $t1  # hi:lo = t0 * t1
   mflo$t0  # t0 = t0 * t1
   addi$t1, $t1, -1  # t1 = t1 - 1
   j loop  # Always loop back
done: sw $t0, ans  # ans = r1
```

# Comparison: slt, slti

- □also unsigned flavors
  - □sltu
  - □sltiu



### Logical Instructions

```
□Boolean operations: bitwise on all 32 bits
  □AND, OR, NOR, XOR
  □and, andi
  □or, ori
  □nor // Note: There is no nori! Why?
  □xor, xori
□Examples:
  □and $1, $2, $3
     $1 = $2 & $3
  □xori $1, $2, 0xFF12
     $1 = $2 ^ 0x0000FF12
  □See all in textbook!
```



### Logical Instructions

□ Instructions for bitwise manipulation

| Operation   | С  | Java | MIPS      |
|-------------|----|------|-----------|
| Shift left  | << | <<   | sll       |
| Shift right | >> | >>>  | srl       |
| Bitwise AND | &  | &    | and, andi |
| Bitwise OR  |    |      | or, ori   |
| Bitwise NOT | ~  | ~    | nor       |

□Useful for extracting and inserting groups of bits in a word





# Shift Operations

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- □ shamt: how many positions to shift
- □Shift left logical
  - □Shift left and fill with 0 bits
  - $\square$ s]] by *i* bits multiplies by  $2^{i}$
- □Shift right logical
  - □Shift right and fill with 0 bits
  - $\square$ srl by *i* bits divides by  $2^i$  (unsigned only)





# AND Operations

### \* Useful to mask bits in a word

Select some bits, clear others to 0

\$t2 | 0000 0000 0000 0000 00<mark>00 11</mark>01 1100 0000

\$t1 | 0000 0000 0000 000<mark>11 11</mark>00 0000 0000

\$t0 | 0000 0000 0000 00<mark>00 11</mark>00 0000 0000





# OR Operations

#### \* Useful to include bits in a word

Set some bits to 1, leave others unchanged

\$t0 | 0000 0000 0000 000<mark>11 11</mark>01 1100 0000





# Binary Operations

- \*对寄存器\$t1的第7位置1,第6位清0
- \* 其他位保持不变
- \* 将获得的值保存在\$t2





# NOT Operations

- \* Useful to invert bits in a word
  - Change 0 to 1, and 1 to 0
- \* MIPS has NOR 3-operand instruction
  - a NOR b == NOT (a OR b)

nor \$t0, \$t1, \$zero~

Register 0: always read as zero

- \$t1 | 0000 0000 0000 0001 1100 0000 0000
- \$t0 | 1111 1111 1111 1100 0011 1111 1111





# 4. 指令类型

#### MIPS指令类型



数据传输指令

操作数长度的不同是由 不同的操作码指定

#### 条件分支指令

#### load, store

| <u>Ins</u> | struction            | Comment    | <u> Meaning</u>                                                                     |
|------------|----------------------|------------|-------------------------------------------------------------------------------------|
| 无条件跳幹      | <b>3</b> 300(\$4)    | Store word | $\$3 \rightarrow (\$4+500)$                                                         |
| sh         | \$3,502(\$2)         | Store half | Low Half of $\$3 \rightarrow (\$2 + 502)$                                           |
| sb         | \$2, 41(\$3)         | Store byte | LQ of $$2 \rightarrow ($3+41)$                                                      |
| lw         | <b>\$1, -30(\$2)</b> | Load word  | $(\$2\text{-}30) \rightarrow \$1$                                                   |
| lh         | <b>\$1, 40(\$3)</b>  | Load half  | $(\$3+40) \rightarrow LH \text{ of }\$1$                                            |
| lb         | \$1, 40(\$3)         | Load byte  | $(\$3+40) \rightarrow LH \text{ of } \$1$ $(\$3+40) \rightarrow LQ \text{ of } \$1$ |

# 4. 指令类型

#### MIPS指令类型





#### 问题: 为什么需要不同长度的操作数?

高级语言中的数据类型有char、short、int、long等,故需要存取不同长度的操作数;





### Accessing Memory

- □MIPS is a "load-store" architecture
  - □all operands for ALU instructions are in registers or immediate
  - cannot directly add values residing in memory
    - must first bring values into registers from memory (called LOAD)
    - must store result of computation back into memory (called STORE)





### MIPS Load Instruction

### ■Load instruction is I-type

```
I-type: OP rs rt 16-bit signed constant
```

```
lw rt, imm(rs)
```

Meaning: Reg[rt] = Mem[Reg[rs] + sign-ext(imm)]

Abbreviation: lw rt, imm for lw rt, imm (\$0)

#### □Does the following:

- □takes the value stored in register \$rs
- □adds to it the immediate value (signed)
- ■this is the address where memory is looked up
- □value found at this address in memory is brought in and stored in register \$rt





### MIPS Store Instruction

### ■Store instruction is also I-type

```
I-type: OP rs rt 16-bit signed constant
```

```
sw rt, imm(rs)
```

Meaning: Mem[Reg[rs] + sign-ext(imm)] = Reg[rt]

Abbreviation: sw rt, imm for sw rt, imm (\$0)

#### □Does the following:

- □takes the value stored in register \$rs
- □adds to it the immediate value (signed)
- ■this is the address where memory is accessed
- reads the value from register \$rt and writes it into the memory at the address computed





# Memory Address Location



data

word address (hex)

# MIPS Memory Addresses

- □lw and sw read whole 32-bit words
  □so, addresses computed must be multiples of 4
  - Reg[rs] + sign-ext(imm) must end in "00" in binary
  - otherwise: runtime exception
- ■There are also byte-sized flavors of these instructions
  - □1b (load byte)
  - □sb (store byte)
    - work the same way, but their addresses do not have to be multiples of 4





# **Storage Conventions**

### Addr assigned at compile time

- Data and Variables are stored in memory
- Operations done on registers
- Registers hold Temporary results





int x, y; 
$$y = x + 37;$$



rs defaults to Reg[0] (0)

### Byte Addresses

- □Since bytes (8 bits) are so useful, most ISAs support addressing individual bytes in memory
- ☐ Therefore, the memory address of a word must be a multiple of 4 (alignment restriction)

- Big Endian: leftmost byte is word address IBM 360/370, Motorola 68k, MIPS, Sparc, HP PA
- Little Endian: rightmost byte is word address
  Intel 80x86, DEC Vax, DEC Alpha (Windows NT)





### Addressing Objects: Endianess and Alignment

- □Big Endian(MIPS): leftmost byte is word address
- Little Endian: rightmost byte is word address



big endian byte 0

Alignment restriction: requires that objects fall on address that is multiple of their size



### Loading and Storing Bytes

#### MIPS provides special instructions to move bytes

```
lb $t0, 1($s3) #load byte from memory sb $t0, 6($s3) #store byte to memory
```

| op rs | rt | 16 bit number |
|-------|----|---------------|
|-------|----|---------------|

- What 8 bits get loaded and stored?
  - I load byte places the byte from memory in the rightmost 8 bits of the destination register
    - what happens to the other bits in the register?
  - store byte takes the byte from the rightmost 8 bits of a register and writes it to the byte in memory
    - leaving the other bytes in the memory word unchanged

### Example of Loading and Storing Bytes

□Given following code sequence and memory state what is the state of the memory after executing the code?

```
add $s3, $zero, $zero

lb $t0, 1($s3)

sb $t0, 6($s3) • What value is left in $t0?
```

| Memory             |
|--------------------|
| 0x 0 0 0 0 0 0 0   |
| 0x 0 0 0 0 0 0 0   |
| 0x 0 0 0 0 0 0 0   |
| 0x 1 0 0 0 0 0 1 0 |
| 0x 0 1 0 0 0 4 0 2 |
| 0x                 |
| 0x 0 0 9 0 1 2 A 0 |
| 0 Data             |

24

20

16

12

\$t0 = 0x00000090

What word is changed in Memory and to what?

mem(4) = 0xFFFF90FF

■ What if the machine was little

**Endian?** 

\$t0 = 0x00000012

Word mem(4) = 0xFF12FFAddress (Decimal)



# Loading and Storing Half Words

MIPS also provides special instructions to move half words

Ih \$t0, 1(\$s3) #load half word from memory sh \$t0, 6(\$s3) #store half word to memory

| op rs rt 16 bit number | ſ |
|------------------------|---|
|------------------------|---|

- What 16 bits get loaded and stored?
  - load half word places the half word from memory in the rightmost16 bits of the destination register
    - what happens to the other bits in the register?
  - store half word takes the half word from the rightmost 16 bits of the register and writes it to the half word in memory
    - leaving the other half word in the memory word unchanged



# 4. 指令类型

#### MIPS指令类型





#### 问题:为什么需要不同长度的操作数?

高级语言中的数据类型有char、short、int、long等,故需要存取不同长度的操作数;





# MIPS Branch Instructions

MIPS *branch instructions* provide a way of conditionally changing the PC to some nearby location...

I-type: OPCODE rs rt 16-bit signed constant

```
beq rs, rt, label # Branch if equal

if (REG[RS] == REG[RT])

{
    PC = PC + 4 + 4*offset;
}

Notice on memory references offsets are multiplied by 4, so that branch targets are restricted to word boundaries.
# Branch if not equal

if (REG[RS] != REG[RT])

{
    PC = PC + 4 + 4*offset;
}

Notice on memory references offsets are multiplied by 4, so that branch targets are restricted to word boundaries.
```

NB: Branch targets are specified relative to the <u>next instruction</u> (which would be fetched by default). <u>The assembler hides the calculation of these offset values from the user, by allowing them to specify a target address (usually a label) and it does the job of computing the offset's value. The size of the constant field (16-bits) limits the range of branches.</u>

### Disassembling Branch Destinations

- □The contents of the updated PC (PC+4) is added to the 16 bit branch offset which is converted into a 32 bit value by
  - □concatenating two low-order zeros to make it a word address and then sign-extending those 18 bits
- □The result is written into the PC if the branch condition is true before the next Fetch cycle



### Offset Tradeoffs

- □Why not just store the word offset in the low order 16 bits? Then the two low order zeros wouldn't have to be concatenated, it would be less confusing, •••
- □ That would limit the branch distance to -2<sup>15</sup> to +2<sup>15</sup>-1 instr's from the (instruction after the) branch
- And concatenating the two zero bits costs us very little in additional hardware and has no impact on the clock cycle time





# Assembling Branches Example

☐Assembly code

```
bne $s0, $s1, Lb11 add $s3, $s0, $s1
```

Lb11: ...

■ Machine Format of bne:

| ор | rs | rt | 16 bit offset | I format |
|----|----|----|---------------|----------|
|    |    | 7  | <b>_</b>      |          |
| 5  | 16 | 17 | 0x0001        |          |

- Remember
  - After the bne instruction is fetched, the PC is updated so that it is addressing the add instruction (PC = PC + 4).
  - The offset (plus 2 low-order zeros) is sign-extended and added to the (updated) PC

### Compiling C if into MIPS (1/2)

### □Compile by hand

### □Use this mapping:

f: \$s0

g: \$s1

h: \$s2

i: \$s3

j: \$s4







# Compiling C if into MIPS (2/2)

# Compile by hand

```
if (i == j) f=g+h;
else f=g-h;
```

□Final compiled MIPS code:

(true)

f=q+h

Note: Compiler automatically creates labels to handle decisions (branches).



(false)

f=g-h

# MIPS Jumps

- The range of MIPS branch instructions is limited to approximately  $\pm$  32K instructions ( $\pm$  128K bytes) from the branch instruction.
- To branch farther: an unconditional jump instruction is used.
- Instructions:

```
# jump to label (PC = PC[31-28] | CONST[25:0]*4)
i label
                     # jump to label and store PC+4 in $31
jal label
jr $t0
                      # jump to address specified by register's contents
jalr $t0, $ra
                      # jump to address specified by first register's contents
                        and store PC+4 in second register
```

- Formats:
   J-type: used for j

| OP = 2 26-bit constant | _   9 •   1 = 1 |
|------------------------|-----------------|
|------------------------|-----------------|

• J-type: used for jal

|  | , OP, =, 3, | 26-bit constant |
|--|-------------|-----------------|
|--|-------------|-----------------|

• R-type, used for jr

| OP = 0 | r <sub>s</sub> | 0 | 0 | 0 | func = 8 |
|--------|----------------|---|---|---|----------|
|--------|----------------|---|---|---|----------|

• R-type, used for jalr

| $OP = 0$ $r_s$ | 0 | r <sub>d</sub> | 0 | func = 9 |
|----------------|---|----------------|---|----------|
|----------------|---|----------------|---|----------|

# Assembling Jumps

- □ Instruction:

  j Lbl #go to Lbl
- ■Machine Format:

| ор | 26-bit address | J format |
|----|----------------|----------|
|    |                |          |
| 2  | ????           |          |

- How is the jump destination address specified?
  - As an absolute address formed by
    - concatenating 00 as the 2 low-order bits to make it a word address
    - concatenating the upper 4 bits of the current PC (now PC+4)





### Disassembling Jump Destinations

- □The low order 26 bits of the jump instr converted into a 32 bit jump destination address by
  - □concatenating two low-order zeros to create an 28 bit (word) address and then concatenating the upper 4 bits of the current PC (now PC+4) to create a 32 bit (word) address

that is put into the PC prior to the next Fetch cycle

from the low order 26 bits of the jump instruction









### Compiling Loop Statements

```
* C code:
```

```
while (save[i] == k) i += 1;
```

- i in \$s3, k in \$s5, address of save in \$s6
- \* Compiled MIPS code:

```
Loop: sll $t1, $s3, 2
add $t1, $t1, $s6
lw $t0, 0($t1)
bne $t0, $s5, Exit
addi $s3, $s3, 1
j Loop
Exit: ...
```





# Assembling Branches and Jumps

□ Assemble the MIPS machine code (in decimal is fine) for the following code sequence. Assume that the addr of the beq instr is 0x00400020<sub>hex</sub>

```
$s0, $s1, Else
                 beg
                 add $s3, $s0, $s1
                         Exit
                 $s3, $s0, $s1
  Else: sub
  Exit: ...
0 \times 00400020
                     0 16 17 19 0 0x20
0x00400024
                          0000 0100 0 ... 0 0011 002
0x00400028
                       jmp dst = (0x0) 0x040003 00_2(00_2)
                                            = 0 \times 00400030
0 \times 0040002c
                      0 \quad 16 \quad 17 \quad 19 \quad 0 \quad 0 \times 22
0 \times 0.0400030
```





### Instruction Support for Functions (2/6)

```
.. sum(a,b);... /* a,b:$s0,$s1 */
int sum(int x, int y) {
    return x+y;
address
1000 add $a0,$s0,$zero # x = a
1004 add $a1,$s1,$zero # y = b
1008 addi $ra,$zero,1016 #$ra=1016
1012 j sum
                        #jump to sum
1016 ...
2000 sum: add $v0,$a0,$a1
2004 jr $ra # new instruction
```



```
C ... sum(a,b);... /* a,b:$s0,$s1 */
}
int sum(int x, int y) {
    return x+y;
}
```

- Question: Why use jr here? Why not simply use j?
- Answer: sum might be called by many places, so we can't return to a fixed place. The calling proc to sum must be able to say "return here" somehow.

```
2000 sum: add $v0,$a0,$a1
2004 jr $ra # new instruction
```





### Instruction Support for Functions (4/6)

- Single instruction to jump and save return address: jump and link (jal)
- □Before:

```
1008 addi $ra,$zero,1016 #$ra=1016
1012 j sum #goto sum
```

□After:

```
1008 jal sum # $ra=1012, goto sum
```

□Why have a jal? Make the common case fast: function calls are very common. (Also, you don't have to know where the code is loaded into memory with jal.)





### Instruction Support for Functions (5/6)

- □Syntax for jal (jump and link) is same as for j (jump):

  jal label
- jal should really be called laj for "link and jump":
  - ☐Step 1 (link): Save address of *next* instruction into \$ra (Why next instruction? Why not current one?)
  - □Step 2 (jump): Jump to the given label





### Instruction Support for Functions (6/6)

- □Syntax for jr (jump register):
  jr register
- □Instead of providing a label to jump to, the jr instruction provides a register which contains an address to jump to.
- ■Very useful for function calls:
  - Djal stores return address in register (\$ra)
  - □jr \$ra jumps back to that address





# Branching Far Away

□What if the branch destination is further away than can be captured in 16 bits?

□ The assembler comes to the rescue – it inserts an unconditional jump to the branch target and inverts the condition

```
beq $s0, $s1, L1
```

#### becomes

```
bne $s0, $s1, L2
j L1
.
```





# 联系方式

- □Acknowledgements:
- ■This slides contains materials from following lectures:
- Computer Architecture (ETH, NUDT, USTC)
- □Research Area:
- 计算机视觉与机器人应用计算加速。
- 人工智能和深度学习芯片及智能计算机
- □Contact:
- > 中山大学计算机学院
- ➤ 管理学院D101 (图书馆右侧)
- ▶ 机器人与智能计算实验室
- cheng83@mail.sysu.edu.cn





