

## Based on Arm® Cortex®-M4F-single

## **General description**

CYT2BL is a family of TRAVEO™ T2G microcontrollers targeted at automotive systems such as body control units. CYT2BL has an Arm® Cortex®-M4F CPU for primary processing, and an Arm® Cortex®-M0+ CPU for peripheral and security processing. These devices contain embedded peripherals supporting Controller Area Network with Flexible Data rate (CAN FD), Local Interconnect Network (LIN), and Clock Extension Peripheral Interface (CXPI). TRAVEO™ T2G devices are manufactured on an advanced 40-nm process. CYT2BL incorporates a low-power flash memory, multiple high-performance analog and digital peripherals, and enables the creation of a secure computing platform.

#### **Features**

#### Dual CPU subsystem

- 160-MHz (max) 32-bit Arm® Cortex®-M4F CPU with
  - Single-cycle multiply
  - Single-precision floating point unit (FPU)
  - Memory protection unit (MPU)
- 100-MHz (max) 32-bit Arm® Cortex® M0+ CPU with
  - Single-cycle multiply
  - Memory protection unit
- Inter-processor communication in hardware
- Three DMA controllers
  - Peripheral DMA controller #0 (P-DMA0) with 92 channels
  - Peripheral DMA controller #1 (P-DMA1) with 44 channels
  - Memory DMA controller #0 (M-DMA0) with 4 channels

#### · Integrated memories

- 4160 KB of code-flash with an additional 128 KB of work-flash
  - Read-While-Write (RWW) allows updating the code-flash/work-flash while executing code from it
  - Single- and dual-bank modes (specifically for Firmware update Over The Air [FOTA])
  - Flash programming through SWD/JTAG interface
- 512 KB of SRAM with selectable retention granularity

#### Crypto engine<sup>[1]</sup>

- Supports enhanced Secure Hardware Extension (eSHE) and Hardware Security Module (HSM)
- Secure boot and authentication
  - Using digital signature verification
  - Using fast secure boot
- AES: 128-bit blocks, 128-/192-/256-bit keys
- 3DES<sup>[2]</sup>: 64-bit blocks, 64-bit key
- Vector  $unit^{[2]}$  supporting asymmetric key cryptography such as Rivest-Shamir-Adleman (RSA) and Elliptic Curve (ECC)
- SHA-1/2/3<sup>[2]</sup>: SHA-512, SHA-256, SHA-160 with variable length input data
- CRC<sup>[2]</sup>: supports CCITT CRC16 and IEEE-802.3 CRC32
- True random number generator (TRNG) and pseudo random number generator (PRNG)
- Galois/Counter Mode (GCM)

#### Notes

- 1. Crypto engine features are available on select MPNs.
- 2. This feature is not available in "eSHE only" parts. For more information, see Ordering information.

#### Based on Arm® Cortex®-M4F-single

**Features** 



#### · Functional safety for ASIL-B

- Memory protection unit (MPU)
- Shared memory protection unit (SMPU)
- Peripheral protection unit (PPU)
- Watchdog timer (WDT)
- Multi-counter watchdog timer (MCWDT)
- Low-voltage detector (LVD)
- Brown-out detector (BOD)
- Overvoltage detection (OVD)
- Clock supervisor (CSV)
- Hardware error correction (SECDED ECC) on all safety-critical memories (SRAM, flash)

#### · Low-power 2.7-V to 5.5-V operation

- Low-power Active, Sleep, Low-power Sleep, DeepSleep, and Hibernate modes for fine-grained power management
- Configurable options for robust BOD
  - $\bullet$  Two threshold levels (2.7 V and 3.0 V) for BOD on  $V_{DDD}$  and  $V_{DDA}$
  - One threshold level (1.1 V) for BOD on V<sub>CCD</sub>

#### · Wakeup support

- Up to two pins to wakeup from Hibernate mode
- Up to 152 GPIO pins to wakeup from Sleep modes
- Event Generator, SCB, Watchdog Timer, RTC alarms to wake from DeepSleep modes

#### Clock sources

- Internal main oscillator (IMO)
- Internal low-speed oscillator (ILO)
- External crystal oscillator (ECO)
- Watch crystal oscillator (WCO)
- Phase-locked loop (PLL)
- Frequency-locked loop (FLL)

#### Communication interfaces

- Up to eight CAN FD channels
  - Increased data rate (up to 8 Mbps) compared to classic CAN, limited by physical layer topology and transceivers
  - Compliant to ISO 11898-1:2015
  - Supports all the requirements of Bosch CAN FD Specification V1.0 for non-ISO CAN FD
  - ISO 16845:2015 certificate available
- Up to eight runtime-reconfigurable SCB (serial communication block) channels, each configurable as I<sup>2</sup>C, SPI, or UART
- Up to 12 independent LIN channels
  - LIN protocol compliant with ISO 17987
- Up to four CXPI channels with data rate up to 20 kbps

#### Timers

- Up to 75 16-bit and eight 32-bit timer/counter pulse-width modulator (TCPWM) blocks
  - Up to 12 16-bit counters for motor control
  - Up to 63 16-bit counters and eight 32-bit counters for regular operations
  - Supports timer, capture, quadrature decoding, pulse-width modulation (PWM), PWM with dead time (PW-M\_DT), pseudo-random PWM (PWM\_PR), and shift-register (SR) modes
- Up to 11 Event Generation (EVTGEN) timers supporting cyclic wakeup from DeepSleep
  - Events trigger a specific device operation (such as execution of an interrupt handler, a SAR ADC conversion, and so on)

#### Based on Arm® Cortex®-M4F-single

**Features** 



### • Real time clock (RTC)

- Year/month/date, day-of-week, Hour:Minute:Second fields
- Supports both 12- and 24-hour formats
- Automatic leap-year correction

#### · I/O

- Up to 152 programmable I/Os
- Two I/O types
  - GPIO Standard (GPIO\_STD)
  - GPIO Enhanced (GPIO\_ENH)

#### Regulators

- Generates 1.1-V nominal core supply from a 2.7-V to 5.5-V input supply
- Two types of regulators
  - DeepSleep
  - Core internal

#### · Programmable analog

- Three SAR A/D converters with up to 67 external channels (64 I/Os + 3 I/Os for motor control)
  - ADC0 supports 24 logical channels, with 24 + 1 physical connections
  - ADC1 supports 32 logical channels, with 32 + 1 physical connections
  - ADC2 supports 8 logical channels, with 8 + 1 physical connections
  - Any external channel can be connected to any logical channel in the respective SAR
- Each ADC supports 12-bit resolution and sampling rates of up to 1 Msps
- Each ADC also supports up to six internal analog inputs such as:
  - Bandgap reference to establish absolute voltage levels
  - Calibrated diode for junction temperature calculations
  - Two AMUXBUS inputs and two direct connections to monitor supply levels
- Each ADC supports addressing of external multiplexers
- Each ADC has a sequencer supporting autonomous scanning of configured channels
- Synchronized sampling of all ADCs for motor-sense applications

#### Smart I/O

- Up to five Smart I/O blocks, which can perform Boolean operations on signals going to and from I/Os
- Up to 36 I/Os (GPIO\_STD) supported

#### Debug interface

- JTAG controller and interface compliant to IEEE-1149.1-2001
- Arm® serial wire debug (SWD) port
- Supports Arm® Embedded Trace Macrocell (ETM) Trace
  - Data trace using SWD
  - Instruction and data trace using JTAG

#### Compatible with industry-standard tools

GHS/MULTI or IAR EWARM for code development and debugging

#### Packages

- 64-LQFP, 10 × 10 × 1.7 mm (max), 0.5-mm lead pitch
- 80-LQFP, 12 × 12 × 1.7 mm (max). 0.5-mm lead pitch
- 100-LQFP, 14 × 14 × 1.7 mm (max), 0.5-mm lead pitch
- 144-LQFP, 20 × 20 × 1.7 mm (max), 0.5-mm lead pitch
- 176-LQFP, 24 × 24 × 1.7 mm (max), 0.5-mm lead pitch

#### Certification

- Qualified for automotive application according to AEC-Q100

## Based on Arm® Cortex®-M4F-single





## Table of contents

| General description                                 | 1   |
|-----------------------------------------------------|-----|
| Features                                            | 1   |
| Table of contents                                   | 4   |
| 1 Features list                                     | 5   |
| 1.1 Communication peripheral instance list          | 7   |
| 2 Blocks and functionality                          | 8   |
| 2.1 Block diagram                                   | 8   |
| 3 Functional description                            | 9   |
| 3.1 CPU subsystem                                   | g   |
| 3.2 System resources                                | 10  |
| 3.3 Peripherals                                     | 12  |
| 3.4 I/Os                                            |     |
| 4 CYT2BL address map                                |     |
| 5 Flash base address map                            |     |
| 6 Peripheral I/O map                                |     |
| 7 CYT2BL clock diagram                              |     |
| 8 CYT2BL CPU start-up sequence                      |     |
| 9 Pin assignment                                    | 23  |
| 10 High-speed I/O matrix (HSIOM) connections        |     |
| 11 Package pin list and alternate functions         |     |
| 12 Power pin assignments                            |     |
| 13 Alternate function pin assignments               |     |
| 14 Pin mux descriptions                             |     |
| 15 Interrupts and wake-up assignments               |     |
| 16 Core interrupt types                             |     |
| 17 Trigger multiplexer                              |     |
| 18 Triggers group inputs                            |     |
| 19 Triggers group outputs                           |     |
| 20 Triggers one-to-one                              |     |
| 21 Peripheral clocks                                |     |
| 22 Faults                                           |     |
| 23 Peripheral protection unit fixed structure pairs |     |
| 24 Bus masters                                      |     |
| 25 Miscellaneous configuration                      |     |
| 26 Development support                              |     |
| 26.1 Documentation                                  |     |
| 26.2 Tools                                          |     |
| 27 Electrical specifications                        |     |
| 27.1 Absolute maximum ratings                       |     |
| 27.2 Device-level specifications                    |     |
| 27.3 DC specifications                              |     |
| 27.4 Reset specifications                           |     |
| 27.5 I/O                                            |     |
| 27.6 Analog peripherals                             |     |
| 27.7 AC specifications                              |     |
| 27.8 Digital peripherals                            |     |
| 27.9 Memory                                         |     |
| 27.10 System resources                              |     |
| 27.11 Clock specifications                          |     |
| 28 Clock timing diagrams                            |     |
| 29 Ordering information                             | 146 |

## Based on Arm® Cortex®-M4F-single



## Table of contents

| 29.1 Part number nomenclature               | 146 |
|---------------------------------------------|-----|
| 30 Packaging 1                              | 49  |
| 31 Appendix                                 |     |
| 31.1 Bootloading or end-of-line programming |     |
| 31.2 External IP revisions                  |     |
| 32 Acronyms 1                               | .58 |
| 33 Errata                                   |     |
| Revision history1                           |     |
| 33.1 Revision history change log1           |     |

Based on Arm® Cortex®-M4F-single

Features list



## 1 Features list

Table 1-1 CYT2BL feature list for all packages

| Footures                                          | Package                                                             |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|
| Features                                          | 64-LQFP                                                             | 80-LQFP                                                              | 100-LQFP                                                             | 144-LQFP                                                             | 176-LQFP                                                          |  |  |  |  |
| СРИ                                               | •                                                                   | 1                                                                    |                                                                      |                                                                      | 1                                                                 |  |  |  |  |
| Core                                              | 32-bit Arm® Cortex®-M4F CPU and 32-bit Arm® Cortex® M0+ CPU         |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| Functional safety                                 |                                                                     |                                                                      | ASIL-B                                                               |                                                                      |                                                                   |  |  |  |  |
| Operating voltage                                 |                                                                     |                                                                      | 2.7 V to 5.5 V                                                       | ,                                                                    |                                                                   |  |  |  |  |
| Core voltage                                      |                                                                     |                                                                      | 1.05 V to 1.15                                                       | V                                                                    |                                                                   |  |  |  |  |
| Operating frequency                               |                                                                     |                                                                      |                                                                      | <sup>®</sup> Cortex <sup>®</sup> -M0+ 1<br>t is, 1:1, 1:2, 1:3,      |                                                                   |  |  |  |  |
| MPU, PPU                                          |                                                                     |                                                                      | Supported                                                            |                                                                      |                                                                   |  |  |  |  |
| FPU                                               | Single precision (32-bit)                                           |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| DSP-MUL/DIV/MAC                                   | Supported by Arm® Cortex®-M4F CPU                                   |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| Memory                                            | •                                                                   |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| Code-flash                                        |                                                                     | 4160                                                                 | ) KB (4032 KB +                                                      | 128 KB)                                                              |                                                                   |  |  |  |  |
| Work-flash                                        | 128 KB (96 KB + 32 KB)                                              |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| SRAM (configurable for retention)                 | 512 KB                                                              |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| ROM                                               | 32 KB                                                               |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| Communication Interfaces                          | •                                                                   |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| CAN0 (CAN FD: Up to 8 Mbps)                       | 3 ch 4 ch                                                           |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| CAN1 (CAN FD: Up to 8 Mbps)                       | 2 ch                                                                |                                                                      | 4                                                                    | ch                                                                   |                                                                   |  |  |  |  |
| CAN RAM                                           |                                                                     | 32 KB per i                                                          | nstance (4 ch),                                                      | 64 KB in total                                                       |                                                                   |  |  |  |  |
| Serial communication block<br>(SCB/UART)          | 7 ch                                                                |                                                                      | 8                                                                    | ch                                                                   |                                                                   |  |  |  |  |
| Serial communication block (SCB/I <sup>2</sup> C) | 6                                                                   | ch                                                                   |                                                                      | 8 ch                                                                 |                                                                   |  |  |  |  |
| Serial communication block (SCB/SPI)              | 3 ch                                                                | 6 ch                                                                 |                                                                      | 8 ch                                                                 |                                                                   |  |  |  |  |
| LINO                                              | 7 ch                                                                | 9                                                                    | ch                                                                   | 12                                                                   | ch                                                                |  |  |  |  |
| CXPI controller                                   | 2 ch                                                                | 3 ch                                                                 |                                                                      | 4 ch                                                                 |                                                                   |  |  |  |  |
| Timers                                            |                                                                     |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| RTC                                               | 1 ch                                                                |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
| TCPWM (16-bit) (Motor control)                    |                                                                     |                                                                      | 12 ch                                                                |                                                                      |                                                                   |  |  |  |  |
| TCPWM (16-bit)                                    |                                                                     |                                                                      | 63 ch                                                                |                                                                      |                                                                   |  |  |  |  |
| TCPWM (32-bit)                                    |                                                                     |                                                                      | 8 ch                                                                 |                                                                      |                                                                   |  |  |  |  |
| External Interrupts                               | 49                                                                  | 63                                                                   | 78                                                                   | 122                                                                  | 152                                                               |  |  |  |  |
| Analog                                            |                                                                     |                                                                      |                                                                      |                                                                      |                                                                   |  |  |  |  |
|                                                   | 3 U                                                                 | nits (SAR0/24,                                                       | , SAR1/32, SAR2                                                      | /8 logical chan                                                      | nels)                                                             |  |  |  |  |
| 12-bit, 1 Msps SAR ADC                            | 27 external<br>channels<br>(SAR0 11 ch,<br>SAR1 9 ch,<br>SAR2 7 ch) | 34 external<br>channels<br>(SAR0 12 ch,<br>SAR1 14 ch,<br>SAR2 8 ch) | 39 external<br>channels<br>(SAR0 14 ch,<br>SAR1 17 ch,<br>SAR2 8 ch) | 54 external<br>channels<br>(SAR0 21 ch,<br>SAR1 25 ch,<br>SAR2 8 ch) | 64 externa<br>channels<br>(SAR0 24 ch<br>SAR1 32 ch<br>SAR2 8 ch) |  |  |  |  |
|                                                   |                                                                     | 18 ch (6 լ                                                           | per ADC) Intern                                                      | al sampling                                                          |                                                                   |  |  |  |  |

## Based on Arm® Cortex®-M4F-single





 Table 1-1
 CYT2BL feature list for all packages (continued)

| Fasturas                                           |                                                                                                                      |                                                                  | Package                                 |                      |                      |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|----------------------|----------------------|--|--|--|--|
| Features                                           | 64-LQFP                                                                                                              |                                                                  |                                         |                      |                      |  |  |  |  |
| Motor control input                                | 3 ch (syncl                                                                                                          | 3 ch (synchronous sampling of one channel on each of the 3 ADCs) |                                         |                      |                      |  |  |  |  |
| Security                                           | -                                                                                                                    |                                                                  |                                         |                      |                      |  |  |  |  |
| Flash security (program/work read protection)      |                                                                                                                      |                                                                  | Supported                               |                      |                      |  |  |  |  |
| Flash Chip erase enable                            |                                                                                                                      |                                                                  | Configurable                            | 9                    |                      |  |  |  |  |
| eSHE/HSM                                           |                                                                                                                      | Ву                                                               | separate firmw                          | are <sup>[3]</sup>   |                      |  |  |  |  |
| System                                             |                                                                                                                      |                                                                  |                                         |                      |                      |  |  |  |  |
| DMA controller                                     | P-DMA0 with 92 channels (16 general purpose), P-DMA1 with 44 charman (8 general purpose), and M-DMA0 with 4 channels |                                                                  |                                         |                      |                      |  |  |  |  |
| Internal main oscillator                           |                                                                                                                      |                                                                  | 8 MHz                                   |                      |                      |  |  |  |  |
| Internal low-speed oscillator                      |                                                                                                                      | 32                                                               | 2.768 kHz (nom                          | inal)                |                      |  |  |  |  |
| PLL                                                | Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 160 MHz                                             |                                                                  |                                         |                      |                      |  |  |  |  |
| FLL                                                | Input freque                                                                                                         | ency: 0.25 to 8                                                  | 0 MHz, FLL outp                         | out frequency: ι     | ıp to 100 MHz        |  |  |  |  |
| Watchdog timer and multi-counter<br>Watchdog timer |                                                                                                                      |                                                                  | orted (WDT + 2×<br>to tied to CM0+, MCW |                      |                      |  |  |  |  |
| Clock supervisor                                   |                                                                                                                      |                                                                  | Supported                               |                      |                      |  |  |  |  |
| Cyclic wakeup                                      |                                                                                                                      |                                                                  | Supported                               |                      |                      |  |  |  |  |
| GPIO_STD                                           | 45                                                                                                                   | 59                                                               | 74                                      | 118                  | 148                  |  |  |  |  |
| GPIO_ENH                                           |                                                                                                                      | 1                                                                | 4                                       | ı                    | 1                    |  |  |  |  |
| Smart I/O (Blocks)                                 | 3 blocks,<br>9 I/Os                                                                                                  | 3 blocks,<br>14 l/Os                                             | 4 blocks,<br>20 I/Os                    | 5 blocks,<br>29 I/Os | 5 blocks,<br>36 I/Os |  |  |  |  |
| Low-voltage detect                                 | Two, 26 selectable levels                                                                                            |                                                                  |                                         |                      |                      |  |  |  |  |
| Maximum ambient temperature                        | 105 °C for S-grade and 125 °C for E-grade                                                                            |                                                                  |                                         |                      |                      |  |  |  |  |
| Debug interface                                    |                                                                                                                      | SWD/JTAG                                                         |                                         |                      |                      |  |  |  |  |
| Debug trace                                        | Arm® Cortex                                                                                                          | ®-M4F ETB size                                                   | e of 8 KB, Arm®                         | Cortex® M0+ M1       | TB size of 4 KI      |  |  |  |  |

#### Note

<sup>3.</sup> Enhanced secure hardware extension (eSHE) and hardware security module (HSM) support are enabled by third-party firmware.

Based on Arm® Cortex®-M4F-single

Features list



## 1.1 Communication peripheral instance list

The following table lists the instances supported under each package for communication peripherals, based on the minimum pins needed for the functionality.

Table 1-2 Peripheral instance list

| Module               | 64-LQFP       | 80-LQFP               | 100-LQFP              | 144-LQFP                      | 176-LQFP                      | Minimum pin functions       |
|----------------------|---------------|-----------------------|-----------------------|-------------------------------|-------------------------------|-----------------------------|
| CXPI                 | 0/1           | 0/1/2                 | 0/1/2/3               | 0/1/2/3                       | 0/1/2/3                       | TX, RX                      |
| CAN0                 | 0/1/2         | 0/1/2                 | 0/1/2/3               | 0/1/2/3                       | 0/1/2/3                       | TX, RX                      |
| CAN1                 | 0/2           | 0/1/2/3               | 0/1/2/3               | 0/1/2/3                       | 0/1/2/3                       | TX, RX                      |
| LIN0                 | 0/1/2/3/4/7/9 | 0/1/2/3/4/6/<br>7/8/9 | 0/1/2/3/4/6/7/8<br>/9 | 0/1/2/3/4/5/6/7<br>/8/9/10/11 | 0/1/2/3/4/5/6/7<br>/8/9/10/11 | TX, RX                      |
| SCB/UART             | 0/1/2/3/4/5/7 | 0/1/2/3/4/5/<br>6/7   | 0/1/2/3/4/5/6/7       | 0/1/2/3/4/5/6/7               | 0/1/2/3/4/5/6/7               | TX, RX                      |
| SCB/I <sup>2</sup> C | 0/2/3/4/5/7   | 0/1/3/4/5/7           | 0/1/2/3/4/5/6/7       | 0/1/2/3/4/5/6/7               | 0/1/2/3/4/5/6/7               | SCL, SDA                    |
| SCB/SPI              | 0/3/4         | 0/1/3/4/5/7           | 0/1/2/3/4/5/6/7       | 0/1/2/3/4/5/6/7               | 0/1/2/3/4/5/6/7               | MISO, MOSI,<br>SCK, SELECTO |

#### Based on Arm® Cortex®-M4F-single

Blocks and functionality



#### **Blocks and functionality** 2

#### 2.1 **Block diagram**



The **Block diagram** shows the CYT2BL architecture, giving a simplified view of the interconnection between subsystems and blocks. CYT2BL has four major subsystems: CPU, system resources, peripherals, and  $I/O^{[4,5]}$ . The color-coding shows the lowest power mode where the particular block is still functional.

CYT2BL provides extensive support for programming, testing, debugging, and tracing of both hardware and firmware.

Debug-on-chip functionality enables in-system debugging using the production device. It does not require special interfaces, debugging pods, simulators, or emulators.

The JTAG interface is fully compatible with industry-standard third-party probes such as I-jet, J-Link, and GHS.

The debug circuits are enabled by default.

CYT2BL provides a high level of security with robust flash protection and the ability to disable features such as debug.

Additionally, each device interface can be permanently disabled for applications concerned with phishing attacks from a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled.

4. GPIO\_STD supporting 2.7 V to 5.5 V V<sub>DDIO</sub> range.
5. GPIO\_ENH supporting 2.7 V to 5.5 V V<sub>DDIO</sub> range with higher currents at lower voltages.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



## 3 Functional description

### 3.1 CPU subsystem

#### 3.1.1 CPU

The CYT2BL CPU subsystem contains a 32-bit Arm® Cortex®-M0+ CPU with MPU, a 32-bit Arm® Cortex®-M4F CPU with MPU, and single-precision FPU. This subsystem also includes P-/M-DMA controllers, a cryptographic accelerator, 4160 KB of code-flash, 128 KB of work-flash, 512 KB of SRAM, and 32 KB of ROM.

The Cortex®-M0+ CPU provides a secure, un-interruptible boot function. This guarantees that, following completion of the boot function, system integrity is valid and privileges are enforced. Shared resources (flash, SRAM, peripherals, and so on) can be accessed through bus arbitration, and exclusive accesses are supported by an inter-processor communication (IPC) mechanism using hardware semaphores.

#### 3.1.2 DMA controllers

CYT2BL has three DMA controllers: P-DMA0 with 16 general-purpose and 76 dedicated channels, P-DMA1 with 8 general-purpose and 36 dedicated channels, and M-DMA0 with four channels. P-DMA is used for peripheral-to-memory and memory-to-peripheral data transfers and provides low latency for a large number of channels. Each P-DMA controller uses a single data-transfer engine that is shared by the associated channels. General-purpose channels have a rich interconnect matrix including P-DMA cross triggering, which enables demanding data-transfer scenarios. Dedicated channels have a single triggering input (such as an ADC channel) to handle common transfer needs. M-DMA is used for memory-to-memory data transfers and provides high memory bandwidth for a small number of channels. M-DMA uses a dedicated data-transfer engine for each channel. They support independent accesses to peripherals using the AHB multi-layer bus.

#### 3.1.3 Flash

CYT2BL has 4160 KB (4032 KB with a 32-KB sector size, and 128 KB with an 8-KB sector size) of code-flash with an additional work-flash of up to 128 KB (96 KB with 2-KB sector size, and 32 KB with 128-B sectors size). Work-flash is optimized for reprogramming many more times than code-flash. Code-flash supports Read-While-Write (RWW) operation allowing flash to be updated while the CPU is active. Both the code-flash and work-flash areas support dual-bank operation for over-the-air (OTA) programming.

#### 3.1.4 SRAM

CYT2BL has 512 KB of SRAM with two independent controllers. The first controller, SRAM0, provides DeepSleep retention in 32-KB increments while SRAM1 is selectable between fully retained and not retained.

#### 3.1.5 ROM

CYT2BL has 32-KB ROM that contains boot and configuration routines. This ROM enables secure boot and authentication of user flash to guarantee a secure system.

## 3.1.6 Cryptography accelerator for security

The cryptography accelerator implements the (3)DES block cipher, AES block cipher, SHA hash, cyclic redundancy check, pseudo random number generation, true random number generation, galois/counter mode, and a vector unit to support asymmetric key cryptography such as RSA and ECC.

Depending on the part number, this block is either completely or partially available or not available at all. See **Ordering information** for more details.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



## 3.2 System resources

#### 3.2.1 Power system

The power system ensures that the supply voltage levels meet the requirements of each power mode, and provides a full-system reset when these levels are not valid. Internal power-on reset (POR) guarantees full-chip reset during the initial power ramp.

Three Brown-out detection (BOD) circuits monitor the external supply voltages ( $V_{DDD}$ ,  $V_{DDA}$ ,  $V_{CCD}$ ). The BOD on  $V_{DDD}$  and  $V_{CCD}$  are initially enabled and cannot be disabled. The BOD on  $V_{DDA}$  is initially disabled and can be enabled by the user. For the external supplies  $V_{DDD}$  and  $V_{DDA}$ , BOD circuits are software configurable with two settings; a 2.7-V minimum voltage that is robust for all internal signaling, and a 3.0-V minimum voltage, which is also robust for all I/O specifications (which are guaranteed at 2.7 V). The BOD on  $V_{CCD}$  is provided as a safety measure and is not a robust detector.

Three overvoltage detection (OVD) circuits are provided for monitoring external supplies ( $V_{DDD}$ ,  $V_{DDA}$ ,  $V_{CCD}$ ), and overcurrent detection (OCD) circuits for monitoring internal and external regulators. OVD thresholds on  $V_{DDD}$  and  $V_{DDA}$  are configurable with two settings; a 5.0-V and 5.5-V maximum voltage.

Two voltage detection circuits are provided to monitor the external supply voltage (V<sub>DDD</sub>) for falling and rising levels, each configurable for one of the 26 selectable levels.

All BOD, OVD, and OCD circuits on  $V_{DDD}$  and  $V_{CCD}$  generate a reset, because these protect the CPUs and fault logic. The BOD and OVD circuits on  $V_{DDA}$  can be configured to generate either a reset, or a fault.

### 3.2.2 Regulators

CYT2BL contains two regulators that provide power to the low-voltage core transistors: DeepSleep and core internal. These regulators accept a 2.7–5.5-V  $V_{DDD}$  supply and provide a low-noise 1.1-V supply to various parts of the device. These regulators are automatically enabled and disabled by hardware and firmware when switching between power modes. The core internal regulators operate in active mode, and provide power to the CPU subsystem and associated peripherals.

#### 3.2.2.1 DeepSleep

The DeepSleep regulator is used to maintain power to a small number of blocks when in DeepSleep mode. These blocks include the ILO and WDT timers, BOD detector, SCB0, SRAM memories, Smart I/O, and other configuration memories. The DeepSleep regulator is enabled when in DeepSleep mode, and the core internal regulator is disabled. It is disabled when XRES\_L is asserted (LOW) and when the core internal regulator is disabled.

#### 3.2.2.2 Core internal

The core internal regulator supports load currents up to 150 mA, and is operational during device startup (boot process), and in Active/Sleep modes.

## 3.2.3 Clock system

The CYT2BL clock system provides clocks to all subsystems that require them, and glitch-free switching between different clock sources. In addition, the clock system ensures that no metastable conditions occur.

The clock system for CYT2BL consists of the 8-MHz IMO, two ILOs, three watchdog timers, a PLL, an FLL, five clock supervisors (CSV), a 3.988- to 33.34-MHz ECO, and a 32.768-kHz WCO.

The clock system supports two main clock domains: CLK\_HF and CLK\_LF.

- CLK\_HFx are the active domain clocks. Each can use any of the high-frequency clock sources including IMO, EXT\_CLK, ECO, FLL, or PLL.
- CLK\_LF is a DeepSleep domain clock and provides source for MCWDT or RTC modules. The reference clock for the CLK\_LF domain is selectable from ILO0, ILO1, WCO, or disabled.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



#### Table 3-1 CLK HF destinations

| Name    | Description                                           |
|---------|-------------------------------------------------------|
| CLK_HF0 | CPUSS clocks, PERI, and AHB infrastructure            |
| CLK_HF1 | Event Generator, also available in HSIOM as an output |

#### 3.2.3.1 IMO clock source

The IMO is the frequency reference in CYT2BL when no external reference is available or enabled. The IMO operates at a frequency of around 8 MHz.

### 3.2.3.2 ILO clock source

An ILO is a low-power oscillator, nominally 32.768 kHz, which generates clocks for a watchdog timer when in DeepSleep mode. There are two ILOs to ensure clock supervisor (CSV) capability in DeepSleep mode. ILO-driven counters can be calibrated to the IMO, WCO, or ECO to improve their accuracy. ILO1 is also used for clock supervision.

#### 3.2.3.3 PLL and FLL

A PLL or FLL may be used to generate high-speed clocks from the IMO, the ECO, or EXT\_CLK. The FLL provides a much faster lock than the PLL (5  $\mu$ s instead of 35  $\mu$ s) in exchange for a small amount (±2%) of frequency error<sup>[6]</sup>.

### 3.2.3.4 Clock supervisor

Each CSV allows one clock (reference) to supervise the behavior of another clock (monitored). Each CSV has counters for both the monitored and reference clocks. Parameters for each counter determine the frequency of the reference clock as well as the upper and lower frequency limits of the monitored clock. If the frequency range comparator detects a stopped clock or a clock outside the specified frequency range, an abnormal state is signaled and either a reset or an interrupt is generated.

#### 3.2.3.5 EXT CLK

One of two GPIO\_STD I/Os can be used to provide an external clock input of up to 80 MHz. This clock can be used as the source clock for either the PLL or FLL, or can be used directly by the CLK\_HF domain.

#### 3.2.3.6 ECO

The ECO provides high-frequency clocking using an external crystal connected to the ECO\_IN and ECO\_OUT pins. It supports fundamental mode (non-overtone) quartz crystals, in the range of 3.988 to 33.34 MHz. When used in conjunction with the PLL, it generates CPU and peripheral clocks up to device's maximum frequency. ECO accuracy depends on the selected crystal. If the ECO is disabled, the associated pins can be used for any of the available I/O functions.

#### 3.2.3.7 WCO

The WCO is a low-power, watch-crystal oscillator intended for real-time-clock applications. It requires an external 32.768-kHz crystal connected to the WCO\_IN and WCO\_OUT pins. The WCO can also be configured as a clock reference for CLK\_LF, which is the clock source for the MCWDT and RTC.

#### 3.2.4 Reset

CYT2BL can be reset from a variety of sources, including software. Reset events are asynchronous and guarantee reversion to a known state. The reset cause (POR, BOD, OVD, overcurrent, XRES\_L, WDT, MCWDT, software reset, fault, CSV, Hibernate wakeup, debug) is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES\_L pin is available for external reset.

#### Note

6. Operation of reference-timed peripherals (like a UART) with an FLL-based reference is not recommended due the allowed frequency error.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



## 3.2.5 Watchdog timers

CYT2BL has one watchdog timer (WDT) and two multi-counter watchdog timers (MCWDT).

The WDT is a free-running counter clocked only by ILO0, which allows it to be used as a wakeup source from Hibernate. This allows watchdog operation during all power modes and needs to be serviced during a configured window, otherwise generates a watchdog reset, if not serviced before the timeout occurs. A watchdog reset is recorded in the Reset Cause register.

An MCWDT is available for each of the CPU cores. These timers provide more capabilities than the WDT, and are only available in the Active, Sleep, and DeepSleep modes. These timers have multiple counters that can be used separately or cascaded to trigger interrupts and/or resets. They are clocked from ILO0 or the WCO.

#### 3.2.6 Power modes

CYT2BL has six different power modes:

- Active All peripherals are available
- Low-Power Active (LPACTIVE) Low-power profile of Active mode where all peripherals and the CPUs are available, but with limited capability
- Sleep All peripherals except the CPUs are available
- Low-Power Sleep (LPSLEEP) Low-power profile of Sleep mode where all peripherals except the CPUs are available, but with limited capability
- DeepSleep Only peripherals which work with CLK\_LF are available
- Hibernate the device and I/O states are frozen, the device resets on wakeup

## 3.3 Peripherals

## 3.3.1 Peripheral clock dividers

Integer and fractional clock dividers are provided for peripheral and timing purposes.

Table 3-2 Clock dividers

| Divider  | Count | Description                                                        |
|----------|-------|--------------------------------------------------------------------|
| div_8    | 32    | Integer divider, 8 bits                                            |
| div_16   | 16    | Integer divider, 16 bits                                           |
| div_24_5 | 8     | Fractional divider, 24.5 bits (24 integer bits, 5 fractional bits) |

## 3.3.2 Peripheral protection unit

The peripheral protection unit (PPU) controls and monitors unauthorized access from all masters (CPU, P-/M-DMA, Crypto, and any enabled debug interface) to the peripherals. It allows or restricts data transfers on the bus infrastructure. The access rules are enforced based on specific properties of a transfer, such as an address range for the transfer and access attributes (such as read/write, user/privilege, and secure/non-secure).

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



#### 3.3.3 12-bit SAR ADC

CYT2BL contains three 1-Msps SAR ADCs. These ADCs can be clocked at up to 26.67 MHz and provide a 12-bit result in 26 clock cycles.

The references for all three SAR ADCs comes from a dedicated pair of inputs: VREFH and VREFL<sup>[7]</sup>.

CYT2BL devices support up to 85 logical ADC channels, and external inputs from up to 67 I/Os. Each ADC also supports six internal connections for diagnostic and monitoring purposes. The number of ADC channels (per ADC and package type) are listed in **Table 1-1**.

Each ADC has a sequencer, which autonomously cycles through the configured channels (sequencer scan) with zero-switching overhead (that is, the aggregate sampling bandwidth, when clocked at 26.67 MHz, is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is controlled through a state machine or firmware. The sequencer prioritizes trigger requests, enables the appropriate analog channel, controls ADC sampling, initiates ADC data conversion, manages results, and initiates subsequent conversions for repetitive or group conversions without CPU intervention.

Each SAR ADC has an analog multiplexer used to connect the signals to be measured to the ADC. It has 32 GPIO\_STD inputs, one special GPIO\_STD input for motor-sense, and six additional inputs to measure internal signals such as a band-gap reference, a temperature sensor, and power supplies. The device supports synchronous sampling of one motor-sense channel on each of the three ADCs.

CYT2BL has one temperature sensor that is shared by all three ADCs. The temperature sensor must only be sampled by one ADC at a time. Software post processing is required to convert the temperature sensor reading into kelvin or Celsius values.

To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmed for each channel. Each ADC also supports range comparison, which allows fast detection of out-of-range values without having to wait for a sequencer scan to complete and for the CPU firmware to evaluate the measurement for out-of-range values.

The ADCs are not usable in DeepSleep and Hibernate modes as they require a high-speed clock. The ADC input reference voltage VREFH range is 2.7 V to  $V_{DDA}$  and VREFL is  $V_{SSA}$ .

## 3.3.4 Timer/counter/PWM (TCPWM) block

The TCPWM block consists of 16-bit (75 channels) and 32-bit (eight channels) counters with user-programmable period. Twelve of the 16-bit counters include extra features to support motor control operations. Each TCPWM counter contains a capture register to record the count at the time of an event, a period register (used to either stop or auto-reload the counter when its count is equal to the period register), and compare registers to generate signals that are used as PWM duty-cycle outputs.

Each counter within the TCPWM block supports several functional modes such as timer, capture, quadrature, PWM, PWM with dead-time insertion (PWM\_DT, 8-bit), pseudo-random PWM (PWM\_PR), and shift-register.

In motor-control applications, the counter within the TCPWM block supports enhanced quadrature mode with features such as asymmetric PWM generation, dead-time insertion (16-bit), and association of different dead times for PWM output signals.

The TCPWM block also provides true and complement outputs, with programmable offset between them, to allow their use as deadband complementary PWM outputs. The TCPWM block also has a kill input (only for the PWM mode) to force outputs to a predetermined state; for example, this may be used in motor-drive systems when an overcurrent state is detected and the PWMs driving the FETs need to be shut off immediately (no time for software intervention).

#### Note

<sup>7.</sup> VREF\_L prevents IR drops in the VSSIO and VSSA paths from impacting the measurements. VREF\_L, when properly connected, reduces or removes the impact of IR drops in the VSSIO and VSSA paths from measurements.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



## 3.3.5 Serial communication blocks (SCB)

CYT2BL contains eight serial communication blocks, each configurable to support I<sup>2</sup>C, UART, or SPI.

#### I2C Interface

An SCB can be configured to implement a full  $I^2C$  master (capable of multi-master arbitration) or slave interface. Each SCB configured for  $I^2C$  can operate at speeds of up to 1 Mbps (Fast-mode Plus $^{[8]}$ ) and has flexible buffering options to reduce the interrupt overhead and latency of the CPU. In addition, each SCB supports FIFO buffering for receive and transmit data, which, by increasing the time for the CPU to read the data, reduces the need for clock stretching. The  $I^2C$  interface is compatible with Standard, Fast-mode, and Fast-mode Plus devices as specified in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$ -bus I/O is implemented with GPIO in open-drain modes $I^{[9, 10]}$ .

#### UART Interface

When configured as a UART, each SCB provides a full-featured UART with maximum signaling rate determined by the configured peripheral-clock frequency and over-sampling rate. It supports infrared interface (IrDA) and SmartCard (ISO 7816) protocols, which are minor variants of the UART protocol. It also supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common Rx and Tx lines. Common UART functions such as parity, number of stop bits, break detect, and frame error are supported. FIFO buffering of transmit and receive data allows greater CPU service latencies to be tolerated.

The LIN protocol is supported by the UART. LIN is based on a single-master multi-slave topology. There is one master node and multiple slave nodes on the LIN bus. The SCB UART supports only LIN slave functionality. Compared to the dedicated LIN blocks, an SCB/UART used for LIN requires a higher level of software interaction and increased CPU load.

#### SPI Interface

The SPI configuration supports full Motorola SPI, TI Synchronous Serial Protocol (SSP, essentially adds a start pulse that is used to synchronize SPI-based codecs), and National Microwire (a half-duplex form of SPI). The SPI interface can use the FIFO. The SPI interface operates with up to a 12.5-MHz SPI Clock. SCB also supports EZSPI<sup>[11]</sup> mode.

SCB0 supports the following additional features:

- Operable as a slave in DeepSleep mode
- I<sup>2</sup>C slave EZ (EZI2C<sup>[12]</sup>) mode with up to 256-B data buffer for multi-byte communication without CPU intervention
- I<sup>2</sup>C slave externally-clocked operations
- Command/response mode with a 512-B data buffer for multi-byte communication without CPU intervention

### 3.3.6 CAN FD

CYT2BL supports two CAN FD controller blocks, each supporting four CAN FD channel. All CAN FD controllers are compliant with the ISO 11898-1:2015 standard; an ISO 16845:2015 certificate is available. It also implements the time-triggered CAN (TTCAN) protocol specified in ISO 11898-4 (TTCAN protocol levels 1 and 2) completely in hardware. All functions concerning the handling of messages are implemented by the Rx and Tx handlers. The Rx handler manages message acceptance filtering, transfer of received messages from the CAN core to a message RAM, and provides receive-message status. The Tx handler is responsible for the transfer of transmit messages from the message RAM, to the CAN core, and provides transmit-message status.

#### **Notes**

8. I/Os drive level does not support the full bus capacitance in Fast-mode Plus speeds.

9. This is not 100 percent compliant with the I<sup>2</sup>C-bus specification; I/Os are not high-voltage compliant, do not support the 20-mA sink requirement of Fast-mode Plus, and violate the leakage specification when no power is applied.

10.Only Port 0 with the slow feature enabled meets the minimum fall time requirement.

11. The Easy SPI (EZSPI) protocol is based on the Motorola SPI operating in any mode (0, 1, 2, or 3). It allows communication between master and slave, and reduces the need for CPU intervention.

12. The Easy I<sup>2</sup>C (EZI2C) protocol is a unique communication scheme built on top of the I<sup>2</sup>C protocol by Cypress. It uses a meta protocol around the standard I<sup>2</sup>C protocol to communicate to an I<sup>2</sup>C slave using indexed memory transfers. This reduces the need for CPU intervention.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



### 3.3.7 Local interconnect network (LIN)

CYT2BL contains up to 12 LIN channels. Each channel supports transmission/reception of data following the LIN protocol according to ISO standard 17987. Each LIN channel connects to an external transceiver through a 3-pin interface (including an enable function) and supports master and slave functionality. Each channel also supports classic and enhanced checksum, along with break detection during message reception and wake-up signaling. Break detection, sync field, checksum calculations, and error interrupts are handled in hardware.

## 3.3.8 Clock extension peripheral interface (CXPI)

CYT2BL contains up to four CXPI channels compliant with JASO D015 and ISO standard 20794 including the controller specification.

Each channel supports:

- Master and slave functionality
- Polling and event trigger method for both normal and long frames
- · Non-return to zero (NRZ) and PWM signaling modes
- Collision resolution and carries sense multiple access
- · Wakeup pulse generation and detection
- CRC8 and CRC16 for both normal and long frames
- Error detection
- Dedicated FIFO (16 B) for transmit and receive

## 3.3.9 One-time-programmable (OTP) eFuse

CYT2BL devices contain a 1024-bit OTP eFuse memory that can be used to store and access a unique and unalterable identifier or serial number for each device. eFuses are also used to control the device life-cycle (manufacturing, programming, normal operation, end-of-life, and so on) and the security state. Of the 1024 bits, 192 bits are available for user purposes.

## 3.3.10 Event generator

The event generator supports generation of interrupts and triggers in the Active mode and interrupts in the DeepSleep mode. The event generators are used to trigger a specific device function (execution of an interrupt handler, a SAR ADC conversion, and so on) and to provide a cyclic wakeup mechanism from the DeepSleep mode. They provide CPU-free triggers for device functions, and reduce CPU involvement in triggering device functions, thus reducing overall power consumption and processing overhead.

## 3.3.11 Trigger multiplexer

CYT2BL supports connecting various peripherals using trigger signals. Triggers are used to inform a peripheral of the occurrence of an event or change of state. These triggers are used to affect or initiate some action in other peripherals. The trigger multiplexer is used to route triggers from a source peripheral to a destination. Triggers provide active logic functionality and are typically supported in the Active mode.

#### 3.4 I/Os

CYT2BL has up to 152 programmable I/Os.

The I/Os are organized as logical entities called ports, which are a maximum of 8 bits wide. During power-on, and reset, the I/Os are forced to the High-Z state. During the Hibernate mode, I/Os are frozen.

Every I/O can generate an interrupt (if enabled) and each port has an interrupt request (IRQ) and interrupt service routine (ISR) associated with it.

#### Based on Arm® Cortex®-M4F-single

**Functional description** 



The I/O port power source mapping is listed in **Table 3-3**. The associated supply determines the  $V_{OH}$ ,  $V_{OL}$ ,  $V_{IH}$ , and  $V_{IL}$  levels when configured for CMOS and automotive thresholds.

Table 3-3 I/O port power source

| Supply              | Ports                                                          |
|---------------------|----------------------------------------------------------------|
| $V_{DDD}$           | P0, P1, P2, P3, P4, P5, P16, P17, P18, P19, P20, P21, P22, P23 |
| V <sub>DDIO_1</sub> | P6, P7, P8, P9 <sup>[13]</sup>                                 |
| V <sub>DDIO_2</sub> | P10, P11, P12, P13, P14, P15                                   |

#### 3.4.1 Port nomenclature

Px.y describes a particular bit "y" available within an I/O port "x."

For example, P4.2 reads "port 4, bit 2".

Each I/O implements the following:

- Programmable drive mode
  - High impedance
  - Resistive pull-up
  - Resistive pull-down
  - Open drain with strong pull-down
  - Open drain with strong pull-up
  - Strong pull-up or pull-down
  - Weak pull-up or pull-down

CYT2BL has two types of programmable I/Os: GPIO Standard and GPIO Enhanced.

## 3.4.2 GPIO standard (GPIO\_STD)

Supports standard automotive signaling across the 2.7-V to 5.5-V V<sub>DDIO</sub> range. GPIO standard I/Os have multiple configurable drive levels, drive modes, and selectable input levels.

## **3.4.3 GPIO enhanced (GPIO\_ENH)**

Supports extended functionality automotive signaling across the 2.7-V to 5.5-V V<sub>DDIO</sub> range with higher currents at lower voltages (full I<sup>2</sup>C timing support, slew-rate control).

Both GPIO\_STD and GPIO\_ENH implement the following:

- Configurable input threshold (CMOS, TTL, or Automotive)
- Hold mode for latching previous state (used for retaining the I/O state in DeepSleep mode)
- Analog input mode (input and output buffers disabled)

### 3.4.4 Smart I/O

Smart I/O allows Boolean operations on signals going to the I/O from the subsystems of the chip or on signals coming into the chip. CYT2BL has five Smart I/O blocks. Operation can be synchronous or asynchronous and the blocks operate in all device power modes except for the Hibernate mode.

#### Note

13. The I/Os in VDDIO\_1 domain refer to the VDDD domain in 64-LQFP package.

#### Based on Arm® Cortex®-M4F-single

CYT2BL address map



## 4 CYT2BL address map

The CYT2BL microcontroller supports the memory spaces shown in Figure 4-1:

- 4160 KB (4032 KB + 128 KB) of code-flash, used in the single- or dual-bank mode based on the associated bit in the flash control register
  - Single-bank mode 4160 KB
  - Dual-bank mode 2080 KB per bank
- 128 KB (96 KB + 32 KB) of work-flash, used in the single- or dual-bank mode based on the associated bit in the flash control register
  - Single-bank mode 128 KB
  - Dual-bank mode 64 KB per bank
- 32 KB of secure ROM
- 512 KB of SRAM (First 2 KB is reserved for internal usage)



Figure 4-1 CYT2BL address map<sup>[14, 15]</sup>

#### Notes

<sup>14.</sup> The size representation is not up to scale.

<sup>15.</sup> The first 2KB of SRAM is reserved and not available for users. User must keep the power of the first 32-KB block of SRAM0 in enabled or retained in all Active, LP Active, Sleep, LP Sleep, DeepSleep modes.

Based on Arm® Cortex®-M4F-single

Flash base address map



## 5 Flash base address map

**Table 5-1** through **Table 5-6** give information about the sector mapping of the code- and work-flash regions along with their respective base addresses.

Table 5-1 Code-flash address mapping in single bank mode

| Code-flash size<br>(KB) | Large sectors<br>(LS) | Small sectors<br>(SS) | Large sector base address | Small sector base address |
|-------------------------|-----------------------|-----------------------|---------------------------|---------------------------|
| 4160                    | 32 KB × 126           | 8 KB × 16             | 0x1000 0000               | 0x103F 0000               |

#### Table 5-2 Work-flash address mapping in single bank mode

| Work-flash size<br>(KB) | Large sectors<br>(LS) | Small sectors<br>(SS) | Large sector base address | Small sector base address |  |
|-------------------------|-----------------------|-----------------------|---------------------------|---------------------------|--|
| 128                     | 2 KB × 48             | 128 B × 256           | 0x1400 0000               | 0x1401 8000               |  |

#### Table 5-3 Code-flash address mapping in dual bank mode (mapping A)

| Code-flash<br>Size (KB) | First<br>half LS | First<br>half SS | Second<br>half LS | Second<br>half SS | First half<br>LS base<br>address | First half<br>SS base<br>address | Second<br>half<br>LS base<br>address | Second<br>half SS<br>base<br>address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 4160                    | 32 KB × 63       | 8KB × 8          | 32 KB × 63        | 8 KB × 8          | 0x1000<br>0000                   | 0x101F<br>8000                   | 0x1200<br>0000                       | 0x121F<br>8000                       |

#### Table 5-4 Code-flash address mapping in dual bank mode (mapping B)

| Code-flash<br>size (KB) | First<br>half LS | First<br>half SS | Second<br>Half LS | Second<br>half SS | First half<br>LS base<br>address | First half<br>SS base<br>address | Second<br>half<br>LS base<br>address | Second<br>half SS<br>base<br>address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 4160                    | 32 KB × 63       | 8 KB × 8         | 32 KB × 63        | 8 KB × 8          | 0x1200<br>0000                   | 0x121F<br>8000                   | 0x1000<br>0000                       | 0x101F<br>8000                       |

#### Table 5-5 Work-flash address mapping in dual bank mode (mapping A)

| Work-flash<br>size (KB) | First<br>half LS | First<br>half SS | Second<br>half LS | Second<br>half SS | First half<br>LS base<br>address | First half<br>SS base<br>address | Second<br>half<br>LS base<br>address | Second<br>half SS<br>base<br>address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 128                     | 2 KB × 24        | 128 B × 128      | 2 KB × 24         | 128 B × 128       | 0x1400<br>0000                   | 0x1400<br>C000                   | 0x1500<br>0000                       | 0x1500<br>C000                       |

#### Table 5-6 Work-flash address mapping in dual bank mode (mapping B)

| Work-flash<br>size (KB) | First<br>half LS | First<br>half SS | Second<br>half LS | Second<br>half SS | First half<br>LS base<br>address | First half<br>SS base<br>address | Second<br>half<br>LS base<br>address | Second<br>half SS<br>base<br>address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 128                     | 2 KB × 24        | 128 B × 128      | 2 KB × 24         | 128 B × 128       | 0x1500<br>0000                   | 0x1500<br>C000                   | 0x1400<br>0000                       | 0x1400<br>C000                       |

### Based on Arm® Cortex®-M4F-single

Peripheral I/O map



## 6 Peripheral I/O map

Table 6-1 CYT2BL peripheral I/O map

| Table 6-1 | CYT2BL peripheral I/O map                  |                 |                   |                  |                                   |       |
|-----------|--------------------------------------------|-----------------|-------------------|------------------|-----------------------------------|-------|
| Section   | Description                                | Base<br>address | Instances         | Instance<br>size | Group                             | Slave |
|           | Peripheral interconnect                    | 0x4000 0000     |                   |                  |                                   |       |
| PERI      | Peripheral group (0, 1, 2, 3, 5, 6, 9)     | 0x4000 4000     | 7                 | 0x20             | 0                                 | 0     |
|           | Peripheral trigger group                   | 0x4000 8000     | 11                | 0x400            |                                   | U     |
|           | Peripheral 1:1 trigger group               | 0x4000 C000     | 11                | 0x400            |                                   |       |
|           | Peripheral interconnect, master interface  | 0x4001 0000     |                   |                  |                                   |       |
| PERI_MS   | PERI Programmable PPU                      | 0x4001 0000     | 6 <sup>[16]</sup> | 0x40             | 0                                 | 1     |
|           | PERI Fixed PPU                             | 0x4001 0800     | 487               | 0x40             |                                   |       |
| Crypto    | Cryptography component                     | 0x4010 0000     |                   |                  | 1                                 | 0     |
| CPUSS     | CPU subsystem (CPUSS)                      | 0x4020 0000     |                   |                  | 2                                 | 0     |
|           | Fault structure subsystem                  | 0x4021 0000     |                   |                  | 2                                 | 1     |
| FAULT     | Fault structures                           | 0x4021 0000     | 4                 | 0x100            | 2                                 | 1     |
|           | Inter process communication                | 0x4022 0000     |                   |                  |                                   |       |
| IPC       | IPC structures                             | 0x4022 0000     | 8                 | 0x20             | 2                                 | 2     |
|           | IPC interrupt structures                   | 0x4022 1000     | 8                 | 0x20             | =                                 |       |
|           | Protection                                 | 0x4023 0000     |                   |                  |                                   |       |
| PROT      | Shared memory protection unit structures   | 0x4023 2000     | 16                | 0x40             | 2                                 | 3     |
|           | Memory protection unit structures          | 0x4023 4000     | 16                | 0x400            | 0                                 |       |
| FLASHC    | Flash controller                           | 0x4024 0000     |                   |                  | 2                                 | 4     |
|           | System Resources Sub-System Core Registers | 0x4026 0000     |                   |                  |                                   |       |
|           | Clock Supervision High Frequency           | 0x4026 1400     | 3                 | 0x10             |                                   |       |
|           | Clock Supervision Reference Frequency      | 0x4026 1710     | 1                 |                  | -                                 |       |
| SRSS      | Clock Supervision Low Frequency            | 0x4026 1720     | 1                 |                  | 2                                 | 5     |
|           | Clock Supervision Internal Low Frequency   | 0x4026 1730     | 1                 |                  | -                                 |       |
|           | Multi Counter WDT                          | 0x4026 8000     | 2                 | 0x100            | -                                 |       |
|           | Free Running WDT                           | 0x4026 C000     | 1                 |                  | -                                 |       |
| DACKUD    | SRSS Backup Domain/RTC                     | 0x4027 0000     |                   |                  | 2                                 | _     |
| BACKUP    | Backup Register                            | 0x4027 1000     | 4                 | 0x04             | 2                                 | 6     |
|           | P-DMA0 Controller                          | 0x4028 0000     |                   |                  | 2                                 | 7     |
| D D144    | P-DMA0 channel structures                  | 0x4028 8000     | 92                | 0x40             | 0 0 1 2 2 2 2 2 2 2 2 2 2 2 3 3 3 | 7     |
| P-DMA     | P-DMA1 Controller                          | 0x4029 0000     |                   |                  | 2                                 | _     |
|           | P-DMA1 channel structures                  | 0x4029 8000     | 44                | 0x40             | 0 0 1 2 2 2 2 2 2 2 3 3 3         | 8     |
| МЪМА      | M-DMA0 Controller                          | 0x402A 0000     |                   |                  | 0 0 1 2 2 2 2 2 2 2 3 3 3         | 0     |
| M-DMA     | M-DMA0 channels                            | 0x402A 1000     | 4                 | 0x100            | - 2                               | 9     |
| eFUSE     | eFUSE Customer Data (192 bits)             | 0x402C 0868     | 6                 | 0x04             | 2                                 | 10    |
| HSIOM     | High-Speed I/O Matrix (HSIOM)              | 0x4030 0000     | 24                | 0x10             | 3                                 | 0     |
| GPIO      | GPIO port control/configuration            | 0x4031 0000     | 24                | 0x80             | 3                                 | 1     |
| CMARTIC   | Programmable I/O configuration             | 0x4032 0000     |                   |                  |                                   | _     |
| SMARTIO   | SMART I/O port configuration               | 0x4032 0C00     | 5                 | 0x100            | 3                                 | 2     |

#### Note

<sup>16.</sup> These six Programmable PPUs are configured by the Boot ROM and are available for the user based on the access rights. Refer to the device specific TRM to know more about the configuration of these programmable PPUs.

## Based on Arm® Cortex®-M4F-single





 Table 6-1
 CYT2BL peripheral I/O map (continued)

| Section  | Description                                             | Base<br>address | Instances | Instance<br>size | Group | Slave |
|----------|---------------------------------------------------------|-----------------|-----------|------------------|-------|-------|
|          | Timer/Counter/PWM 0 (TCPWM0)                            | 0x4038 0000     |           |                  |       |       |
| TCPWM    | TCPWM0 Group #0 (16-bit)                                | 0x4038 0000     | 63        | 0x80             | 3     | 3     |
|          | TCPWM0 Group #1 (16-bit, Motor control)                 | 0x4038 8000     | 12        | 0x80             | 3     | 3     |
|          | TCPWM0 Group #2 (32-bit)                                | 0x4039 0000     | 8         | 0x80             |       |       |
| EVTGEN   | Event generator 0 (EVTGEN0)                             | 0x403F 0000     |           |                  | 3     | 4     |
| EVIGEN   | Event generator 0 comparator structures                 | 0x403F 0800     | 11        | 0x20             | 3     | 4     |
| LIN      | Local Interconnect Network 0 (LIN0)                     | 0x4050 0000     |           |                  | 5     | 0     |
| LIIN     | LIN0 Channels                                           | 0x4050 8000     | 12        | 0x100            | 3     | U     |
| CVDI     | Clock Extension Peripheral Interface 0 (CXPI0)          | 0x4051 0000     |           |                  | 5     | 1     |
| CXPI     | CXPI0 Channels                                          | 0x4051 8000     | 4         | 0x100            | 3     | 1     |
| TTCANFD  | CAN0 controller                                         | 0x4052 0000     | 4         | 0x200            | 5     | 2     |
|          | Message RAM CAN0                                        | 0x4053 0000     |           | 0x8000           | 3     | 2     |
|          | CAN1 controller                                         | 0x4054 0000     | 4         | 0x200            | - 5   | 3     |
|          | Message RAM CAN1                                        | 0x4055 0000     |           | 0x8000           | 3     | 3     |
| SCB      | Serial Communications Block (SPI/UART/I <sup>2</sup> C) | 0x4060 0000     | 8         | 0x10000          | 6     | 0-7   |
|          | Programmable Analog Subsystem (PASS0)                   | 0x4090 0000     |           |                  |       |       |
| SAR PASS | SAR0 channel controller                                 | 0x4090 0000     |           |                  |       |       |
|          | SAR1 channel controller                                 | 0x4090 1000     |           |                  |       |       |
|          | SAR2 channel controller                                 | 0x4090 2000     |           |                  | 9     | 0     |
|          | SAR0 channel structures                                 | 0x4090 0800     | 24        | 0x40             |       |       |
|          | SAR1 channel structures                                 | 0x4090 1800     | 32        | 0x40             | 1     |       |
|          | SAR2 channel structures                                 | 0x4090 2800     | 8         | 0x40             |       |       |

CYT2BL clock diagram



## 7 CYT2BL clock diagram



Figure 7-1 CYT2BL clock diagram

#### Based on Arm® Cortex®-M4F-single

CYT2BL CPU start-up sequence



## 8 CYT2BL CPU start-up sequence

The following steps describe the start-up sequence:

- 1. System Reset (@0x0000 0000)
- 2. CM0+ executes ROM boot (@0x0000 0004)
  - i. Applies trims
  - ii. Applies Debug Access port (DAP) access restrictions and system protection from eFuse and supervisory flash
  - iii. Authenticates flash boot (only in SECURE life-cycle stage) and transfers control to it
- 3. CM0+ executes flash boot (from Supervisory flash @0x1700 2000)
  - i. Debug pins are configured as per the SWD/JTAG spec<sup>[17]</sup>
  - ii. Sets CM0+ vector offset register (CM0\_VTOR part of the Arm® system space) to the beginning of flash (@0x1000 0000)
  - iii.CM0+ branches to its Reset handler
- 4. CM0+ starts execution
  - i. Moves CM0+ vector table to SRAM (updates CM0+ vector table base)
  - ii. Sets CM4\_VECTOR\_TABLE\_BASE (@0x0000 0200) to the location of CM4 vector table mentioned in flash (specified in CM4 linker definition file)
  - iii.Releases CM4 from reset
  - iv.Continues execution of CM0+ user application
- 5. CM4 executes directly from either code-flash or SRAM
  - i. CM4 branches to its Reset handler
  - ii. Continues execution of CM4 user application

#### Note

17.Port configuration of SWD/JTAG pins will be changed from the default GPIO mode to support debugging after the boot process, see **Table 11-1** for pin assignments.

Pin assignment





Figure 9-1 176-LQFP pin assignment

Based on Arm® Cortex®-M4F-single





Figure 9-2 176-LQFP pin assignment with alternate functions

#### Based on Arm® Cortex®-M4F-single





Figure 9-3 144-LQFP pin assignment

Based on Arm® Cortex®-M4F-single





Figure 9-4 144-LQFP pin assignment with alternate functions

#### Based on Arm® Cortex®-M4F-single







Figure 9-5 100-LQFP pin assignment

## Based on Arm® Cortex®-M4F-single





Figure 9-6 100-LQFP pin assignment with alternate functions

#### Based on Arm® Cortex®-M4F-single





Figure 9-7 80-LQFP pin assignment

## Based on Arm® Cortex®-M4F-single





Figure 9-8 80-LQFP pin assignment with alternate functions





Figure 9-9 64-LQFP pin assignment

## Based on Arm® Cortex®-M4F-single





Figure 9-10 64-LQFP pin assignment with alternate functions





High-speed I/O matrix (HSIOM) connections

#### **High-speed I/O matrix (HSIOM) connections** 10

**HSIOM** connections reference **Table 10-1** 

| Name                | Number | Description               |
|---------------------|--------|---------------------------|
| HSIOM_SEL_GPIO      | 0      | GPIO controls 'out'       |
| HSIOM_SEL_GPIO_DSI  | 1      |                           |
| HSIOM_SEL_DSI_DSI   | 2      |                           |
| HSIOM_SEL_DSI_GPIO  | 3      |                           |
| HSIOM_SEL_AMUXA     | 4      | Reserved                  |
| HSIOM_SEL_AMUXB     | 5      |                           |
| HSIOM_SEL_AMUXA_DSI | 6      |                           |
| HSIOM_SEL_AMUXB_DSI | 7      |                           |
| HSIOM_SEL_ACT_0     | 8      | Active functionality 0    |
| HSIOM_SEL_ACT_1     | 9      | Active functionality 1    |
| HSIOM_SEL_ACT_2     | 10     | Active functionality 2    |
| HSIOM_SEL_ACT_3     | 11     | Active functionality 3    |
| HSIOM_SEL_DS_0      | 12     | DeepSleep functionality 0 |
| HSIOM_SEL_DS_1      | 13     | DeepSleep functionality 1 |
| HSIOM_SEL_DS_2      | 14     | DeepSleep functionality 2 |
| HSIOM_SEL_DS_3      | 15     | DeepSleep functionality 3 |
| HSIOM_SEL_ACT_4     | 16     | Active functionality 4    |
| HSIOM_SEL_ACT_5     | 17     | Active functionality 5    |
| HSIOM_SEL_ACT_6     | 18     | Active functionality 6    |
| HSIOM_SEL_ACT_7     | 19     | Active functionality 7    |
| HSIOM_SEL_ACT_8     | 20     | Active functionality 8    |
| HSIOM_SEL_ACT_9     | 21     | Active functionality 9    |
| HSIOM_SEL_ACT_10    | 22     | Active functionality 10   |
| HSIOM_SEL_ACT_11    | 23     | Active functionality 11   |
| HSIOM_SEL_ACT_12    | 24     | Active functionality 12   |
| HSIOM_SEL_ACT_13    | 25     | Active functionality 13   |
| HSIOM_SEL_ACT_14    | 26     | Active functionality 14   |
| HSIOM_SEL_ACT_15    | 27     | Active functionality 15   |
| HSIOM_SEL_DS_4      | 28     | DeepSleep functionality 4 |
| HSIOM_SEL_DS_5      | 29     | DeepSleep functionality 5 |
| HSIOM_SEL_DS_6      | 30     | DeepSleep functionality 6 |
| HSIOM_SEL_DS_7      | 31     | DeepSleep functionality 7 |

Package pin list and alternate functions

## 11 Package pin list and alternate functions

Most pins have alternate functionality, as specified in **Table 11-1**.

Port 11 has the following additional features:

- Ability to pass full-level analog signals to the SAR without clipping to  $V_{DDD}$  in cases where  $V_{DDD} < V_{DDA}$
- Ability to simultaneously capture all three ADC signals with highest priority (ADC[0:2]\_M)
- Lower noise for the most sensitive sensors

Table 11-1 Pin selector and alternate pin functions in DeepSleep (DS) mode, Analog, SMART I/O<sup>[21, 22]</sup>

|      |                                |          | I        | Package pins |          |         |                       | DeepSleep mapping |               |        |         |
|------|--------------------------------|----------|----------|--------------|----------|---------|-----------------------|-------------------|---------------|--------|---------|
| Name | HCon#0 <sup>[18]</sup><br>GPIO | 176 1050 | 144 1050 | 100   050    | 00 1 050 | 64 LOED | HCon#14               | HCon#29           | HCon#30       | Analog | SMARTIO |
|      |                                | 176-LQFP | 144-LQFP | 100-LQFP     | 80-LQFP  | 64-LQFP | DS #0 <sup>[19]</sup> | DS #1             | DS #2         |        |         |
| P0.0 | GPIO_ENH                       | 2        | 2        | 2            | 2        | 1       |                       |                   | SCB0_MISO (0) |        |         |
| P0.1 | GPIO_ENH                       | 3        | 3        | 3            | 3        | 2       |                       |                   | SCB0_MOSI (0) |        |         |
| P0.2 | GPIO_ENH                       | 4        | 4        | 4            | 4        | 3       | SCB0_SCL (0)          |                   | SCB0_CLK (0)  |        |         |
| P0.3 | GPIO_ENH                       | 5        | 5        | 5            | 5        | 4       | SCB0_SDA (0)          |                   | SCB0_SEL0 (0) |        |         |
| P1.0 | GPIO_STD                       | 6        | 6        | NA           | NA       | NA      | SCB0_SCL (1)          |                   | SCB0_MISO (1) |        |         |
| P1.1 | GPIO_STD                       | 7        | 7        | NA           | NA       | NA      | SCB0_SDA (1)          |                   | SCB0_MOSI (1) |        |         |
| P1.2 | GPIO_STD                       | 8        | NA       | NA           | NA       | NA      |                       |                   | SCB0_CLK (1)  |        |         |
| P1.3 | GPIO_STD                       | 9        | NA       | NA           | NA       | NA      |                       |                   | SCB0_SEL0(1)  |        |         |
| P2.0 | GPIO_STD                       | 10       | 8        | 6            | 6        | 5       |                       | SWJ_TRSTN         | SCB0_SEL1 (0) |        |         |
| P2.1 | GPIO_STD                       | 11       | 9        | 7            | 7        | 6       |                       |                   | SCB0_SEL2 (0) |        |         |
| P2.2 | GPIO_STD                       | 12       | 10       | 8            | 8        | NA      |                       |                   | SCB0_SEL3 (0) |        |         |
| P2.3 | GPIO_STD                       | 13       | 11       | 9            | 9        | NA      |                       |                   |               |        |         |
| P2.4 | GPIO_STD                       | 14       | 12       | NA           | NA       | NA      |                       |                   |               |        |         |
| P2.5 | GPIO_STD                       | 15       | NA       | NA           | NA       | NA      |                       |                   |               |        |         |
| P3.0 | GPIO_STD                       | 16       | 13       | 10           | NA       | NA      |                       |                   |               |        |         |
| P3.1 | GPIO_STD                       | 17       | 14       | 11           | NA       | NA      |                       |                   |               |        |         |
| P3.2 | GPIO_STD                       | 18       | 15       | NA           | NA       | NA      |                       |                   |               |        |         |

#### Note

- 18. High Speed I/O matrix connection (HCon) reference as per Table 10-1.
- 19.DeepSleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment. 20.All port pin functions available in DeepSleep mode are also available in Active mode.
- 21. Refer to **Table 14-1** for more information on pin multiplexer abbreviations used.
- 22. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".



Table 11-1 Pin selector and alternate pin functions in DeepSleep (DS) mode, Analog, SMART I/O<sup>[21, 22]</sup> (continued)

|      |                        |          |          | Package pins |         |         |                       | DeepSleep mapping <sup>[2</sup> |         |           |         |
|------|------------------------|----------|----------|--------------|---------|---------|-----------------------|---------------------------------|---------|-----------|---------|
| Name | HCon#0 <sup>[18]</sup> | _        |          |              |         |         | HCon#14               | HCon#29                         | HCon#30 | Analog    | SMARTIO |
|      | GPIO                   | 176-LQFP | 144-LQFP | 100-LQFP     | 80-LQFP | 64-LQFP | DS #0 <sup>[19]</sup> | DS #1                           | DS #2   |           |         |
| P3.3 | GPIO_STD               | 19       | 16       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P3.4 | GPIO_STD               | 20       | 17       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P3.5 | GPIO_STD               | 21       | NA       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P4.0 | GPIO_STD               | 24       | 20       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P4.1 | GPIO_STD               | 25       | 21       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P4.2 | GPIO_STD               | 26       | NA       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P4.3 | GPIO_STD               | 27       | NA       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P4.4 | GPIO_STD               | 28       | NA       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P5.0 | GPIO_STD               | 29       | 22       | 14           | 10      | 7       |                       |                                 |         |           |         |
| P5.1 | GPIO_STD               | 30       | 23       | 15           | 11      | 8       |                       |                                 |         |           |         |
| P5.2 | GPIO_STD               | 31       | 24       | 16           | 12      | NA      |                       |                                 |         |           |         |
| P5.3 | GPIO_STD               | 32       | 25       | 17           | 13      | NA      |                       |                                 |         |           |         |
| P5.4 | GPIO_STD               | 33       | 26       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P5.5 | GPIO_STD               | 34       | NA       | NA           | NA      | NA      |                       |                                 |         |           |         |
| P6.0 | GPIO_STD               | 35       | 27       | 18           | 14      | 9       |                       |                                 |         | ADC[0]_0  |         |
| P6.1 | GPIO_STD               | 36       | 28       | 19           | 15      | 10      |                       |                                 |         | ADC[0]_1  |         |
| P6.2 | GPIO_STD               | 37       | 29       | 20           | 16      | 11      |                       |                                 |         | ADC[0]_2  |         |
| P6.3 | GPIO_STD               | 38       | 30       | 21           | 17      | 12      |                       |                                 |         | ADC[0]_3  |         |
| P6.4 | GPIO_STD               | 39       | 31       | 22           | 18      | 13      |                       |                                 |         | ADC[0]_4  |         |
| P6.5 | GPIO_STD               | 40       | 32       | 23           | 19      | 14      |                       |                                 |         | ADC[0]_5  |         |
| P6.6 | GPIO_STD               | 41       | 33       | NA           | NA      | 15      |                       |                                 |         | ADC[0]_6  |         |
| P6.7 | GPIO_STD               | 42       | 34       | NA           | NA      | NA      |                       |                                 |         | ADC[0]_7  |         |
| P7.0 | GPIO_STD               | 48       | 40       | 29           | 22      | 18      |                       |                                 |         | ADC[0]_8  |         |
| P7.1 | GPIO_STD               | 49       | 41       | 30           | 23      | 19      |                       |                                 |         | ADC[0]_9  |         |
| P7.2 | GPIO_STD               | 50       | 42       | 31           | 24      | 20      |                       |                                 |         | ADC[0]_10 |         |
| P7.3 | GPIO_STD               | 51       | 43       | 32           | 25      | NA      |                       |                                 |         | ADC[0]_11 |         |
| P7.4 | GPIO_STD               | 52       | 44       | 33           | NA      | NA      |                       |                                 |         | ADC[0]_12 |         |
| P7.5 | GPIO_STD               | 53       | 45       | 34           | NA      | NA      |                       |                                 |         | ADC[0]_13 |         |
| P7.6 | GPIO_STD               | 54       | 46       | NA           | NA      | NA      |                       |                                 |         | ADC[0]_14 |         |
| P7.7 | GPIO_STD               | 55       | 47       | NA           | NA      | NA      |                       |                                 |         | ADC[0]_15 |         |
| P8.0 | GPIO_STD               | 56       | 48       | 35           | 26      | 21      |                       |                                 |         |           |         |



Package pin list and alternate functions

Based on Arm® Cortex®-M4F-single

TRAVEO™ T2G 32-bit Automotive MCU

Table 11-1 Pin selector and alternate pin functions in DeepSleep (DS) mode, Analog, SMART I/O<sup>[21, 22]</sup> (continued)

|       |                        |          | ĺ        | Package pins |         |         |                       | DeepSleep mapping <sup>[20]</sup> |         |           |             |
|-------|------------------------|----------|----------|--------------|---------|---------|-----------------------|-----------------------------------|---------|-----------|-------------|
| Name  | HCon#0 <sup>[18]</sup> |          |          |              |         |         | HCon#14               | HCon#29                           | HCon#30 | Analog    | SMARTIO     |
|       | GPIO                   | 176-LQFP | 144-LQFP | 100-LQFP     | 80-LQFP | 64-LQFP | DS #0 <sup>[19]</sup> | DS #1                             | DS #2   |           |             |
| P8.1  | GPIO_STD               | 57       | 49       | 36           | 27      | 22      |                       |                                   |         | ADC[0]_16 |             |
| P8.2  | GPIO_STD               | 58       | 50       | 37           | 28      | NA      |                       |                                   |         | ADC[0]_17 |             |
| P8.3  | GPIO_STD               | 59       | 51       | NA           | NA      | NA      |                       |                                   |         | ADC[0]_18 |             |
| P8.4  | GPIO_STD               | 60       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[0]_19 |             |
| P9.0  | GPIO_STD               | 61       | 52       | NA           | NA      | NA      |                       |                                   |         | ADC[0]_20 |             |
| P9.1  | GPIO_STD               | 62       | 53       | NA           | NA      | NA      |                       |                                   |         | ADC[0]_21 |             |
| P9.2  | GPIO_STD               | 63       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[0]_22 |             |
| P9.3  | GPIO_STD               | 64       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[0]_23 |             |
| P10.0 | GPIO_STD               | 65       | 54       | NA           | NA      | NA      |                       |                                   |         |           |             |
| P10.1 | GPIO_STD               | 66       | 55       | NA           | NA      | NA      |                       |                                   |         |           |             |
| P10.2 | GPIO_STD               | 67       | 56       | NA           | NA      | NA      |                       |                                   |         |           |             |
| P10.3 | GPIO_STD               | 68       | 57       | NA           | NA      | NA      |                       |                                   |         |           |             |
| P10.4 | GPIO_STD               | 69       | 58       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_0  |             |
| P10.5 | GPIO_STD               | 70       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_1  |             |
| P10.6 | GPIO_STD               | 71       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_2  |             |
| P10.7 | GPIO_STD               | 72       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_3  |             |
| P11.0 | GPIO_STD               | 73       | 59       | 38           | 29      | 23      |                       |                                   |         | ADC[0]_M  |             |
| P11.1 | GPIO_STD               | 74       | 60       | 39           | 30      | 24      |                       |                                   |         | ADC[1]_M  |             |
| P11.2 | GPIO_STD               | 75       | 61       | 40           | 31      | 25      |                       |                                   |         | ADC[2]_M  |             |
| P12.0 | GPIO_STD               | 80       | 66       | 45           | 36      | 30      |                       |                                   |         | ADC[1]_4  | SMARTIO12_0 |
| P12.1 | GPIO_STD               | 81       | 67       | 46           | 37      | 31      |                       |                                   |         | ADC[1]_5  | SMARTIO12_1 |
| P12.2 | GPIO_STD               | 82       | 68       | 47           | 38      | NA      |                       |                                   |         | ADC[1]_6  | SMARTIO12_2 |
| P12.3 | GPIO_STD               | 83       | 69       | 48           | 39      | NA      |                       |                                   |         | ADC[1]_7  | SMARTIO12_3 |
| P12.4 | GPIO_STD               | 84       | 70       | 49           | NA      | NA      |                       |                                   |         | ADC[1]_8  | SMARTIO12_4 |
| P12.5 | GPIO_STD               | 85       | 71       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_9  | SMARTIO12_5 |
| P12.6 | GPIO_STD               | 86       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_10 | SMARTIO12_6 |
| P12.7 | GPIO_STD               | 87       | NA       | NA           | NA      | NA      |                       |                                   |         | ADC[1]_11 | SMARTIO12_7 |
| P13.0 | GPIO_STD               | 90       | 74       | 52           | 42      | 34      |                       |                                   |         | ADC[1]_12 | SMARTIO13_0 |
| P13.1 | GPIO_STD               | 91       | 75       | 53           | 43      | 35      |                       |                                   |         | ADC[1]_13 | SMARTIO13_1 |
| P13.2 | GPIO_STD               | 92       | 76       | 54           | 44      | 36      |                       |                                   |         | ADC[1]_14 | SMARTIO13_2 |
| P13.3 | GPIO_STD               | 93       | 77       | 55           | 45      | 37      |                       |                                   |         | ADC[1]_15 | SMARTIO13_3 |



Package pin list and alternate functions

Based on Arm® Cortex®-M4F-single

TRAVEO™ T2G 32-bit Automotive MCU

Table 11-1 Pin selector and alternate pin functions in DeepSleep (DS) mode, Analog, SMART I/O<sup>[21, 22]</sup> (continued)

|       |                        |          | ı        | Package pins |         |         |                       | DeepSleep mapping <sup>[2</sup> | 20]     |           |             |
|-------|------------------------|----------|----------|--------------|---------|---------|-----------------------|---------------------------------|---------|-----------|-------------|
| Name  | HCon#0 <sup>[18]</sup> |          |          |              |         |         | HCon#14               | HCon#29                         | HCon#30 | Analog    | SMARTIO     |
|       | GPIO                   | 176-LQFP | 144-LQFP | 100-LQFP     | 80-LQFP | 64-LQFP | DS #0 <sup>[19]</sup> | DS #1                           | DS #2   |           |             |
| P13.4 | GPIO_STD               | 94       | 78       | 56           | 46      | NA      |                       |                                 |         | ADC[1]_16 | SMARTIO13_4 |
| P13.5 | GPIO_STD               | 95       | 79       | 57           | 47      | NA      |                       |                                 |         | ADC[1]_17 | SMARTIO13_5 |
| P13.6 | GPIO_STD               | 96       | 80       | 58           | 48      | NA      |                       |                                 |         | ADC[1]_18 | SMARTIO13_6 |
| P13.7 | GPIO_STD               | 97       | 81       | 59           | 49      | NA      |                       |                                 |         | ADC[1]_19 | SMARTIO13_7 |
| P14.0 | GPIO_STD               | 98       | 82       | 60           | 50      | 38      |                       |                                 |         | ADC[1]_20 | SMARTIO14_0 |
| P14.1 | GPIO_STD               | 99       | 83       | 61           | 51      | 39      |                       |                                 |         | ADC[1]_21 | SMARTIO14_1 |
| P14.2 | GPIO_STD               | 100      | 84       | 62           | NA      | 40      |                       |                                 |         | ADC[1]_22 | SMARTIO14_2 |
| P14.3 | GPIO_STD               | 101      | 85       | 63           | NA      | NA      |                       |                                 |         | ADC[1]_23 | SMARTIO14_3 |
| P14.4 | GPIO_STD               | 102      | 86       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_24 | SMARTIO14_4 |
| P14.5 | GPIO_STD               | 103      | 87       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_25 | SMARTIO14_5 |
| P14.6 | GPIO_STD               | 104      | NA       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_26 | SMARTIO14_6 |
| P14.7 | GPIO_STD               | 105      | NA       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_27 | SMARTIO14_7 |
| P15.0 | GPIO_STD               | 106      | 88       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_28 | SMARTIO15_0 |
| P15.1 | GPIO_STD               | 107      | 89       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_29 | SMARTIO15_1 |
| P15.2 | GPIO_STD               | 108      | 90       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_30 | SMARTIO15_2 |
| P15.3 | GPIO_STD               | 109      | 91       | NA           | NA      | NA      |                       |                                 |         | ADC[1]_31 | SMARTIO15_3 |
| P16.0 | GPIO_STD               | 112      | 92       | NA           | NA      | NA      |                       |                                 |         |           |             |
| P16.1 | GPIO_STD               | 113      | 93       | NA           | NA      | NA      |                       |                                 |         |           |             |
| P16.2 | GPIO_STD               | 114      | 94       | NA           | NA      | NA      |                       |                                 |         |           |             |
| P16.3 | GPIO_STD               | 115      | NA       | NA           | NA      | NA      |                       |                                 |         |           |             |
| P17.0 | GPIO_STD               | 116      | 95       | 64           | NA      | NA      |                       |                                 |         |           | SMARTIO17_0 |
| P17.1 | GPIO_STD               | 117      | 96       | 65           | NA      | NA      |                       |                                 |         |           | SMARTIO17_1 |
| P17.2 | GPIO_STD               | 118      | 97       | 66           | NA      | NA      |                       |                                 |         |           | SMARTIO17_2 |
| P17.3 | GPIO_STD               | 119      | 98       | NA           | NA      | NA      |                       |                                 |         |           | SMARTIO17_3 |
| P17.4 | GPIO_STD               | 120      | 99       | NA           | NA      | NA      |                       |                                 |         |           | SMARTIO17_4 |
| P17.5 | GPIO_STD               | 121      | NA       | NA           | NA      | NA      |                       |                                 |         |           | SMARTIO17_5 |
| P17.6 | GPIO_STD               | 122      | NA       | NA           | NA      | NA      |                       |                                 |         |           | SMARTIO17_6 |
| P17.7 | GPIO_STD               | 123      | NA       | NA           | NA      | NA      |                       |                                 |         |           | SMARTIO17_7 |
| P18.0 | GPIO_STD               | 124      | 100      | 67           | 52      | 41      |                       |                                 |         | ADC[2]_0  |             |
| P18.1 | GPIO_STD               | 125      | 101      | 68           | 53      | 42      |                       |                                 |         | ADC[2]_1  |             |
| P18.2 | GPIO_STD               | 126      | 102      | 69           | 54      | NA      |                       |                                 |         | ADC[2]_2  |             |



Package pin list and alternate functions

Based on Arm® Cortex®-M4F-single

TRAVEO™ T2G 32-bit Automotive MCU

Pin selector and alternate pin functions in DeepSleep (DS) mode, Analog, SMART I/O<sup>[21, 22]</sup> (continued) Table 11-1

|                       |                        |          | ı        | Package pins |         |         |                       | DeepSleep mapping <sup>[2</sup> | [0]     |                         |         |
|-----------------------|------------------------|----------|----------|--------------|---------|---------|-----------------------|---------------------------------|---------|-------------------------|---------|
| Name                  | HCon#0 <sup>[18]</sup> |          |          |              |         |         | HCon#14               | HCon#29                         | HCon#30 | Analog                  | SMARTIO |
|                       | GPIO                   | 176-LQFP | 144-LQFP | 100-LQFP     | 80-LQFP | 64-LQFP | DS #0 <sup>[19]</sup> | DS #1                           | DS #2   |                         |         |
| P18.3                 | GPIO_STD               | 127      | 103      | 70           | 55      | 43      |                       |                                 |         | ADC[2]_3                |         |
| P18.4                 | GPIO_STD               | 128      | 104      | 71           | 56      | 44      |                       |                                 |         | ADC[2]_4                |         |
| P18.5                 | GPIO_STD               | 129      | 105      | 72           | 57      | 45      |                       |                                 |         | ADC[2]_5                |         |
| P18.6                 | GPIO_STD               | 130      | 106      | 73           | 58      | 46      |                       |                                 |         | ADC[2]_6                |         |
| P18.7                 | GPIO_STD               | 131      | 107      | 74           | 59      | 47      |                       |                                 |         | ADC[2]_7                |         |
| P19.0                 | GPIO_STD               | 134      | 110      | 77           | 62      | NA      |                       |                                 |         |                         |         |
| P19.1                 | GPIO_STD               | 135      | 111      | 78           | 63      | NA      |                       |                                 |         |                         |         |
| P19.2                 | GPIO_STD               | 136      | 112      | 79           | NA      | NA      |                       |                                 |         |                         |         |
| P19.3                 | GPIO_STD               | 137      | 113      | 80           | NA      | NA      |                       |                                 |         |                         |         |
| P19.4                 | GPIO_STD               | 138      | 114      | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.0                 | GPIO_STD               | 139      | 115      | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.1                 | GPIO_STD               | 140      | 116      | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.2                 | GPIO_STD               | 141      | 117      | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.3                 | GPIO_STD               | 142      | 118      | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.4                 | GPIO_STD               | 143      | NA       | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.5                 | GPIO_STD               | 144      | NA       | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.6                 | GPIO_STD               | 145      | NA       | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P20.7                 | GPIO_STD               | 146      | NA       | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P21.0                 | GPIO_STD               | 147      | 119      | 81           | 64      | 50      |                       |                                 |         | WCO_IN <sup>[23]</sup>  |         |
| P21.1                 | GPIO_STD               | 148      | 120      | 82           | 65      | 51      |                       |                                 |         | WCO_OUT <sup>[23]</sup> |         |
| P21.2                 | GPIO_STD               | 149      | 121      | 83           | 66      | 52      |                       |                                 |         | ECO_IN <sup>[23]</sup>  |         |
| P21.3                 | GPIO_STD               | 150      | 122      | 84           | 67      | 53      |                       |                                 |         | ECO_OUT <sup>[23]</sup> |         |
| P21.4 <sup>[24]</sup> | GPIO_STD               | 151      | NA       | NA           | NA      | NA      |                       |                                 |         | HIBERNATE_WAKEUP[0]     |         |
| P21.5                 | GPIO_STD               | 157      | 128      | 90           | NA      | NA      |                       |                                 |         |                         |         |
| P21.6                 | GPIO_STD               | 158      | 129      | NA           | NA      | NA      |                       |                                 |         |                         |         |
| P21.7                 | GPIO_STD               | 159      | NA       | NA           | NA      | NA      |                       | RTC_CAL                         |         |                         |         |
| P22.0                 | GPIO_STD               | 160      | 130      | 91           | 73      | 59      |                       |                                 |         |                         |         |
| P22.1                 | GPIO_STD               | 161      | 131      | 92           | 74      | NA      |                       |                                 |         |                         |         |
| P22.2                 | GPIO_STD               | 162      | 132      | 93           | NA      | NA      |                       |                                 |         |                         |         |
| P22.3                 | GPIO_STD               | 163      | 133      | 94           | NA      | NA      |                       |                                 |         |                         |         |
| P22.4                 | GPIO_STD               | 164      | 134      | NA           | NA      | NA      |                       |                                 |         |                         |         |



Package pin list and alternate functions

Based on Arm® Cortex®-M4F-single

TRAVEO™ T2G 32-bit Automotive MCU

|        |                        |          | ı        | Package pins |          |         |                       | DeepSleep mapping <sup>[20</sup> | 0]      |                     |         |
|--------|------------------------|----------|----------|--------------|----------|---------|-----------------------|----------------------------------|---------|---------------------|---------|
| Name   | HCon#0 <sup>[18]</sup> | 176 1050 | 144 1050 | 100 1050     | 00 1 050 | CA LOED | HCon#14               | HCon#29                          | HCon#30 | Analog              | SMARTIO |
|        | GPIO                   | 176-LQFP | 144-LQFP | 100-LQFP     | 80-LQFP  | 64-LQFP | DS #0 <sup>[19]</sup> | DS #1                            | DS #2   |                     |         |
| P22.5  | GPIO_STD               | 165      | 135      | NA           | NA       | NA      |                       |                                  |         |                     |         |
| P22.6  | GPIO_STD               | 166      | 136      | NA           | NA       | NA      |                       |                                  |         |                     |         |
| P22.7  | GPIO_STD               | 167      | NA       | NA           | NA       | NA      |                       |                                  |         |                     |         |
| P23.0  | GPIO_STD               | 168      | 137      | NA           | NA       | NA      |                       |                                  |         |                     |         |
| P23.1  | GPIO_STD               | 169      | 138      | NA           | NA       | NA      |                       |                                  |         |                     |         |
| P23.2  | GPIO_STD               | 170      | NA       | NA           | NA       | NA      |                       |                                  |         |                     |         |
| P23.3  | GPIO_STD               | 171      | 139      | 95           | 75       | 60      |                       |                                  |         |                     |         |
| P23.4  | GPIO_STD               | 172      | 140      | 96           | 76       | 61      |                       | SWJ_SWO_TDO                      |         |                     |         |
| P23.5  | GPIO_STD               | 173      | 141      | 97           | 77       | 62      |                       | SWJ_SWCLK_TCLK                   |         |                     |         |
| P23.6  | GPIO_STD               | 174      | 142      | 98           | 78       | 63      |                       | SWJ_SWDIO_TMS                    |         |                     |         |
| P23.7  | GPIO_STD               | 175      | 143      | 99           | 79       | 64      |                       | SWJ_SWDOE_TDI                    |         | HIBERNATE_WAKEUP[1] |         |
| XRES_L |                        | 152      | 123      | 85           | 68       | 54      |                       |                                  |         |                     |         |

002-28876 Rev. \*G 2023-07-12

23.GPIO pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled. 24.This I/O will have increased leakage to ground when VDDD is below the POR threshold.



# Power pin assignments

#### **Power pin assignments 12**

**Table 12-1** Power pin assignments

| N                    |                    |                       | Pac                           | kage                             |                                       | Barranta                                       |
|----------------------|--------------------|-----------------------|-------------------------------|----------------------------------|---------------------------------------|------------------------------------------------|
| Name                 | 64-LQFP            | 80-LQFP               | 100-LQFP                      | 144-LQFP                         | 176-LQFP                              | Remarks                                        |
| VDDD                 | 55, 48, 16         | 80, 69, 60            | 100, 86, 75, 24, 12           | 144, 124, 108, 35, 18            | 176, 153, 132, 110, 43, 22            | Main digital supply                            |
| VSSD                 | 57, 56, 49, 33, 17 | 71, 70, 61, 41, 21, 1 | 88, 87, 76, 51, 27, 26, 13, 1 | 126, 125, 109, 73, 38, 37, 19, 1 | 155, 154, 133, 111, 89, 46, 45, 23, 1 | Main digital ground                            |
| VDDIO_1              | NA                 | 20                    | 25                            | 36                               | 44                                    | I/O supply for group 1                         |
| VDDIO_2              | 32                 | 40                    | 50                            | 72                               | 88                                    | I/O supply for group 2                         |
| VCCD <sup>[25]</sup> | 58                 | 72                    | 89, 28                        | 127, 39                          | 156, 47                               | Main regulated supply. Driven by LDO regulator |
| VREFH                | 29                 | 35                    | 44                            | 65                               | 79                                    | High reference voltage for SAR                 |
| VREFL                | 26                 | 32                    | 41                            | 62                               | 76                                    | Low reference voltage for SAR                  |
| VDDA                 | 28                 | 34                    | 43                            | 64                               | 78                                    | Main analog supply (for PASS SAR)              |
| VSSA                 | 27                 | 33                    | 42                            | 63                               | 77                                    | Main analog ground                             |

002-28876 Rev. \*G 2023-07-12

Alternate function pin assignments

#### **Alternate function pin assignments 13**

Alternate pin functions in active mode<sup>[28, 29]</sup> **Table 13-1** 

|      |                        |            |             |             |               | Active       | mapping      |               |         |           |         |             |             |
|------|------------------------|------------|-------------|-------------|---------------|--------------|--------------|---------------|---------|-----------|---------|-------------|-------------|
| Name | HCon#8 <sup>[26]</sup> | HCon#9     | HCon#10     | HCon#11     | HCon#16       | HCon#17      | HCon#18      | HCon#19       | HCon#20 | HCon#21   | HCon#22 | HCon#26     | HCon#27     |
|      | ACT#0 <sup>[27]</sup>  | ACT#1      | ACT#2       | ACT#3       | ACT#4         | ACT#5        | ACT#6        | ACT#7         | ACT#8   | ACT#9     | ACT#10  | ACT#14      | ACT#15      |
| P0.0 | PWM0_18                | PWM0_22_N  | TC0_18_TR0  | TC0_22_TR1  |               | SCB0_RX (0)  | SCB7_SDA (2) |               | LIN1_RX |           |         |             |             |
| P0.1 | PWM0_17                | PWM0_18_N  | TC0_17_TR0  | TC0_18_TR1  |               | SCB0_TX (0)  | SCB7_SCL (2) |               | LIN1_TX |           |         |             |             |
| P0.2 | PWM0_14                | PWM0_17_N  | TC0_14_TR0  | TC0_17_TR1  |               | SCB0_RTS (0) |              |               | LIN1_EN | CAN0_1_TX |         |             |             |
| P0.3 | PWM0_13                | PWM0_14_N  | TC0_13_TR0  | TC0_14_TR1  |               | SCB0_CTS (0) |              |               |         | CAN0_1_RX |         |             |             |
| P1.0 | PWM0_12                | PWM0_13_N  | TC0_12_TR0  | TC0_13_TR1  | PWM0_H_4      |              |              |               |         |           |         |             |             |
| P1.1 | PWM0_11                | PWM0_12_N  | TC0_11_TR0  | TC0_12_TR1  | PWM0_H_5      |              |              |               |         |           |         |             |             |
| P1.2 | PWM0_10                | PWM0_11_N  | TC0_10_TR0  | TC0_11_TR1  | PWM0_H_6      |              |              |               |         |           |         | TRIG_IN[0]  |             |
| P1.3 | PWM0_8                 | PWM0_10_N  | TC0_8_TR0   | TC0_10_TR1  | PWM0_H_7      |              |              |               |         |           |         | TRIG_IN[1]  |             |
| P2.0 | PWM0_7                 | PWM0_8_N   | TC0_7_TR0   | TC0_8_TR1   | TC0_H_4_TR0   | SCB7_RX (0)  |              | SCB7_MISO (0) | LIN0_RX | CAN0_0_TX |         | TRIG_IN[2]  |             |
| P2.1 | PWM0_6                 | PWM0_7_N   | TC0_6_TR0   | TC0_7_TR1   | TC0_H_5_TR0   | SCB7_TX (0)  | SCB7_SDA (0) | SCB7_MOSI (0) | LIN0_TX | CAN0_0_RX |         | TRIG_IN[3]  |             |
| P2.2 | PWM0_5                 | PWM0_6_N   | TC0_5_TR0   | TC0_6_TR1   | TC0_H_6_TR0   | SCB7_RTS (0) | SCB7_SCL (0) | SCB7_CLK (0)  | LIN0_EN |           |         | TRIG_IN[4]  |             |
| P2.3 | PWM0_4                 | PWM0_5_N   | TC0_4_TR0   | TC0_5_TR1   | TC0_H_7_TR0   | SCB7_CTS (0) |              | SCB7_SEL0 (0) | LIN5_RX |           |         | TRIG_IN[5]  |             |
| P2.4 | PWM0_3                 | PWM0_4_N   | TC0_3_TR0   | TC0_4_TR1   | PWM0_H_4_N    |              |              | SCB7_SEL1 (0) | LIN5_TX |           |         | TRIG_IN[6]  |             |
| P2.5 | PWM0_2                 | PWM0_3_N   | TC0_2_TR0   | TC0_3_TR1   | PWM0_H_5_N    |              |              | SCB7_SEL2 (0) | LIN5_EN |           |         | TRIG_IN[7]  |             |
| P3.0 | PWM0_1                 | PWM0_2_N   | TC0_1_TR0   | TC0_2_TR1   | PWM0_H_6_N    | SCB6_RX (0)  |              | SCB6_MISO (0) |         | CAN0_3_TX |         |             | TRIG_DBG[0] |
| P3.1 | PWM0_0                 | PWM0_1_N   | TC0_0_TR0   | TC0_1_TR1   | PWM0_H_7_N    | SCB6_TX (0)  | SCB6_SDA (0) | SCB6_MOSI (0) |         | CAN0_3_RX |         |             | TRIG_DBG[1] |
| P3.2 | PWM0_M_3               | PWM0_0_N   | TC0_M_3_TR0 | TC0_0_TR1   | TC0_H_4_TR1   | SCB6_RTS (0) | SCB6_SCL (0) | SCB6_CLK (0)  |         |           |         |             |             |
| P3.3 | PWM0_M_2               | PWM0_M_3_N | TC0_M_2_TR0 | TC0_M_3_TR1 | TC0_H_5_TR1   | SCB6_CTS (0) |              | SCB6_SEL0 (0) |         |           |         |             |             |
| P3.4 | PWM0_M_1               | PWM0_M_2_N | TC0_M_1_TR0 | TC0_M_2_TR1 | TC0_H_6_TR1   |              |              | SCB6_SEL1 (0) |         |           |         |             |             |
| P3.5 | PWM0_M_0               | PWM0_M_1_N | TC0_M_0_TR0 | TC0_M_1_TR1 | TC0_H_7_TR1   |              |              | SCB6_SEL2 (0) |         |           |         |             |             |
| P4.0 | PWM0_4                 | PWM0_M_0_N | TC0_4_TR0   | TC0_M_0_TR1 | EXT_MUX[0]_0  | SCB5_RX (0)  |              | SCB5_MISO (0) | LIN1_RX |           |         | TRIG_IN[10] |             |
| P4.1 | PWM0_5                 | PWM0_4_N   | TC0_5_TR0   | TC0_4_TR1   | EXT_MUX[0]_1  | SCB5_TX (0)  | SCB5_SDA (0) | SCB5_MOSI (0) | LIN1_TX |           |         | TRIG_IN[11] |             |
| P4.2 | PWM0_6                 | PWM0_5_N   | TC0_6_TR0   | TC0_5_TR1   | EXT_MUX[0]_2  | SCB5_RTS (0) | SCB5_SCL (0) | SCB5_CLK (0)  | LIN1_EN |           |         | TRIG_IN[12] |             |
| P4.3 | PWM0_7                 | PWM0_6_N   | TC0_7_TR0   | TC0_6_TR1   | EXT_MUX[0]_EN | SCB5_CTS (0) |              | SCB5_SEL0 (0) |         | CAN0_1_TX |         | TRIG_IN[13] |             |
| P4.4 | PWM0_8                 | PWM0_7_N   | TC0_8_TR0   | TC0_7_TR1   |               |              |              | SCB5_SEL1 (0) |         | CAN0_1_RX |         |             |             |

#### Notes

26.High-Speed I/O matrix connection (HCon) reference as per **Table 10-1**.
27.Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on choosing any alternate functions; HSIOM module will handle the individual alternate function assignment.
28.Refer to **Table 14-1** for more information on pin multiplexer abbreviations used.
29.For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".



#### Alternate pin functions in active mode<sup>[28, 29]</sup> **Table 13-1**

|      |                        |            |             |             |         | Active       | mapping      |               |          |           |          |             |             |
|------|------------------------|------------|-------------|-------------|---------|--------------|--------------|---------------|----------|-----------|----------|-------------|-------------|
| Name | HCon#8 <sup>[26]</sup> | HCon#9     | HCon#10     | HCon#11     | HCon#16 | HCon#17      | HCon#18      | HCon#19       | HCon#20  | HCon#21   | HCon#22  | HCon#26     | HCon#27     |
|      | ACT#0 <sup>[27]</sup>  | ACT#1      | ACT#2       | ACT#3       | ACT#4   | ACT#5        | ACT#6        | ACT#7         | ACT#8    | ACT#9     | ACT#10   | ACT#14      | ACT#15      |
| P5.0 | PWM0_9                 | PWM0_8_N   | TC0_9_TR0   | TC0_8_TR1   |         |              |              | SCB5_SEL2 (0) | LIN7_RX  |           |          |             |             |
| P5.1 | PWM0_10                | PWM0_9_N   | TC0_10_TR0  | TC0_9_TR1   |         |              |              |               | LIN7_TX  |           |          |             |             |
| P5.2 | PWM0_11                | PWM0_10_N  | TC0_11_TR0  | TC0_10_TR1  |         |              |              |               | LIN7_EN  |           |          |             |             |
| P5.3 | PWM0_12                | PWM0_11_N  | TC0_12_TR0  | TC0_11_TR1  |         |              |              |               | LIN2_RX  |           |          |             |             |
| P5.4 | PWM0_13                | PWM0_12_N  | TC0_13_TR0  | TC0_12_TR1  |         |              |              |               | LIN2_TX  |           |          |             |             |
| P5.5 | PWM0_14                | PWM0_13_N  | TC0_14_TR0  | TC0_13_TR1  |         |              |              |               | LIN2_EN  |           |          |             |             |
| P6.0 | PWM0_M_0               | PWM0_14_N  | TC0_M_0_TR0 | TC0_14_TR1  |         | SCB4_RX (0)  |              | SCB4_MISO (0) | LIN3_RX  |           |          |             |             |
| P6.1 | PWM0_0                 | PWM0_M_0_N | TC0_0_TR0   | TC0_M_0_TR1 |         | SCB4_TX (0)  | SCB4_SDA (0) | SCB4_MOSI (0) | LIN3_TX  |           |          |             |             |
| P6.2 | PWM0_M_1               | PWM0_0_N   | TC0_M_1_TR0 | TC0_0_TR1   |         | SCB4_RTS (0) | SCB4_SCL (0) | SCB4_CLK (0)  | LIN3_EN  | CAN0_2_TX |          |             |             |
| P6.3 | PWM0_1                 | PWM0_M_1_N | TC0_1_TR0   | TC0_M_1_TR1 |         | SCB4_CTS (0) |              | SCB4_SEL0 (0) | LIN4_RX  | CAN0_2_RX |          |             | CAL_SUP_NZ  |
| P6.4 | PWM0_M_2               | PWM0_1_N   | TC0_M_2_TR0 | TC0_1_TR1   |         |              |              | SCB4_SEL1 (0) | LIN4_TX  |           |          |             |             |
| P6.5 | PWM0_2                 | PWM0_M_2_N | TC0_2_TR0   | TC0_M_2_TR1 |         |              |              | SCB4_SEL2 (0) | LIN4_EN  |           |          |             |             |
| P6.6 | PWM0_M_3               | PWM0_2_N   | TC0_M_3_TR0 | TC0_2_TR1   |         |              |              | SCB4_SEL3 (0) |          |           |          | TRIG_IN[8]  |             |
| P6.7 | PWM0_3                 | PWM0_M_3_N | TC0_3_TR0   | TC0_M_3_TR1 |         |              |              |               |          |           |          | TRIG_IN[9]  |             |
| P7.0 | PWM0_M_4               | PWM0_3_N   | TC0_M_4_TR0 | TC0_3_TR1   |         | SCB5_RX (1)  |              | SCB5_MISO (1) | LIN4_RX  |           | CXPI0_RX |             |             |
| P7.1 | PWM0_15                | PWM0_M_4_N | TC0_15_TR0  | TC0_M_4_TR1 |         | SCB5_TX (1)  | SCB5_SDA (1) | SCB5_MOSI (1) | LIN4_TX  |           | CXPI0_TX |             |             |
| P7.2 | PWM0_M_5               | PWM0_15_N  | TC0_M_5_TR0 | TC0_15_TR1  |         | SCB5_RTS (1) | SCB5_SCL (1) | SCB5_CLK (1)  | LIN4_EN  |           | CXPI0_EN |             |             |
| P7.3 | PWM0_16                | PWM0_M_5_N | TC0_16_TR0  | TC0_M_5_TR1 |         | SCB5_CTS (1) |              | SCB5_SEL0 (1) |          |           |          |             |             |
| P7.4 | PWM0_M_6               | PWM0_16_N  | TC0_M_6_TR0 | TC0_16_TR1  |         |              |              | SCB5_SEL1 (1) |          |           |          |             |             |
| P7.5 | PWM0_17                | PWM0_M_6_N | TC0_17_TR0  | TC0_M_6_TR1 |         |              |              | SCB5_SEL2 (1) | LIN10_RX |           |          |             |             |
| P7.6 | PWM0_M_7               | PWM0_17_N  | TC0_M_7_TR0 | TC0_17_TR1  |         |              |              |               | LIN10_TX |           |          | TRIG_IN[16] |             |
| P7.7 | PWM0_18                | PWM0_M_7_N | TC0_18_TR0  | TC0_M_7_TR1 |         |              |              |               | LIN10_EN |           |          | TRIG_IN[17] |             |
| P8.0 | PWM0_19                | PWM0_18_N  | TC0_19_TR0  | TC0_18_TR1  |         |              |              |               | LIN2_RX  | CAN0_0_TX |          |             |             |
| P8.1 | PWM0_20                | PWM0_19_N  | TC0_20_TR0  | TC0_19_TR1  |         |              |              |               | LIN2_TX  | CAN0_0_RX |          | TRIG_IN[14] |             |
| P8.2 | PWM0_21                | PWM0_20_N  | TC0_21_TR0  | TC0_20_TR1  |         |              |              |               | LIN2_EN  |           |          | TRIG_IN[15] |             |
| P8.3 | PWM0_22                | PWM0_21_N  | TC0_22_TR0  | TC0_21_TR1  |         |              |              |               |          |           |          |             | TRIG_DBG[0] |
| P8.4 | PWM0_23                | PWM0_22_N  | TC0_23_TR0  | TC0_22_TR1  |         |              |              |               |          |           |          |             | TRIG_DBG[1] |
| P9.0 | PWM0_24                | PWM0_23_N  | TC0_24_TR0  | TC0_23_TR1  |         |              |              |               |          |           |          |             |             |
| P9.1 | PWM0_25                | PWM0_24_N  | TC0_25_TR0  | TC0_24_TR1  |         |              |              |               |          |           |          |             |             |
| P9.2 | PWM0_26                | PWM0_25_N  | TC0_26_TR0  | TC0_25_TR1  |         |              |              |               |          |           |          |             |             |
| P9.3 | PWM0_27                | PWM0_26_N  | TC0_27_TR0  | TC0_26_TR1  |         |              |              |               |          |           |          |             |             |



Based on Arm® Cortex®-M4F-single

TRAVEO™ T2G 32-bit Automotive MCU

Alternate function pin assignments

#### Alternate pin functions in active mode<sup>[28, 29]</sup> **Table 13-1**

| -     |                        |             |              |              |               | Activo       | e mapping    |               |         |           |          |             |         |
|-------|------------------------|-------------|--------------|--------------|---------------|--------------|--------------|---------------|---------|-----------|----------|-------------|---------|
| Name  | HCon#8 <sup>[26]</sup> | HCon#9      | HCon#10      | HCon#11      | HCon#16       | HCon#17      | HCon#18      | HCon#19       | HCon#20 | HCon#21   | HCon#22  | HCon#26     | HCon#27 |
|       | ACT#0 <sup>[27]</sup>  | ACT#1       | ACT#2        | ACT#3        | ACT#4         | ACT#5        | ACT#6        | ACT#7         | ACT#8   | ACT#9     | ACT#10   | ACT#14      | ACT#15  |
| P10.0 | PWM0_28                | PWM0_27_N   | TC0_28_TR0   | TC0_27_TR1   |               | SCB4_RX (1)  |              | SCB4_MISO (1) |         |           |          | TRIG_IN[18] |         |
| P10.1 | PWM0_29                | PWM0_28_N   | TC0_29_TR0   | TC0_28_TR1   |               | SCB4_TX (1)  | SCB4_SDA (1) | SCB4_MOSI (1) |         |           |          | TRIG_IN[19] |         |
| P10.2 | PWM0_30                | PWM0_29_N   | TC0_30_TR0   | TC0_29_TR1   |               | SCB4_RTS (1) | SCB4_SCL (1) | SCB4_CLK (1)  | LIN8_RX |           |          |             |         |
| P10.3 | PWM0_31                | PWM0_30_N   | TC0_31_TR0   | TC0_30_TR1   |               | SCB4_CTS (1) |              | SCB4_SEL0 (1) | LIN8_TX |           |          |             |         |
| P10.4 | PWM0_32                | PWM0_31_N   | TC0_32_TR0   | TC0_31_TR1   |               |              |              | SCB4_SEL1(1)  | LIN8_EN |           |          |             |         |
| P10.5 | PWM0_33                | PWM0_32_N   | TC0_33_TR0   | TC0_32_TR1   |               |              |              | SCB4_SEL2 (1) |         |           | CXPI0_RX |             |         |
| P10.6 | PWM0_34                | PWM0_33_N   | TC0_34_TR0   | TC0_33_TR1   |               |              |              |               |         |           | CXPI0_TX |             |         |
| P10.7 | PWM0_35                | PWM0_34_N   | TC0_35_TR0   | TC0_34_TR1   |               |              |              |               |         |           | CXPI0_EN |             |         |
| P11.0 |                        |             |              |              |               |              |              |               |         |           |          |             |         |
| P11.1 |                        |             |              |              |               |              |              |               |         |           |          |             |         |
| P11.2 |                        |             |              |              |               |              |              |               |         |           |          |             |         |
| P12.0 | PWM0_36                | PWM0_35_N   | TC0_36_TR0   | TC0_35_TR1   |               |              |              |               |         | CAN0_2_TX |          | TRIG_IN[20] |         |
| P12.1 | PWM0_37                | PWM0_36_N   | TC0_37_TR0   | TC0_36_TR1   |               |              |              |               | LIN6_EN | CAN0_2_RX |          | TRIG_IN[21] |         |
| P12.2 | PWM0_38                | PWM0_37_N   | TC0_38_TR0   | TC0_37_TR1   | EXT_MUX[1]_EN |              |              |               | LIN6_RX |           |          |             |         |
| P12.3 | PWM0_39                | PWM0_38_N   | TC0_39_TR0   | TC0_38_TR1   | EXT_MUX[1]_0  |              |              |               | LIN6_TX |           |          |             |         |
| P12.4 | PWM0_40                | PWM0_39_N   | TC0_40_TR0   | TC0_39_TR1   | EXT_MUX[1]_1  |              |              |               |         |           |          |             |         |
| P12.5 | PWM0_41                | PWM0_40_N   | TC0_41_TR0   | TC0_40_TR1   | EXT_MUX[1]_2  |              |              |               |         |           |          |             |         |
| P12.6 | PWM0_42                | PWM0_41_N   | TC0_42_TR0   | TC0_41_TR1   |               |              |              |               |         |           |          |             |         |
| P12.7 | PWM0_43                | PWM0_42_N   | TC0_43_TR0   | TC0_42_TR1   |               |              |              |               |         |           |          |             |         |
| P13.0 | PWM0_M_8               | PWM0_43_N   | TC0_M_8_TR0  | TC0_43_TR1   | EXT_MUX[2]_0  | SCB3_RX (0)  |              | SCB3_MISO (0) | LIN3_RX |           | CXPI1_RX |             |         |
| P13.1 | PWM0_44                | PWM0_M_8_N  | TC0_44_TR0   | TC0_M_8_TR1  | EXT_MUX[2]_1  | SCB3_TX (0)  | SCB3_SDA (0) | SCB3_MOSI (0) | LIN3_TX |           | CXPI1_TX |             |         |
| P13.2 | PWM0_M_9               | PWM0_44_N   | TC0_M_9_TR0  | TC0_44_TR1   | EXT_MUX[2]_2  | SCB3_RTS (0) | SCB3_SCL (0) | SCB3_CLK (0)  | LIN3_EN |           | CXPI1_EN |             |         |
| P13.3 | PWM0_45                | PWM0_M_9_N  | TC0_45_TR0   | TC0_M_9_TR1  | EXT_MUX[2]_EN | SCB3_CTS (0) |              | SCB3_SEL0 (0) |         |           |          |             |         |
| P13.4 | PWM0_M_10              | PWM0_45_N   | TC0_M_10_TR0 | TC0_45_TR1   | PWM0_H_4      |              |              | SCB3_SEL1 (0) | LIN8_RX |           |          |             |         |
| P13.5 | PWM0_46                | PWM0_M_10_N | TC0_46_TR0   | TC0_M_10_TR1 | PWM0_H_4_N    |              |              | SCB3_SEL2 (0) | LIN8_TX |           | CXPI2_RX |             |         |
| P13.6 | PWM0_M_11              | PWM0_46_N   | TC0_M_11_TR0 | TC0_46_TR1   | PWM0_H_5      |              |              | SCB3_SEL3 (0) | LIN8_EN |           | CXPI2_TX | TRIG_IN[22] |         |
| P13.7 | PWM0_47                | PWM0_M_11_N | TC0_47_TR0   | TC0_M_11_TR1 | PWM0_H_5_N    |              |              |               |         |           | CXPI2_EN | TRIG_IN[23] |         |
| P14.0 | PWM0_48                | PWM0_47_N   | TC0_48_TR0   | TC0_47_TR1   | PWM0_H_6      | SCB2_RX (0)  |              | SCB2_MISO (0) |         | CAN1_0_TX |          |             |         |
| P14.1 | PWM0_49                | PWM0_48_N   | TC0_49_TR0   | TC0_48_TR1   | PWM0_H_6_N    | SCB2_TX (0)  | SCB2_SDA (0) | SCB2_MOSI (0) |         | CAN1_0_RX |          |             |         |
| P14.2 | PWM0_50                | PWM0_49_N   | TC0_50_TR0   | TC0_49_TR1   | PWM0_H_7      | SCB2_RTS (0) | SCB2_SCL (0) | SCB2_CLK (0)  | LIN6_RX |           |          |             |         |
| P14.3 | PWM0_51                | PWM0_50_N   | TC0_51_TR0   | TC0_50_TR1   | PWM0_H_7_N    | SCB2_CTS (0) |              | SCB2_SEL0 (0) | LIN6_TX |           |          |             |         |



Based on Arm® Cortex®-M4F-single

TRAVEO™ T2G 32-bit Automotive MCU

Alternate function pin assignments

TRAVEO™ T2G

**32-bit Automotive MCU** 



| Table | 2 13-1 | Alternate pi | n functions | in active mo | de <sup>[28, 29]</sup> |
|-------|--------|--------------|-------------|--------------|------------------------|
|       |        |              |             |              |                        |
|       | r1     |              |             |              |                        |

|       |                        |             |              |              |             | Active       | mapping      |               |         |           |          |             |                  |
|-------|------------------------|-------------|--------------|--------------|-------------|--------------|--------------|---------------|---------|-----------|----------|-------------|------------------|
| Name  | HCon#8 <sup>[26]</sup> | HCon#9      | HCon#10      | HCon#11      | HCon#16     | HCon#17      | HCon#18      | HCon#19       | HCon#20 | HCon#21   | HCon#22  | HCon#26     | HCon#27          |
|       | ACT#0 <sup>[27]</sup>  | ACT#1       | ACT#2        | ACT#3        | ACT#4       | ACT#5        | ACT#6        | ACT#7         | ACT#8   | ACT#9     | ACT#10   | ACT#14      | ACT#15           |
| P19.3 | PWM0_28                | PWM0_27_N   | TC0_28_TR0   | TC0_27_TR1   | TC0_H_1_TR1 | SCB2_CTS (1) |              | SCB2_SEL0 (1) |         |           | CXPI3_EN | TRIG_IN[29] |                  |
| P19.4 | PWM0_29                | PWM0_28_N   | TC0_29_TR0   | TC0_28_TR1   | TC0_H_2_TR0 |              |              | SCB2_SEL1 (1) |         |           |          |             |                  |
| P20.0 | PWM0_30                | PWM0_29_N   | TC0_30_TR0   | TC0_29_TR1   | TC0_H_2_TR1 |              |              | SCB2_SEL2 (1) | LIN5_RX |           |          |             |                  |
| P20.1 | PWM0_49                | PWM0_30_N   | TC0_49_TR0   | TC0_30_TR1   | TC0_H_3_TR0 |              |              |               | LIN5_TX |           |          |             |                  |
| P20.2 | PWM0_48                | PWM0_49_N   | TC0_48_TR0   | TC0_49_TR1   | TC0_H_3_TR1 |              |              |               | LIN5_EN |           |          |             |                  |
| P20.3 | PWM0_47                | PWM0_48_N   | TC0_47_TR0   | TC0_48_TR1   |             | SCB1_RX (1)  |              | SCB1_MISO (1) |         | CAN1_2_TX |          |             |                  |
| P20.4 | PWM0_46                | PWM0_47_N   | TC0_46_TR0   | TC0_47_TR1   |             | SCB1_TX (1)  | SCB1_SDA (1) | SCB1_MOSI (1) |         | CAN1_2_RX |          |             |                  |
| P20.5 | PWM0_45                | PWM0_46_N   | TC0_45_TR0   | TC0_46_TR1   |             | SCB1_RTS (1) | SCB1_SCL (1) | SCB1_CLK (1)  |         |           | CXPI3_RX |             |                  |
| P20.6 | PWM0_44                | PWM0_45_N   | TC0_44_TR0   | TC0_45_TR1   |             | SCB1_CTS (1) |              | SCB1_SEL0 (1) |         |           | CXPI3_TX |             |                  |
| P20.7 | PWM0_43                | PWM0_44_N   | TC0_43_TR0   | TC0_44_TR1   |             |              |              | SCB1_SEL1 (1) |         |           | CXPI3_EN |             |                  |
| P21.0 | PWM0_42                | PWM0_43_N   | TC0_42_TR0   | TC0_43_TR1   |             |              |              | SCB1_SEL2 (1) |         |           |          |             |                  |
| P21.1 | PWM0_41                | PWM0_42_N   | TC0_41_TR0   | TC0_42_TR1   |             |              |              |               |         |           |          |             |                  |
| P21.2 | PWM0_40                | PWM0_41_N   | TC0_40_TR0   | TC0_41_TR1   |             |              |              |               |         |           |          | EXT_CLK     | TRIG_DBG[1]      |
| P21.3 | PWM0_39                | PWM0_40_N   | TC0_39_TR0   | TC0_40_TR1   |             |              |              |               |         |           |          |             |                  |
| P21.4 | PWM0_38                | PWM0_39_N   | TC0_38_TR0   | TC0_39_TR1   |             |              |              |               |         |           |          |             |                  |
| P21.5 | PWM0_37                | PWM0_38_N   | TC0_37_TR0   | TC0_38_TR1   |             |              |              |               | LIN0_RX |           |          |             |                  |
| P21.6 | PWM0_36                | PWM0_37_N   | TC0_36_TR0   | TC0_37_TR1   |             |              |              |               | LIN0_TX |           |          |             |                  |
| P21.7 | PWM0_35                | PWM0_36_N   | TC0_35_TR0   | TC0_36_TR1   |             |              |              |               | LIN0_EN |           |          |             | CAL_SUP_NZ       |
| P22.0 | PWM0_34                | PWM0_35_N   | TC0_34_TR0   | TC0_35_TR1   |             | SCB6_RX (1)  |              | SCB6_MISO (1) |         | CAN1_1_TX |          |             | TRACE_DATA_0 (1) |
| P22.1 | PWM0_33                | PWM0_34_N   | TC0_33_TR0   | TC0_34_TR1   |             | SCB6_TX (1)  | SCB6_SDA (1) | SCB6_MOSI (1) |         | CAN1_1_RX |          |             | TRACE_DATA_1 (1) |
| P22.2 | PWM0_32                | PWM0_33_N   | TC0_32_TR0   | TC0_33_TR1   |             | SCB6_RTS (1) | SCB6_SCL (1) | SCB6_CLK (1)  |         |           |          |             | TRACE_DATA_2 (1) |
| P22.3 | PWM0_31                | PWM0_32_N   | TC0_31_TR0   | TC0_32_TR1   |             | SCB6_CTS (1) |              | SCB6_SEL0 (1) |         |           |          |             | TRACE_DATA_3 (1) |
| P22.4 | PWM0_30                | PWM0_31_N   | TC0_30_TR0   | TC0_31_TR1   |             |              |              | SCB6_SEL1 (1) |         |           |          |             | TRACE_CLOCK (1)  |
| P22.5 | PWM0_29                | PWM0_30_N   | TC0_29_TR0   | TC0_30_TR1   |             |              |              | SCB6_SEL2 (1) | LIN7_RX |           |          |             |                  |
| P22.6 | PWM0_28                | PWM0_29_N   | TC0_28_TR0   | TC0_29_TR1   |             |              |              |               | LIN7_TX |           |          |             |                  |
| P22.7 | PWM0_27                | PWM0_28_N   | TC0_27_TR0   | TC0_28_TR1   |             |              |              |               | LIN7_EN |           |          |             |                  |
| P23.0 | PWM0_M_8               | PWM0_27_N   | TC0_M_8_TR0  | TC0_27_TR1   |             | SCB7_RX (1)  |              | SCB7_MISO (1) |         | CAN1_0_TX |          |             | FAULT_OUT_0      |
| P23.1 | PWM0_M_9               | PWM0_M_8_N  | TC0_M_9_TR0  | TC0_M_8_TR1  |             | SCB7_TX (1)  | SCB7_SDA (1) | SCB7_MOSI (1) |         | CAN1_0_RX |          |             | FAULT_OUT_1      |
| P23.2 | PWM0_M_10              | PWM0_M_9_N  | TC0_M_10_TR0 | TC0_M_9_TR1  |             | SCB7_RTS (1) | SCB7_SCL (1) | SCB7_CLK (1)  |         |           |          |             | FAULT_OUT_2      |
| P23.3 | PWM0_M_11              | PWM0_M_10_N | TC0_M_11_TR0 | TC0_M_10_TR1 |             | SCB7_CTS (1) |              | SCB7_SEL0 (1) |         |           |          | TRIG_IN[30] | FAULT_OUT_3      |
| P23.4 | PWM0_25                | PWM0_M_11_N | TC0_25_TR0   | TC0_M_11_TR1 |             |              |              | SCB7_SEL1 (1) |         |           |          | TRIG_IN[31] | TRIG_DBG[0]      |



Based on Arm® Cortex®-M4F-single

**TRAVEO™ T2G 32-bit Automotive MCU** 

Alternate function pin assignments

# 002-28876 Rev. \*G 2023-07-12

# Table 13-1 Alternate pin functions in active mode<sup>[28, 29]</sup>

|       |                        |           |            |            |         | Active  | mapping |               |         |         |         |         |            |
|-------|------------------------|-----------|------------|------------|---------|---------|---------|---------------|---------|---------|---------|---------|------------|
| Name  | HCon#8 <sup>[26]</sup> | HCon#9    | HCon#10    | HCon#11    | HCon#16 | HCon#17 | HCon#18 | HCon#19       | HCon#20 | HCon#21 | HCon#22 | HCon#26 | HCon#27    |
|       | ACT#0 <sup>[27]</sup>  | ACT#1     | ACT#2      | ACT#3      | ACT#4   | ACT#5   | ACT#6   | ACT#7         | ACT#8   | ACT#9   | ACT#10  | ACT#14  | ACT#15     |
| P23.5 | PWM0_24                | PWM0_25_N | TC0_24_TR0 | TC0_25_TR1 |         |         |         | SCB7_SEL2 (1) | LIN9_RX |         |         |         |            |
| P23.6 | PWM0_23                | PWM0_24_N | TC0_23_TR0 | TC0_24_TR1 |         |         |         |               | LIN9_TX |         |         |         |            |
| P23.7 | PWM0_22                | PWM0_23_N | TC0_22_TR0 | TC0_23_TR1 |         |         |         |               | LIN9_EN |         |         | EXT_CLK | CAL_SUP_NZ |



Based on Arm® Cortex®-M4F-single

**TRAVEO™ T2G 32-bit Automotive MCU** 

Alternate function pin assignments

#### Based on Arm® Cortex®-M4F-single

Pin mux descriptions



# 14 Pin mux descriptions

Table 14-1 Pin mux descriptions

| Sl. No. | Pin          | Module | Description                                                                                                         |
|---------|--------------|--------|---------------------------------------------------------------------------------------------------------------------|
| 1       | PWMx_y       | TCPWM  | TCPWM 16-bit PWM (no motor control), PWM_DT and PWM_PR line out, x-TCPWM block, y-counter number                    |
| 2       | PWMx_y_N     | TCPWM  | TCPWM 16-bit PWM (no motor control), PWM_DT and PWM_PR complementary line out (N), x-TCPWM block, y-counter number  |
| 3       | PWMx_M_y     | TCPWM  | TCPWM 16-bit PWM with motor control line out, x-TCPWM block, y-counter number                                       |
| 4       | PWMx_M_y_N   | TCPWM  | TCPWM 16-bit PWM with motor control complementary line out (N), x-TCPWM block, y-counter number                     |
| 5       | PWMx_H_y     | TCPWM  | TCPWM 32-bit PWM, PWM_DT and PWM_PR line out, x-TCPWM block, y-counter number                                       |
| 6       | PWMx_H_y_N   | TCPWM  | TCPWM 32-bit PWM, PWM_DT and PWM_PR complementary line out (N), x-TCPWM block, y-counter number                     |
| 7       | TCx_y_TRz    | TCPWM  | TCPWM 16-bit dedicated counter input triggers, x-TCPWM block, y-counter number, z-trigger number                    |
| 8       | TCx_M_y_TRz  | TCPWM  | TCPWM 16-bit dedicated counter input triggers with motor control, x-TCPWM block, y-counter number, z-trigger number |
| 9       | TCx_H_y_TRz  | TCPWM  | TCPWM 32-bit dedicated counter input triggers, x-TCPWM block, y-counter number, z-trigger number                    |
| 10      | SCBx_RX      | SCB    | UART Receive, x-SCB block                                                                                           |
| 11      | SCBx_TX      | SCB    | UART Transmit, x-SCB block                                                                                          |
| 12      | SCBx_RTS     | SCB    | UART Request to Send (Handshake), x-SCB block                                                                       |
| 13      | SCBx_CTS     | SCB    | UART Clear to Send (Handshake), x-SCB block                                                                         |
| 14      | SCBx_SDA     | SCB    | I2C Data line, x-SCB block                                                                                          |
| 15      | SCBx_SCL     | SCB    | I2C Clock line, x-SCB block                                                                                         |
| 16      | SCBx_MISO    | SCB    | SPI Master Input Slave Output, x-SCB block                                                                          |
| 17      | SCBx_MOSI    | SCB    | SPI Master Output Slave Input, x-SCB block                                                                          |
| 18      | SCBx_CLK     | SCB    | SPI Serial Clock, x-SCB block                                                                                       |
| 19      | SCBx_SELy    | SCB    | SPI Slave Select, x-SCB block, y-select line                                                                        |
| 20      | LINx_RX      | LIN    | LIN Receive line, x-LIN block                                                                                       |
| 21      | LINx_TX      | LIN    | LIN Transmit line, x-LIN block                                                                                      |
| 22      | LINx_EN      | LIN    | LIN Enable line, x-LIN block                                                                                        |
| 23      | CXPI0_RX     | CXPI   | CXPI Receive line, x-CXPI block                                                                                     |
| 24      | CXPI0_TX     | CXPI   | CXPI Transmit line, x-CXPI block                                                                                    |
| 25      | CXPI0_EN     | CXPI   | CXPI Enable line, x-CXPI block                                                                                      |
| 26      | CANx_y_TX    | CAN FD | CAN Transmit line, x-CAN block, y-channel number                                                                    |
| 27      | CANx_y_RX    | CAN FD | CAN Receive line, x-CAN block, y-channel number                                                                     |
| 28      | CAL_SUP_NZ   | CPUSS  | ETAS Calibration support line                                                                                       |
| 29      | FAULT_OUT_x  | SRSS   | Fault output line x-0 to 3                                                                                          |
| 30      | TRACE_DATA_x | SRSS   | Trace data out line x-0 to 3                                                                                        |
| 31      | TRACE_CLOCK  | SRSS   | Trace clock line                                                                                                    |
|         | ·            |        |                                                                                                                     |

#### Based on Arm® Cortex®-M4F-single

Pin mux descriptions



 Table 14-1
 Pin mux descriptions (continued)

| Sl. No. | Pin                 | Module   | Description                                                    |
|---------|---------------------|----------|----------------------------------------------------------------|
| 32      | RTC_CAL             | SRSS RTC | RTC calibration clock input                                    |
| 33      | SWJ_TRSTN           | SRSS     | JTAG Test reset line (Active low)                              |
| 34      | SWJ_SWO_TDO         | SRSS     | JTAG Test data output/SWO (Serial Wire Output)                 |
| 35      | SWJ_SWCLK_TCLK      | SRSS     | JTAG Test clock/SWD clock (Serial Wire Clock)                  |
| 36      | SWJ_SWDIO_TMS       | SRSS     | JTAG Test mode select/SWD data (Serial Wire Data Input/Output) |
| 37      | SWJ_SWDOE_TDI       | SRSS     | JTAG Test data input                                           |
| 38      | HIBERNATE_WAKEUP[x] | SRSS     | Hibernate wakeup line x-0 to 1                                 |
| 39      | ADC[x]_y            | PASS SAR | SAR, channel, x-SAR number, y-channel number                   |
| 40      | ADC[x]_M            | PASS SAR | SAR motor control input, x-SAR number                          |
| 41      | EXT_MUX[x]_y        | PASS SAR | External SAR MUX inputs, x-MUX number, y-MUX input 0 to 2      |
| 42      | EXT_MUX[x]_EN       | PASS SAR | External SAR MUX enable line                                   |
| 43      | EXT_CLK             | SRSS     | External clock input or output                                 |
| 44      | TRIG_IN[x]          | HSIOM    | HSIOM_IO_INPUT[x] of trigger inputs, x-0 to 47                 |
| 45      | TRIG_DBG[x]         | HSIOM    | HSIOM_IO_OUTPUT[x] of trigger outputs, x-0 to 1                |
| 46      | WCO_IN              | SRSS     | Watch crystal oscillator input                                 |
| 47      | WCO_OUT             | SRSS     | Watch crystal oscillator output                                |
| 48      | ECO_IN              | SRSS     | External crystal oscillator input                              |
| 49      | ECO_OUT             | SRSS     | External crystal oscillator output                             |

Based on Arm® Cortex®-M4F-single

Interrupts and wake-up assignments



#### Interrupts and wake-up assignments **15**

Peripheral interrupt assignments and wake-up sources **Table 15-1** 

| Interrupt | Source                        | Power<br>mode | Description                                                                                |
|-----------|-------------------------------|---------------|--------------------------------------------------------------------------------------------|
| 0         | cpuss_interrupts_ipc_0_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #0                                             |
| 1         | cpuss_interrupts_ipc_1_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #1                                             |
| 2         | cpuss_interrupts_ipc_2_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #2                                             |
| 3         | cpuss_interrupts_ipc_3_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #3                                             |
| 4         | cpuss_interrupts_ipc_4_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #4                                             |
| 5         | cpuss_interrupts_ipc_5_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #5                                             |
| 6         | cpuss_interrupts_ipc_6_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #6                                             |
| 7         | cpuss_interrupts_ipc_7_IRQn   | DeepSleep     | CPUSS inter process communication interrupt #7                                             |
| 8         | cpuss_interrupts_fault_0_IRQn | DeepSleep     | CPUSS fault structure #0 interrupt                                                         |
| 9         | cpuss_interrupts_fault_1_IRQn | DeepSleep     | CPUSS fault structure #1 interrupt                                                         |
| 10        | cpuss_interrupts_fault_2_IRQn | DeepSleep     | CPUSS fault structure #2 interrupt                                                         |
| 11        | cpuss_interrupts_fault_3_IRQn | DeepSleep     | CPUSS fault structure #3 interrupt                                                         |
| 12        | srss_interrupt_backup_IRQn    | DeepSleep     | BACKUP domain Interrupt                                                                    |
| 13        | srss_interrupt_mcwdt_0_IRQn   | DeepSleep     | Multi-counter watchdog timer #0 interrupt                                                  |
| 14        | srss_interrupt_mcwdt_1_IRQn   | DeepSleep     | Multi-counter watchdog timer #1 interrupt                                                  |
| 15        | srss_interrupt_wdt_IRQn       | DeepSleep     | Hardware watchdog timer interrupt                                                          |
| 16        | srss_interrupt_IRQn           | DeepSleep     | Other combined interrupts for SRSS (LVD, CLK_CAL                                           |
| 17        | scb_0_interrupt_IRQn          | DeepSleep     | Serial communication block #0 (DeepSleep capable                                           |
| 18        | evtgen_0_interrupt_dpslp_IRQn | DeepSleep     | Event gen DeepSleep domain interrupt                                                       |
| 19        | ioss_interrupt_vdd_IRQn       | DeepSleep     | I/O Supply (V <sub>DDIO</sub> , V <sub>DDA</sub> , V <sub>DDD</sub> ) state change Interru |
| 20        | ioss_interrupt_gpio_IRQn      | DeepSleep     | Consolidated interrupt for GPIO_STD and GPIO_ENH, All ports                                |
| 21        | ioss_interrupts_gpio_0_IRQn   | DeepSleep     | GPIO_ENH Port #0 interrupt                                                                 |
| 22        | ioss_interrupts_gpio_1_IRQn   | DeepSleep     | GPIO_STD Port #1 interrupt                                                                 |
| 23        | ioss_interrupts_gpio_2_IRQn   | DeepSleep     | GPIO_STD Port #2 interrupt                                                                 |
| 24        | ioss_interrupts_gpio_3_IRQn   | DeepSleep     | GPIO_STD Port #3 interrupt                                                                 |
| 25        | ioss_interrupts_gpio_4_IRQn   | DeepSleep     | GPIO_STD Port #4 interrupt                                                                 |
| 26        | ioss_interrupts_gpio_5_IRQn   | DeepSleep     | GPIO_STD Port #5 interrupt                                                                 |
| 27        | ioss_interrupts_gpio_6_IRQn   | DeepSleep     | GPIO_STD Port #6 interrupt                                                                 |
| 28        | ioss_interrupts_gpio_7_IRQn   | DeepSleep     | GPIO_STD Port #7 interrupt                                                                 |
| 29        | ioss_interrupts_gpio_8_IRQn   | DeepSleep     | GPIO_STD Port #8 interrupt                                                                 |
| 30        | ioss_interrupts_gpio_9_IRQn   | DeepSleep     | GPIO_STD Port #9 interrupt                                                                 |
| 31        | ioss_interrupts_gpio_10_IRQn  | DeepSleep     | GPIO_STD Port #10 interrupt                                                                |
| 32        | ioss_interrupts_gpio_11_IRQn  | DeepSleep     | GPIO_STD Port #11 interrupt                                                                |
| 33        | ioss_interrupts_gpio_12_IRQn  | DeepSleep     | GPIO_STD Port #12 interrupt                                                                |
| 34        | ioss_interrupts_gpio_13_IRQn  | DeepSleep     | GPIO_STD Port #13 interrupt                                                                |
| 35        | ioss_interrupts_gpio_14_IRQn  | DeepSleep     | GPIO_STD Port #14 interrupt                                                                |
| 36        | ioss_interrupts_gpio_15_IRQn  | DeepSleep     | GPIO_STD Port #15 interrupt                                                                |
| 37        | ioss_interrupts_gpio_16_IRQn  | DeepSleep     | GPIO_STD Port #16 interrupt                                                                |
| 38        | ioss_interrupts_gpio_17_IRQn  | DeepSleep     | GPIO_STD Port #17 interrupt                                                                |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                          | Power<br>mode | Description                                            |
|-----------|---------------------------------|---------------|--------------------------------------------------------|
| 39        | ioss_interrupts_gpio_18_IRQn    | DeepSleep     | GPIO_STD Port #18 interrupt                            |
| 40        | ioss_interrupts_gpio_19_IRQn    | DeepSleep     | GPIO_STD Port #19 interrupt                            |
| 41        | ioss_interrupts_gpio_20_IRQn    | DeepSleep     | GPIO_STD Port #20 interrupt                            |
| 42        | ioss_interrupts_gpio_21_IRQn    | DeepSleep     | GPIO_STD Port #21 interrupt                            |
| 43        | ioss_interrupts_gpio_22_IRQn    | DeepSleep     | GPIO_STD Port #22 interrupt                            |
| 44        | ioss_interrupts_gpio_23_IRQn    | DeepSleep     | GPIO_STD Port #23 interrupt                            |
| 45        | cpuss_interrupt_crypto_IRQn     | Active        | Crypto accelerator interrupt                           |
| 46        | cpuss_interrupt_fm_IRQn         | Active        | Flash macro Interrupt                                  |
| 47        | cpuss_interrupts_cm4_fp_IRQn    | Active        | CM4 floating point operation fault                     |
| 48        | cpuss_interrupts_cm0_cti_0_IRQn | Active        | CM0+ CTI (Cross trigger interface) #0                  |
| 49        | cpuss_interrupts_cm0_cti_1_IRQn | Active        | CM0+ CTI #1                                            |
| 50        | cpuss_interrupts_cm4_cti_0_IRQn | Active        | CM4 CTI #0                                             |
| 51        | cpuss_interrupts_cm4_cti_1_IRQn | Active        | CM4 CTI #1                                             |
| 52        | evtgen_0_interrupt_IRQn         | Active        | Event Generator Active domain interrupt                |
| 53        | canfd_0_interrupt0_IRQn         | Active        | CANO, Consolidated interrupt #0 for all three channels |
| 54        | canfd_0_interrupt1_IRQn         | Active        | CAN0, Consolidated interrupt #1 for all three channels |
| 55        | canfd_1_interrupt0_IRQn         | Active        | CAN1, Consolidated interrupt #0 for all three channels |
| 56        | canfd_1_interrupt1_IRQn         | Active        | CAN1, Consolidated interrupt #1 for all three channels |
| 57        | canfd_0_interrupts0_0_IRQn      | Active        | CAN0, Interrupt #0, Channel #0                         |
| 58        | canfd_0_interrupts0_1_IRQn      | Active        | CAN0, Interrupt #0, Channel #1                         |
| 59        | canfd_0_interrupts0_2_IRQn      | Active        | CAN0, Interrupt #0, Channel #2                         |
| 60        | canfd_0_interrupts0_3_IRQn      | Active        | CAN0, Interrupt #0, Channel #3                         |
| 61        | canfd_0_interrupts1_0_IRQn      | Active        | CAN0, Interrupt #1, Channel #0                         |
| 62        | canfd_0_interrupts1_1_IRQn      | Active        | CAN0, Interrupt #1, Channel #1                         |
| 63        | canfd_0_interrupts1_2_IRQn      | Active        | CAN0, Interrupt #1, Channel #2                         |
| 64        | canfd_0_interrupts1_3_IRQn      | Active        | CAN0, Interrupt #1, Channel #3                         |
| 65        | canfd_1_interrupts0_0_IRQn      | Active        | CAN1, Interrupt #0, Channel #0                         |
| 66        | canfd_1_interrupts0_1_IRQn      | Active        | CAN1, Interrupt #0, Channel #1                         |
| 67        | canfd_1_interrupts0_2_IRQn      | Active        | CAN1, Interrupt #0, Channel #2                         |
| 68        | canfd_1_interrupts0_3_IRQn      | Active        | CAN1, Interrupt #0, Channel #3                         |
| 69        | canfd_1_interrupts1_0_IRQn      | Active        | CAN1, Interrupt #1, Channel #0                         |
| 70        | canfd_1_interrupts1_1_IRQn      | Active        | CAN1, Interrupt #1, Channel #1                         |
| 71        | canfd_1_interrupts1_2_IRQn      | Active        | CAN1, Interrupt #1, Channel #2                         |
| 72        | canfd_1_interrupts1_3_IRQn      | Active        | CAN1, Interrupt #1, Channel #3                         |
| 73        | lin_0_interrupts_0_IRQn         | Active        | LINO, Channel #0 Interrupt                             |
| 74        | lin_0_interrupts_1_IRQn         | Active        | LINO, Channel #1 Interrupt                             |
| 75        | lin_0_interrupts_2_IRQn         | Active        | LINO, Channel #2 Interrupt                             |
| 76        | lin_0_interrupts_3_IRQn         | Active        | LINO, Channel #3 Interrupt                             |
| 77        | lin_0_interrupts_4_IRQn         | Active        | LIN0, Channel #4 Interrupt                             |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                        | Power<br>mode | Description                         |
|-----------|-------------------------------|---------------|-------------------------------------|
| 78        | lin_0_interrupts_5_IRQn       | Active        | LIN0, Channel #5 Interrupt          |
| 79        | lin_0_interrupts_6_IRQn       | Active        | LIN0, Channel #6 Interrupt          |
| 80        | lin_0_interrupts_7_IRQn       | Active        | LIN0, Channel #7 Interrupt          |
| 81        | lin_0_interrupts_8_IRQn       | Active        | LIN0, Channel #8 Interrupt          |
| 82        | lin_0_interrupts_9_IRQn       | Active        | LINO, Channel #9 Interrupt          |
| 83        | lin_0_interrupts_10_IRQn      | Active        | LINO, Channel #10 Interrupt         |
| 84        | lin_0_interrupts_11_IRQn      | Active        | LINO, Channel #11 Interrupt         |
| 85        | cxpi_0_interrupts_0_IRQn      | Active        | CXPI0 Channel #0 Interrupt          |
| 86        | cxpi_0_interrupts_1_IRQn      | Active        | CXPI0 Channel #1 Interrupt          |
| 87        | cxpi_0_interrupts_2_IRQn      | Active        | CXPI0 Channel #2 Interrupt          |
| 88        | cxpi_0_interrupts_3_IRQn      | Active        | CXPI0 Channel #3 Interrupt          |
| 89        | scb_1_interrupt_IRQn          | Active        | SCB1 Interrupt                      |
| 90        | scb_2_interrupt_IRQn          | Active        | SCB2 Interrupt                      |
| 91        | scb_3_interrupt_IRQn          | Active        | SCB3 Interrupt                      |
| 92        | scb_4_interrupt_IRQn          | Active        | SCB4 Interrupt                      |
| 93        | scb_5_interrupt_IRQn          | Active        | SCB5 Interrupt                      |
| 94        | scb_6_interrupt_IRQn          | Active        | SCB6 Interrupt                      |
| 95        | scb_7_interrupt_IRQn          | Active        | SCB7 Interrupt                      |
| 96        | pass_0_interrupts_sar_0_IRQn  | Active        | SAR0, Logical channel #0 interrupt  |
| 97        | pass_0_interrupts_sar_1_IRQn  | Active        | SAR0, Logical channel #1 interrupt  |
| 98        | pass_0_interrupts_sar_2_IRQn  | Active        | SAR0, Logical channel #2 interrupt  |
| 99        | pass_0_interrupts_sar_3_IRQn  | Active        | SAR0, Logical channel #3 interrupt  |
| 100       | pass_0_interrupts_sar_4_IRQn  | Active        | SAR0, Logical channel #4 interrupt  |
| 101       | pass_0_interrupts_sar_5_IRQn  | Active        | SAR0, Logical channel #5 interrupt  |
| 102       | pass_0_interrupts_sar_6_IRQn  | Active        | SAR0, Logical channel #6 interrupt  |
| 103       | pass_0_interrupts_sar_7_IRQn  | Active        | SAR0, Logical channel #7 interrupt  |
| 104       | pass_0_interrupts_sar_8_IRQn  | Active        | SAR0, Logical channel #8 interrupt  |
| 105       | pass_0_interrupts_sar_9_IRQn  | Active        | SAR0, Logical channel #9 interrupt  |
| 106       | pass_0_interrupts_sar_10_IRQn | Active        | SAR0, Logical channel #10 interrupt |
| 107       | pass_0_interrupts_sar_11_IRQn | Active        | SAR0, Logical channel #11 interrupt |
| 108       | pass_0_interrupts_sar_12_IRQn | Active        | SAR0, Logical channel #12 interrupt |
| 109       | pass_0_interrupts_sar_13_IRQn | Active        | SAR0, Logical channel #13 interrupt |
| 110       | pass_0_interrupts_sar_14_IRQn | Active        | SAR0, Logical channel #14 interrupt |
| 111       | pass_0_interrupts_sar_15_IRQn | Active        | SAR0, Logical channel #15 interrupt |
| 112       | pass_0_interrupts_sar_16_IRQn | Active        | SAR0, Logical channel #16 interrupt |
| 113       | pass_0_interrupts_sar_17_IRQn | Active        | SAR0, Logical channel #17 interrupt |
| 114       | pass_0_interrupts_sar_18_IRQn | Active        | SAR0, Logical channel #18 interrupt |
| 115       | pass_0_interrupts_sar_19_IRQn | Active        | SAR0, Logical channel #19 interrupt |
| 116       | pass_0_interrupts_sar_20_IRQn | Active        | SAR0, Logical channel #20 interrupt |
| 117       | pass_0_interrupts_sar_21_IRQn | Active        | SAR0, Logical channel #21 interrupt |
| 118       | pass_0_interrupts_sar_22_IRQn | Active        | SAR0, Logical channel #22 interrupt |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                        | Power<br>mode | Description                         |
|-----------|-------------------------------|---------------|-------------------------------------|
| 119       | pass_0_interrupts_sar_23_IRQn | Active        | SAR0, Logical channel #23 interrupt |
| 120       | pass_0_interrupts_sar_32_IRQn | Active        | SAR1, Logical channel #0 interrupt  |
| 121       | pass_0_interrupts_sar_33_IRQn | Active        | SAR1, Logical channel #1 interrupt  |
| 122       | pass_0_interrupts_sar_34_IRQn | Active        | SAR1, Logical channel #2 interrupt  |
| 123       | pass_0_interrupts_sar_35_IRQn | Active        | SAR1, Logical channel #3 interrupt  |
| 124       | pass_0_interrupts_sar_36_IRQn | Active        | SAR1, Logical channel #4 interrupt  |
| 125       | pass_0_interrupts_sar_37_IRQn | Active        | SAR1, Logical channel #5 interrupt  |
| 126       | pass_0_interrupts_sar_38_IRQn | Active        | SAR1, Logical channel #6 interrupt  |
| 127       | pass_0_interrupts_sar_39_IRQn | Active        | SAR1, Logical channel #7 interrupt  |
| 128       | pass_0_interrupts_sar_40_IRQn | Active        | SAR1, Logical channel #8 interrupt  |
| 129       | pass_0_interrupts_sar_41_IRQn | Active        | SAR1, Logical channel #9 interrupt  |
| 130       | pass_0_interrupts_sar_42_IRQn | Active        | SAR1, Logical channel #10 interrupt |
| 131       | pass_0_interrupts_sar_43_IRQn | Active        | SAR1, Logical channel #11 interrupt |
| 132       | pass_0_interrupts_sar_44_IRQn | Active        | SAR1, Logical channel #12 interrupt |
| 133       | pass_0_interrupts_sar_45_IRQn | Active        | SAR1, Logical channel #13 interrupt |
| 134       | pass_0_interrupts_sar_46_IRQn | Active        | SAR1, Logical channel #14 interrupt |
| 135       | pass_0_interrupts_sar_47_IRQn | Active        | SAR1, Logical channel #15 interrupt |
| 136       | pass_0_interrupts_sar_48_IRQn | Active        | SAR1, Logical channel #16 interrupt |
| 137       | pass_0_interrupts_sar_49_IRQn | Active        | SAR1, Logical channel #17 interrupt |
| 138       | pass_0_interrupts_sar_50_IRQn | Active        | SAR1, Logical channel #18 interrupt |
| 139       | pass_0_interrupts_sar_51_IRQn | Active        | SAR1, Logical channel #19 interrupt |
| 140       | pass_0_interrupts_sar_52_IRQn | Active        | SAR1, Logical channel #20 interrupt |
| 141       | pass_0_interrupts_sar_53_IRQn | Active        | SAR1, Logical channel #21 interrupt |
| 142       | pass_0_interrupts_sar_54_IRQn | Active        | SAR1, Logical channel #22 interrupt |
| 143       | pass_0_interrupts_sar_55_IRQn | Active        | SAR1, Logical channel #23 interrupt |
| 144       | pass_0_interrupts_sar_56_IRQn | Active        | SAR1, Logical channel #24 interrupt |
| 145       | pass_0_interrupts_sar_57_IRQn | Active        | SAR1, Logical channel #25 interrupt |
| 146       | pass_0_interrupts_sar_58_IRQn | Active        | SAR1, Logical channel #26 interrupt |
| 147       | pass_0_interrupts_sar_59_IRQn | Active        | SAR1, Logical channel #27 interrupt |
| 148       | pass_0_interrupts_sar_60_IRQn | Active        | SAR1, Logical channel #28 interrupt |
| 149       | pass_0_interrupts_sar_61_IRQn | Active        | SAR1, Logical channel #29 interrupt |
| 150       | pass_0_interrupts_sar_62_IRQn | Active        | SAR1, Logical channel #30 interrupt |
| 151       | pass_0_interrupts_sar_63_IRQn | Active        | SAR1, Logical channel #31 interrupt |
| 152       | pass_0_interrupts_sar_64_IRQn | Active        | SAR2, Logical channel #0 interrupt  |
| 153       | pass_0_interrupts_sar_65_IRQn | Active        | SAR2, Logical channel #1 interrupt  |
| 154       | pass_0_interrupts_sar_66_IRQn | Active        | SAR2, Logical channel #2 interrupt  |
| 155       | pass_0_interrupts_sar_67_IRQn | Active        | SAR2, Logical channel #3 interrupt  |
| 156       | pass_0_interrupts_sar_68_IRQn | Active        | SAR2, Logical channel #4 interrupt  |
| 157       | pass_0_interrupts_sar_69_IRQn | Active        | SAR2, Logical channel #5 interrupt  |
| 158       | pass_0_interrupts_sar_70_IRQn | Active        | SAR2, Logical channel #6 interrupt  |
| 159       | pass_0_interrupts_sar_71_IRQn | Active        | SAR2, Logical channel #7 interrupt  |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                         |
|-----------|------------------------------|---------------|-------------------------------------|
| 160       | cpuss_interrupts_dmac_0_IRQn | Active        | CPUSS M-DMA0, Channel #0 Interrupt  |
| 161       | cpuss_interrupts_dmac_1_IRQn | Active        | CPUSS M-DMA0, Channel #1 Interrupt  |
| 162       | cpuss_interrupts_dmac_2_IRQn | Active        | CPUSS M-DMA0, Channel #2 Interrupt  |
| 163       | cpuss_interrupts_dmac_3_IRQn | Active        | CPUSS M-DMA0, Channel #3 Interrupt  |
| 164       | cpuss_interrupts_dw0_0_IRQn  | Active        | CPUSS P-DMA0, Channel #0 Interrupt  |
| 165       | cpuss_interrupts_dw0_1_IRQn  | Active        | CPUSS P-DMA0, Channel #1 Interrupt  |
| 166       | cpuss_interrupts_dw0_2_IRQn  | Active        | CPUSS P-DMA0, Channel #2 Interrupt  |
| 167       | cpuss_interrupts_dw0_3_IRQn  | Active        | CPUSS P-DMA0, Channel #3 Interrupt  |
| 168       | cpuss_interrupts_dw0_4_IRQn  | Active        | CPUSS P-DMA0, Channel #4 Interrupt  |
| 169       | cpuss_interrupts_dw0_5_IRQn  | Active        | CPUSS P-DMA0, Channel #5 Interrupt  |
| 170       | cpuss_interrupts_dw0_6_IRQn  | Active        | CPUSS P-DMA0, Channel #6 Interrupt  |
| 171       | cpuss_interrupts_dw0_7_IRQn  | Active        | CPUSS P-DMA0, Channel #7 Interrupt  |
| 172       | cpuss_interrupts_dw0_8_IRQn  | Active        | CPUSS P-DMA0, Channel #8 Interrupt  |
| 173       | cpuss_interrupts_dw0_9_IRQn  | Active        | CPUSS P-DMA0, Channel #9 Interrupt  |
| 174       | cpuss_interrupts_dw0_10_IRQn | Active        | CPUSS P-DMA0, Channel #10 Interrupt |
| 175       | cpuss_interrupts_dw0_11_IRQn | Active        | CPUSS P-DMA0, Channel #11 Interrupt |
| 176       | cpuss_interrupts_dw0_12_IRQn | Active        | CPUSS P-DMA0, Channel #12 Interrupt |
| 177       | cpuss_interrupts_dw0_13_IRQn | Active        | CPUSS P-DMA0, Channel #13 Interrupt |
| 178       | cpuss_interrupts_dw0_14_IRQn | Active        | CPUSS P-DMA0, Channel #14 Interrupt |
| 179       | cpuss_interrupts_dw0_15_IRQn | Active        | CPUSS P-DMA0, Channel #15 Interrupt |
| 180       | cpuss_interrupts_dw0_16_IRQn | Active        | CPUSS P-DMA0, Channel #16 Interrupt |
| 181       | cpuss_interrupts_dw0_17_IRQn | Active        | CPUSS P-DMA0, Channel #17 Interrupt |
| 182       | cpuss_interrupts_dw0_18_IRQn | Active        | CPUSS P-DMA0, Channel #18 Interrupt |
| 183       | cpuss_interrupts_dw0_19_IRQn | Active        | CPUSS P-DMA0, Channel #19 Interrupt |
| 184       | cpuss_interrupts_dw0_20_IRQn | Active        | CPUSS P-DMA0, Channel #20 Interrupt |
| 185       | cpuss_interrupts_dw0_21_IRQn | Active        | CPUSS P-DMA0, Channel #21 Interrupt |
| 186       | cpuss_interrupts_dw0_22_IRQn | Active        | CPUSS P-DMA0, Channel #22 Interrupt |
| 187       | cpuss_interrupts_dw0_23_IRQn | Active        | CPUSS P-DMA0, Channel #23 Interrupt |
| 188       | cpuss_interrupts_dw0_24_IRQn | Active        | CPUSS P-DMA0, Channel #24 Interrupt |
| 189       | cpuss_interrupts_dw0_25_IRQn | Active        | CPUSS P-DMA0, Channel #25 Interrupt |
| 190       | cpuss_interrupts_dw0_26_IRQn | Active        | CPUSS P-DMA0, Channel #26 Interrupt |
| 191       | cpuss_interrupts_dw0_27_IRQn | Active        | CPUSS P-DMA0, Channel #27 Interrupt |
| 192       | cpuss_interrupts_dw0_28_IRQn | Active        | CPUSS P-DMA0, Channel #28 Interrupt |
| 193       | cpuss_interrupts_dw0_29_IRQn | Active        | CPUSS P-DMA0, Channel #29 Interrupt |
| 194       | cpuss_interrupts_dw0_30_IRQn | Active        | CPUSS P-DMA0, Channel #30 Interrupt |
| 195       | cpuss_interrupts_dw0_31_IRQn | Active        | CPUSS P-DMA0, Channel #31 Interrupt |
| 196       | cpuss_interrupts_dw0_32_IRQn | Active        | CPUSS P-DMA0, Channel #32 Interrupt |
| 197       | cpuss_interrupts_dw0_33_IRQn | Active        | CPUSS P-DMA0, Channel #33 Interrupt |
| 198       | cpuss_interrupts_dw0_34_IRQn | Active        | CPUSS P-DMA0, Channel #34 Interrupt |
| 199       | cpuss_interrupts_dw0_35_IRQn | Active        | CPUSS P-DMA0, Channel #35 Interrupt |
| 200       | cpuss_interrupts_dw0_36_IRQn | Active        | CPUSS P-DMA0, Channel #36 Interrupt |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                         |
|-----------|------------------------------|---------------|-------------------------------------|
| 201       | cpuss_interrupts_dw0_37_IRQn | Active        | CPUSS P-DMA0, Channel #37 Interrupt |
| 202       | cpuss_interrupts_dw0_38_IRQn | Active        | CPUSS P-DMA0, Channel #38 Interrupt |
| 203       | cpuss_interrupts_dw0_39_IRQn | Active        | CPUSS P-DMA0, Channel #39 Interrupt |
| 204       | cpuss_interrupts_dw0_40_IRQn | Active        | CPUSS P-DMA0, Channel #40 Interrupt |
| 205       | cpuss_interrupts_dw0_41_IRQn | Active        | CPUSS P-DMA0, Channel #41 Interrupt |
| 206       | cpuss_interrupts_dw0_42_IRQn | Active        | CPUSS P-DMA0, Channel #42 Interrupt |
| 207       | cpuss_interrupts_dw0_43_IRQn | Active        | CPUSS P-DMA0, Channel #43 Interrupt |
| 208       | cpuss_interrupts_dw0_44_IRQn | Active        | CPUSS P-DMA0, Channel #44 Interrupt |
| 209       | cpuss_interrupts_dw0_45_IRQn | Active        | CPUSS P-DMA0, Channel #45 Interrupt |
| 210       | cpuss_interrupts_dw0_46_IRQn | Active        | CPUSS P-DMA0, Channel #46 Interrupt |
| 211       | cpuss_interrupts_dw0_47_IRQn | Active        | CPUSS P-DMA0, Channel #47 Interrupt |
|           | cpuss_interrupts_dw0_47_IRQn |               | CPUSS P-DMA0, Channel #48 Interrupt |
| 212       | · - · ·                      | Active        | ·                                   |
| 213       | cpuss_interrupts_dw0_49_IRQn | Active        | CPUSS P-DMA0, Channel #49 Interrupt |
| 214       | cpuss_interrupts_dw0_50_IRQn | Active        | CPUSS P-DMA0, Channel #50 Interrupt |
| 215       | cpuss_interrupts_dw0_51_IRQn | Active        | CPUSS P-DMA0, Channel #51 Interrupt |
| 216       | cpuss_interrupts_dw0_52_IRQn | Active        | CPUSS P-DMA0, Channel #52 Interrupt |
| 217       | cpuss_interrupts_dw0_53_IRQn | Active        | CPUSS P-DMA0, Channel #53 Interrupt |
| 218       | cpuss_interrupts_dw0_54_IRQn | Active        | CPUSS P-DMA0, Channel #54 Interrupt |
| 219       | cpuss_interrupts_dw0_55_IRQn | Active        | CPUSS P-DMA0, Channel #55 Interrupt |
| 220       | cpuss_interrupts_dw0_56_IRQn | Active        | CPUSS P-DMA0, Channel #56 Interrupt |
| 221       | cpuss_interrupts_dw0_57_IRQn | Active        | CPUSS P-DMA0, Channel #57 Interrupt |
| 222       | cpuss_interrupts_dw0_58_IRQn | Active        | CPUSS P-DMA0, Channel #58 Interrupt |
| 223       | cpuss_interrupts_dw0_59_IRQn | Active        | CPUSS P-DMA0, Channel #59 Interrupt |
| 224       | cpuss_interrupts_dw0_60_IRQn | Active        | CPUSS P-DMA0, Channel #60 Interrupt |
| 225       | cpuss_interrupts_dw0_61_IRQn | Active        | CPUSS P-DMA0, Channel #61 Interrupt |
| 226       | cpuss_interrupts_dw0_62_IRQn | Active        | CPUSS P-DMA0, Channel #62 Interrupt |
| 227       | cpuss_interrupts_dw0_63_IRQn | Active        | CPUSS P-DMA0, Channel #63 Interrupt |
| 228       | cpuss_interrupts_dw0_64_IRQn | Active        | CPUSS P-DMA0, Channel #64 Interrupt |
| 229       | cpuss_interrupts_dw0_65_IRQn | Active        | CPUSS P-DMA0, Channel #65 Interrupt |
| 230       | cpuss_interrupts_dw0_66_IRQn | Active        | CPUSS P-DMA0, Channel #66 Interrupt |
| 231       | cpuss_interrupts_dw0_67_IRQn | Active        | CPUSS P-DMA0, Channel #67 Interrupt |
| 232       | cpuss_interrupts_dw0_68_IRQn | Active        | CPUSS P-DMA0, Channel #68 Interrupt |
| 233       | cpuss_interrupts_dw0_69_IRQn | Active        | CPUSS P-DMA0, Channel #69 Interrupt |
| 234       | cpuss_interrupts_dw0_70_IRQn | Active        | CPUSS P-DMA0, Channel #70 Interrupt |
| 235       | cpuss_interrupts_dw0_71_IRQn | Active        | CPUSS P-DMA0, Channel #71 Interrupt |
| 236       | cpuss_interrupts_dw0_72_IRQn | Active        | CPUSS P-DMA0, Channel #72 Interrupt |
| 237       | cpuss_interrupts_dw0_73_IRQn | Active        | CPUSS P-DMA0, Channel #73 Interrupt |
| 238       | cpuss_interrupts_dw0_74_IRQn | Active        | CPUSS P-DMA0, Channel #74 Interrupt |
| 239       | cpuss_interrupts_dw0_75_IRQn | Active        | CPUSS P-DMA0, Channel #75 Interrupt |
| 240       | cpuss_interrupts_dw0_76_IRQn | Active        | CPUSS P-DMA0, Channel #76 Interrupt |
| 241       | cpuss_interrupts_dw0_77_IRQn | Active        | CPUSS P-DMA0, Channel #77 Interrupt |
|           | <u> </u>                     | 1             |                                     |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                         |
|-----------|------------------------------|---------------|-------------------------------------|
| 242       | cpuss_interrupts_dw0_78_IRQn | Active        | CPUSS P-DMA0, Channel #78 Interrupt |
| 243       | cpuss_interrupts_dw0_79_IRQn | Active        | CPUSS P-DMA0, Channel #79 Interrupt |
| 244       | cpuss_interrupts_dw0_80_IRQn | Active        | CPUSS P-DMA0, Channel #80 Interrupt |
| 245       | cpuss_interrupts_dw0_81_IRQn | Active        | CPUSS P-DMA0, Channel #81 Interrupt |
| 246       | cpuss_interrupts_dw0_82_IRQn | Active        | CPUSS P-DMA0, Channel #82 Interrupt |
| 247       | cpuss_interrupts_dw0_83_IRQn | Active        | CPUSS P-DMA0, Channel #83 Interrupt |
| 248       | cpuss_interrupts_dw0_84_IRQn | Active        | CPUSS P-DMA0, Channel #84 Interrupt |
| 249       | cpuss_interrupts_dw0_85_IRQn | Active        | CPUSS P-DMA0, Channel #85 Interrupt |
| 250       | cpuss_interrupts_dw0_86_IRQn | Active        | CPUSS P-DMA0, Channel #86 Interrupt |
| 251       | cpuss_interrupts_dw0_87_IRQn | Active        | CPUSS P-DMA0, Channel #87 Interrupt |
| 252       | cpuss_interrupts_dw0_88_IRQn | Active        | CPUSS P-DMA0, Channel #88 Interrupt |
| 253       | cpuss_interrupts_dw0_89_IRQn | Active        | CPUSS P-DMA0, Channel #89 Interrupt |
| 254       | cpuss_interrupts_dw0_90_IRQn | Active        | CPUSS P-DMA0, Channel #90 Interrupt |
| 255       | cpuss_interrupts_dw0_91_IRQn | Active        | CPUSS P-DMA0, Channel #91 Interrupt |
| 256       | cpuss_interrupts_dw1_0_IRQn  | Active        | CPUSS P-DMA1, Channel #0 Interrupt  |
| 257       | cpuss_interrupts_dw1_1_IRQn  | Active        | CPUSS P-DMA1, Channel #1 Interrupt  |
| 258       | cpuss_interrupts_dw1_2_IRQn  | Active        | CPUSS P-DMA1, Channel #2 Interrupt  |
| 259       | cpuss_interrupts_dw1_3_IRQn  | Active        | CPUSS P-DMA1, Channel #3 Interrupt  |
| 260       | cpuss_interrupts_dw1_4_IRQn  | Active        | CPUSS P-DMA1, Channel #4 Interrupt  |
| 261       | cpuss_interrupts_dw1_5_IRQn  | Active        | CPUSS P-DMA1, Channel #5 Interrupt  |
| 262       | cpuss_interrupts_dw1_6_IRQn  | Active        | CPUSS P-DMA1, Channel #6 Interrupt  |
| 263       | cpuss_interrupts_dw1_7_IRQn  | Active        | CPUSS P-DMA1, Channel #7 Interrupt  |
| 264       | cpuss_interrupts_dw1_8_IRQn  | Active        | CPUSS P-DMA1, Channel #8 Interrupt  |
| 265       | cpuss_interrupts_dw1_9_IRQn  | Active        | CPUSS P-DMA1, Channel #9 Interrupt  |
| 266       | cpuss_interrupts_dw1_10_IRQn | Active        | CPUSS P-DMA1, Channel #10 Interrupt |
| 267       | cpuss_interrupts_dw1_11_IRQn | Active        | CPUSS P-DMA1, Channel #11 Interrupt |
| 268       | cpuss_interrupts_dw1_12_IRQn | Active        | CPUSS P-DMA1, Channel #12 Interrupt |
| 269       | cpuss_interrupts_dw1_13_IRQn | Active        | CPUSS P-DMA1, Channel #13 Interrupt |
| 270       | cpuss_interrupts_dw1_14_IRQn | Active        | CPUSS P-DMA1, Channel #14 Interrupt |
| 271       | cpuss_interrupts_dw1_15_IRQn | Active        | CPUSS P-DMA1, Channel #15 Interrupt |
| 272       | cpuss_interrupts_dw1_16_IRQn | Active        | CPUSS P-DMA1, Channel #16 Interrupt |
| 273       | cpuss_interrupts_dw1_17_IRQn | Active        | CPUSS P-DMA1, Channel #17 Interrupt |
| 274       | cpuss_interrupts_dw1_18_IRQn | Active        | CPUSS P-DMA1, Channel #18 Interrupt |
| 275       | cpuss_interrupts_dw1_19_IRQn | Active        | CPUSS P-DMA1, Channel #19 Interrupt |
| 276       | cpuss_interrupts_dw1_20_IRQn | Active        | CPUSS P-DMA1, Channel #20 Interrupt |
| 277       | cpuss_interrupts_dw1_21_IRQn | Active        | CPUSS P-DMA1, Channel #21 Interrupt |
| 278       | cpuss_interrupts_dw1_22_IRQn | Active        | CPUSS P-DMA1, Channel #22 Interrupt |
| 279       | cpuss_interrupts_dw1_23_IRQn | Active        | CPUSS P-DMA1, Channel #23 Interrupt |
| 280       | cpuss_interrupts_dw1_24_IRQn | Active        | CPUSS P-DMA1, Channel #24 Interrupt |
| 281       | cpuss_interrupts_dw1_25_IRQn | Active        | CPUSS P-DMA1, Channel #25 Interrupt |
| 282       | cpuss_interrupts_dw1_26_IRQn | Active        | CPUSS P-DMA1, Channel #26 Interrupt |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                            |
|-----------|------------------------------|---------------|----------------------------------------|
| 283       | cpuss_interrupts_dw1_27_IRQn | Active        | CPUSS P-DMA1, Channel #27 Interrupt    |
| 284       | cpuss_interrupts_dw1_28_IRQn | Active        | CPUSS P-DMA1, Channel #28 Interrupt    |
| 285       | cpuss_interrupts_dw1_29_IRQn | Active        | CPUSS P-DMA1, Channel #29 Interrupt    |
| 286       | cpuss_interrupts_dw1_30_IRQn | Active        | CPUSS P-DMA1, Channel #30 Interrupt    |
| 287       | cpuss_interrupts_dw1_31_IRQn | Active        | CPUSS P-DMA1, Channel #31 Interrupt    |
| 288       | cpuss_interrupts_dw1_32_IRQn | Active        | CPUSS P-DMA1, Channel #32 Interrupt    |
| 289       | cpuss_interrupts_dw1_33_IRQn | Active        | CPUSS P-DMA1, Channel #33 Interrupt    |
| 290       | cpuss_interrupts_dw1_34_IRQn | Active        | CPUSS P-DMA1, Channel #34 Interrupt    |
| 291       | cpuss_interrupts_dw1_35_IRQn | Active        | CPUSS P-DMA1, Channel #35 Interrupt    |
| 292       | cpuss_interrupts_dw1_36_IRQn | Active        | CPUSS P-DMA1, Channel #36 Interrupt    |
| 293       | cpuss_interrupts_dw1_37_IRQn | Active        | CPUSS P-DMA1, Channel #37 Interrupt    |
| 294       | cpuss_interrupts_dw1_38_IRQn | Active        | CPUSS P-DMA1, Channel #38 Interrupt    |
| 295       | cpuss_interrupts_dw1_39_IRQn | Active        | CPUSS P-DMA1, Channel #39 Interrupt    |
| 296       | cpuss_interrupts_dw1_40_IRQn | Active        | CPUSS P-DMA1, Channel #40 Interrupt    |
| 297       | cpuss_interrupts_dw1_41_IRQn | Active        | CPUSS P-DMA1, Channel #41 Interrupt    |
| 298       | cpuss_interrupts_dw1_42_IRQn | Active        | CPUSS P-DMA1, Channel #42 Interrupt    |
| 299       | cpuss_interrupts_dw1_43_IRQn | Active        | CPUSS P-DMA1, Channel #43 Interrupt    |
| 300       | tcpwm_0_interrupts_0_IRQn    | Active        | TCPWM0 Group #0, Counter #0 Interrupt  |
| 301       | tcpwm_0_interrupts_1_IRQn    | Active        | TCPWM0 Group #0, Counter #1 Interrupt  |
| 302       | tcpwm_0_interrupts_2_IRQn    | Active        | TCPWM0 Group #0, Counter #2 Interrupt  |
| 303       | tcpwm_0_interrupts_3_IRQn    | Active        | TCPWM0 Group #0, Counter #3 Interrupt  |
| 304       | tcpwm_0_interrupts_4_IRQn    | Active        | TCPWM0 Group #0, Counter #4 Interrupt  |
| 305       | tcpwm_0_interrupts_5_IRQn    | Active        | TCPWM0 Group #0, Counter #5 Interrupt  |
| 306       | tcpwm_0_interrupts_6_IRQn    | Active        | TCPWM0 Group #0, Counter #6 Interrupt  |
| 307       | tcpwm_0_interrupts_7_IRQn    | Active        | TCPWM0 Group #0, Counter #7 Interrupt  |
| 308       | tcpwm_0_interrupts_8_IRQn    | Active        | TCPWM0 Group #0, Counter #8 Interrupt  |
| 309       | tcpwm_0_interrupts_9_IRQn    | Active        | TCPWM0 Group #0, Counter #9 Interrupt  |
| 310       | tcpwm_0_interrupts_10_IRQn   | Active        | TCPWM0 Group #0, Counter #10 Interrupt |
| 311       | tcpwm_0_interrupts_11_IRQn   | Active        | TCPWM0 Group #0, Counter #11 Interrupt |
| 312       | tcpwm_0_interrupts_12_IRQn   | Active        | TCPWM0 Group #0, Counter #12 Interrupt |
| 313       | tcpwm_0_interrupts_13_IRQn   | Active        | TCPWM0 Group #0, Counter #13 Interrupt |
| 314       | tcpwm_0_interrupts_14_IRQn   | Active        | TCPWM0 Group #0, Counter #14 Interrupt |
| 315       | tcpwm_0_interrupts_15_IRQn   | Active        | TCPWM0 Group #0, Counter #15 Interrupt |
| 316       | tcpwm_0_interrupts_16_IRQn   | Active        | TCPWM0 Group #0, Counter #16 Interrupt |
| 317       | tcpwm_0_interrupts_17_IRQn   | Active        | TCPWM0 Group #0, Counter #17 Interrupt |
| 318       | tcpwm_0_interrupts_18_IRQn   | Active        | TCPWM0 Group #0, Counter #18 Interrupt |
| 319       | tcpwm_0_interrupts_19_IRQn   | Active        | TCPWM0 Group #0, Counter #19 Interrupt |
| 320       | tcpwm_0_interrupts_20_IRQn   | Active        | TCPWM0 Group #0, Counter #20 Interrupt |
| 321       | tcpwm_0_interrupts_21_IRQn   | Active        | TCPWM0 Group #0, Counter #21 Interrupt |
| 322       | tcpwm_0_interrupts_22_IRQn   | Active        | TCPWM0 Group #0, Counter #22 Interrupt |
| 323       | tcpwm_0_interrupts_23_IRQn   | Active        | TCPWM0 Group #0, Counter #23 Interrupt |

#### Based on Arm® Cortex®-M4F-single

Interrupts and wake-up assignments



 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                      | Power<br>mode | Description                            |
|-----------|-----------------------------|---------------|----------------------------------------|
| 324       | tcpwm_0_interrupts_24_IRQn  | Active        | TCPWM0 Group #0, Counter #24 Interrupt |
| 325       | tcpwm_0_interrupts_25_IRQn  | Active        | TCPWM0 Group #0, Counter #25 Interrupt |
| 326       | tcpwm_0_interrupts_26_IRQn  | Active        | TCPWM0 Group #0, Counter #26 Interrupt |
| 327       | tcpwm_0_interrupts_27_IRQn  | Active        | TCPWM0 Group #0, Counter #27 Interrupt |
| 328       | tcpwm_0_interrupts_28_IRQn  | Active        | TCPWM0 Group #0, Counter #28 Interrupt |
| 329       | tcpwm_0_interrupts_29_IRQn  | Active        | TCPWM0 Group #0, Counter #29 Interrupt |
| 330       | tcpwm_0_interrupts_30_IRQn  | Active        | TCPWM0 Group #0, Counter #30 Interrupt |
| 331       | tcpwm_0_interrupts_31_IRQn  | Active        | TCPWM0 Group #0, Counter #31 Interrupt |
| 332       | tcpwm_0_interrupts_32_IRQn  | Active        | TCPWM0 Group #0, Counter #32 Interrupt |
| 333       | tcpwm_0_interrupts_33_IRQn  | Active        | TCPWM0 Group #0, Counter #33 Interrupt |
| 334       | tcpwm_0_interrupts_34_IRQn  | Active        | TCPWM0 Group #0, Counter #34 Interrupt |
| 335       | tcpwm_0_interrupts_35_IRQn  | Active        | TCPWM0 Group #0, Counter #35 Interrupt |
| 336       | tcpwm_0_interrupts_36_IRQn  | Active        | TCPWM0 Group #0, Counter #36 Interrupt |
| 337       | tcpwm_0_interrupts_37_IRQn  | Active        | TCPWM0 Group #0, Counter #37 Interrupt |
| 338       | tcpwm_0_interrupts_38_IRQn  | Active        | TCPWM0 Group #0, Counter #38 Interrupt |
| 339       | tcpwm_0_interrupts_39_IRQn  | Active        | TCPWM0 Group #0, Counter #39 Interrupt |
| 340       | tcpwm_0_interrupts_40_IRQn  | Active        | TCPWM0 Group #0, Counter #40 Interrupt |
| 341       | tcpwm_0_interrupts_41_IRQn  | Active        | TCPWM0 Group #0, Counter #41 Interrupt |
| 342       | tcpwm_0_interrupts_42_IRQn  | Active        | TCPWM0 Group #0, Counter #42 Interrupt |
| 343       | tcpwm_0_interrupts_43_IRQn  | Active        | TCPWM0 Group #0, Counter #43 Interrupt |
| 344       | tcpwm_0_interrupts_44_IRQn  | Active        | TCPWM0 Group #0, Counter #44 Interrupt |
| 345       | tcpwm_0_interrupts_45_IRQn  | Active        | TCPWM0 Group #0, Counter #45 Interrupt |
| 346       | tcpwm_0_interrupts_46_IRQn  | Active        | TCPWM0 Group #0, Counter #46 Interrupt |
| 347       | tcpwm_0_interrupts_47_IRQn  | Active        | TCPWM0 Group #0, Counter #47 Interrupt |
| 348       | tcpwm_0_interrupts_48_IRQn  | Active        | TCPWM0 Group #0, Counter #48 Interrupt |
| 349       | tcpwm_0_interrupts_49_IRQn  | Active        | TCPWM0 Group #0, Counter #49 Interrupt |
| 350       | tcpwm_0_interrupts_50_IRQn  | Active        | TCPWM0 Group #0, Counter #50 Interrupt |
| 351       | tcpwm_0_interrupts_51_IRQn  | Active        | TCPWM0 Group #0, Counter #51 Interrupt |
| 352       | tcpwm_0_interrupts_52_IRQn  | Active        | TCPWM0 Group #0, Counter #52 Interrupt |
| 353       | tcpwm_0_interrupts_53_IRQn  | Active        | TCPWM0 Group #0, Counter #53 Interrupt |
| 354       | tcpwm_0_interrupts_54_IRQn  | Active        | TCPWM0 Group #0, Counter #54 Interrupt |
| 355       | tcpwm_0_interrupts_55_IRQn  | Active        | TCPWM0 Group #0, Counter #55 Interrupt |
| 356       | tcpwm_0_interrupts_56_IRQn  | Active        | TCPWM0 Group #0, Counter #56 Interrupt |
| 357       | tcpwm_0_interrupts_57_IRQn  | Active        | TCPWM0 Group #0, Counter #57 Interrupt |
| 358       | tcpwm_0_interrupts_58_IRQn  | Active        | TCPWM0 Group #0, Counter #58 Interrupt |
| 359       | tcpwm_0_interrupts_59_IRQn  | Active        | TCPWM0 Group #0, Counter #59 Interrupt |
| 360       | tcpwm_0_interrupts_60_IRQn  | Active        | TCPWM0 Group #0, Counter #60 Interrupt |
| 361       | tcpwm_0_interrupts_61_IRQn  | Active        | TCPWM0 Group #0, Counter #61 Interrupt |
| 362       | tcpwm_0_interrupts_62_IRQn  | Active        | TCPWM0 Group #0, Counter #62 Interrupt |
| 363       | tcpwm_0_interrupts_256_IRQn | Active        | TCPWM0 Group #1, Counter #0 Interrupt  |
| 364       | tcpwm_0_interrupts_257_IRQn | Active        | TCPWM0 Group #1, Counter #1 Interrupt  |





 Table 15-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                      | Power<br>mode | Description                            |
|-----------|-----------------------------|---------------|----------------------------------------|
| 365       | tcpwm_0_interrupts_258_IRQn | Active        | TCPWM0 Group #1, Counter #2 Interrupt  |
| 366       | tcpwm_0_interrupts_259_IRQn | Active        | TCPWM0 Group #1, Counter #3 Interrupt  |
| 367       | tcpwm_0_interrupts_260_IRQn | Active        | TCPWM0 Group #1, Counter #4 Interrupt  |
| 368       | tcpwm_0_interrupts_261_IRQn | Active        | TCPWM0 Group #1, Counter #5 Interrupt  |
| 369       | tcpwm_0_interrupts_262_IRQn | Active        | TCPWM0 Group #1, Counter #6 Interrupt  |
| 370       | tcpwm_0_interrupts_263_IRQn | Active        | TCPWM0 Group #1, Counter #7 Interrupt  |
| 371       | tcpwm_0_interrupts_264_IRQn | Active        | TCPWM0 Group #1, Counter #8 Interrupt  |
| 372       | tcpwm_0_interrupts_265_IRQn | Active        | TCPWM0 Group #1, Counter #9 Interrupt  |
| 372       | tcpwm_0_interrupts_266_IRQn | Active        | TCPWM0 Group #1, Counter #10 Interrupt |
| 374       | tcpwm_0_interrupts_267_IRQn | Active        | TCPWM0 Group #1, Counter #11 Interrupt |
| 375       | tcpwm_0_interrupts_512_IRQn | Active        | TCPWM0 Group #2, Counter #0 Interrupt  |
| 376       | tcpwm_0_interrupts_513_IRQn | Active        | TCPWM0 Group #2, Counter #1 Interrupt  |
| 377       | tcpwm_0_interrupts_514_IRQn | Active        | TCPWM0 Group #2, Counter #2 Interrupt  |
| 378       | tcpwm_0_interrupts_515_IRQn | Active        | TCPWM0 Group #2, Counter #3 Interrupt  |
| 379       | tcpwm_0_interrupts_516_IRQn | Active        | TCPWM0 Group #2, Counter #4 Interrupt  |
| 380       | tcpwm_0_interrupts_517_IRQn | Active        | TCPWM0 Group #2, Counter #5 Interrupt  |
| 381       | tcpwm_0_interrupts_518_IRQn | Active        | TCPWM0 Group #2, Counter #6 Interrupt  |
| 382       | tcpwm_0_interrupts_519_IRQn | Active        | TCPWM0 Group #2, Counter #7 Interrupt  |

#### Based on Arm® Cortex®-M4F-single

Core interrupt types



# 16 Core interrupt types

Table 16-1 Core interrupt types

| Interrupt | Source                          | Power mode | Description                    |
|-----------|---------------------------------|------------|--------------------------------|
| 0         | CPUIntIdx0_IRQn <sup>[30]</sup> | DeepSleep  | CPU user interrupt #0          |
| 1         | CPUIntIdx1_IRQn <sup>[30]</sup> | DeepSleep  | CPU user interrupt #1          |
| 2         | CPUIntIdx2_IRQn                 | DeepSleep  | CPU user interrupt #2          |
| 3         | CPUIntIdx3_IRQn                 | DeepSleep  | CPU user interrupt #3          |
| 4         | CPUIntIdx4_IRQn                 | DeepSleep  | CPU user interrupt #4          |
| 5         | CPUIntIdx5_IRQn                 | DeepSleep  | CPU user interrupt #5          |
| 6         | CPUIntIdx6_IRQn                 | DeepSleep  | CPU user interrupt #6          |
| 7         | CPUIntIdx7_IRQn                 | DeepSleep  | CPU user interrupt #7          |
| 8         | Internal0_IRQn                  | Active     | Internal software interrupt #0 |
| 9         | Internal1_IRQn                  | Active     | Internal software interrupt #1 |
| 10        | Internal2_IRQn                  | Active     | Internal software interrupt #2 |
| 11        | Internal3_IRQn                  | Active     | Internal software interrupt #3 |
| 12        | Internal4_IRQn                  | Active     | Internal software interrupt #4 |
| 13        | Internal5_IRQn                  | Active     | Internal software interrupt #5 |
| 14        | Internal6_IRQn                  | Active     | Internal software interrupt #6 |
| 15        | Internal7_IRQn                  | Active     | Internal software interrupt #7 |

#### Note

30. User interrupt cannot be used for CM0+ application, as it is used internally by system calls. Note, this does not impact CM4 application.

Trigger multiplexer



#### 17 Trigger multiplexer



Figure 17-1 Trigger multiplexer<sup>[31]</sup>

#### Note

31. The diagram shows only the TRIG\_LABEL, final trigger formation based on the formula TRIG\_{PREFIX(IN/OUT)}\_{MUX\_x}\_{TRIG\_LABEL} / TRIG\_{PREFIX(IN\_1TO1/OUT\_1TO1)}\_{x}\_{TRIG\_LABEL} (see **Table 18-1**, **Table 19-1**, and **Table 20-1**.)

#### Based on Arm® Cortex®-M4F-single

Triggers group inputs



# 18 Triggers group inputs

Table 18-1 Trigger inputs

| Table 10-1           | mgger imputs                  |                                                                                     |  |
|----------------------|-------------------------------|-------------------------------------------------------------------------------------|--|
| Input                | Trigger                       | Description                                                                         |  |
|                      | : PDMA0_TR (P-DMA0 trigger mi | ultiplexer)                                                                         |  |
| 1:16 <sup>[32]</sup> | PDMA0_TR_OUT[0:15]            | Allow P-DMA0 to chain to itself, useful for triggering once per row for 2D transfer |  |
| 17:24                | PDMA1_TR_OUT[0:7]             | Cross connections from P-DMA1 to P-DMA0, Channels 0-7 are used                      |  |
| 25:28                | MDMA_TR_OUT[0:3]              | Cross connections from M-DMA0 to P-DMA0                                             |  |
| 29:32                | FAULT_TR_OUT[0:3]             | Allow faults to initiate data transfer for debug purposes                           |  |
| 33:34                | CTI_TR_OUT[0:1]               | Trace events                                                                        |  |
| 35:38                | EVTGEN_TR_OUT[3:6]            | EVTGEN triggers                                                                     |  |
| 39:54                | HSIOM_IO_INPUT[0:15]          | I/O inputs                                                                          |  |
| MUX Group 1          | : PDMA1_TR (P-DMA1 trigger mi | ultiplexer)                                                                         |  |
| 1:16                 | PDMA0_TR_OUT[0:15]            | Allow P-DMA0 to trigger P-DMA1                                                      |  |
| 17:24                | PDMA1_TR_OUT[0:7]             | Allow P-DMA1 to chain to itself, useful for triggering once per row for 2D transfer |  |
| 25:28                | MDMA_TR_OUT[0:3]              | Allow M-DMA0 to trigger P-DMA0                                                      |  |
| 29:32                | FAULT_TR_OUT[0:3]             | Allow faults to initiate data transfer for debug purposes                           |  |
| 33:34                | CTI_TR_OUT[0:1]               | Trace events                                                                        |  |
| 35:38                | EVTGEN_TR_OUT[7:10]           | EVTGEN triggers                                                                     |  |
| 39:54                | HSIOM_IO_INPUT[16:31]         | I/O inputs                                                                          |  |
| 55:60                | PASS_GEN_TR_OUT[0:5]          | PASS SAR events                                                                     |  |
| MUX Group 2          | : MDMA (M-DMA0 trigger multip | lexer)                                                                              |  |
| 1:4                  | MDMA_TR_OUT[0:3]              | Allow M-DMA0 to trigger itself                                                      |  |
| MUX Group 3          | : TCPWM_TO_PDMA0 (TCPWM0      | to P-DMA0 trigger multiplexer)                                                      |  |
| 1:8                  | TCPWM_32_TR_OUT0[0:7]         | 32-bit TCPWM0 counters                                                              |  |
| 9:20                 | TCPWM_16M_TR_OUT0[0:1<br>1]   | 16-bit motor enhanced TCPWM0 counters                                               |  |
| 21:83                | TCPWM_16_TR_OUT0[0:62]        | 16-bit TCPWM0 counters                                                              |  |
| 84:87                | CAN0_TT_TR_OUT[0:3]           | CAN0 TT sync outputs                                                                |  |
| 88:91                | CAN1_TT_TR_OUT[0:3]           | CAN1 TT sync outputs                                                                |  |
| MUX Group 4          | : TCPWM_OUT (TCPWM0 loop b    | ack multiplexer)                                                                    |  |
| 1:8                  | TCPWM_32_TR_OUT0[0:7]         | 32-bit TCPWM0 counters                                                              |  |
| 9:20                 | TCPWM_16M_TR_OUT0[0:1<br>1]   | 16-bit Motor enhanced TCPWM0 counters                                               |  |
| 21:83                | TCPWM_16_TR_OUT0[0:62]        | 16-bit TCPWM0 counters                                                              |  |
| 84:91                | TCPWM_16_TR_OUT1[0:7]         | Allows feedback of two signals from same counters                                   |  |
| 92:95                | CAN0_TT_TR_OUT[0:3]           | CAN0 TT sync outputs                                                                |  |
| 96:99                | CAN1_TT_TR_OUT[0:3]           | CAN1 TT sync outputs                                                                |  |
|                      |                               |                                                                                     |  |

#### Note

32. "x:y" depicts a range starting from 'x' through 'y'.

#### Based on Arm® Cortex®-M4F-single

Triggers group inputs



**Table 18-1** Trigger inputs (continued)

| MUX Group S: TCPWM_IN (TCPWM0 Trigger Multiplexer)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1able 18-1 | Con Production         |                               |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|-------------------------------|--|--|
| 1:16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Input      | Trigger                | Description                   |  |  |
| 17:24   PDMA1_TR_OUT[0:7]   General-purpose P-DMA1 triggers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                        |                               |  |  |
| 25:28   MDMA_TR_OUT[0:3]   M-DMA0 triggers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |                        |                               |  |  |
| 29:30   CTI_TR_OUT[0:1]   Trace events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |                        |                               |  |  |
| 31:34   FAULT_TR_OUT[0:3]   Fault events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                        | M-DMA0 triggers               |  |  |
| A1:72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |                        | Trace events                  |  |  |
| A1:72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 31:34      |                        |                               |  |  |
| 73         SCB_TX_TR_OUT[0]         SCB0 TX trigger           74         SCB_RX_TR_OUT[0]         SCB0 RX trigger           75         SCB_IZC_SCL_TR_OUT[0]         SCB0 I²C trigger           76         SCB_TX_TR_OUT[1]         SCB1 TX trigger           77         SCB_RX_TR_OUT[1]         SCB1 I²C trigger           78         SCB_IZC_SCL_TR_OUT[2]         SCB2 I²C trigger           79         SCB_TX_TR_OUT[2]         SCB2 TX trigger           80         SCB_RX_TR_OUT[2]         SCB2 RX trigger           81         SCB_IZC_SCL_TR_OUT[2]         SCB2 I²C trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_IZC_SCL_TR_OUT[4]         SCB4 TX trigger           85         SCB_TX_TR_OUT[4]         SCB4 TX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_IZC_SCL_TR_OUT[5]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_IZC_SCL_TR_OUT[6]         SCB6 TX trigger           90         SCB_IZC_SCL_TR_OUT[6]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger                             | 35:40      |                        | PASS SAR events               |  |  |
| 74         SCB_RX_TR_OUT[0]         SCB0 RX trigger           75         SCB_I2C_SCL_TR_OUT[1]         SCB0 I²C trigger           76         SCB_TX_TR_OUT[1]         SCB1 TX trigger           77         SCB_RX_TR_OUT[1]         SCB1 RX trigger           78         SCB_I2C_SCL_TR_OUT[1]         SCB1 I²C trigger           79         SCB_TX_TR_OUT[2]         SCB2 RX trigger           80         SCB_RX_TR_OUT[2]         SCB2 RX trigger           81         SCB_I2C_SCL_TR_OUT[2]         SCB2 RX trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_I2C_SCL_TR_OUT[4]         SCB4 TX trigger           85         SCB_TX_TR_OUT[4]         SCB4 RX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[6]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[6]         SCB5 RX trigger           90         SCB_I2C_SCL_TR_OUT[6]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TY trigger           92         SCB_RX_TR_OUT[7]         SCB7 TX trigger <td>41:72</td> <td></td> <td></td> | 41:72      |                        |                               |  |  |
| 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 73         | SCB_TX_TR_OUT[0]       | SCB0 TX trigger               |  |  |
| 76         SCB_TX_TR_OUT[1]         SCB1 TX trigger           77         SCB_RX_TR_OUT[1]         SCB1 RX trigger           78         SCB_12C_SCL_TR_OUT[2]         SCB1 P2 trigger           79         SCB_TX_TR_OUT[2]         SCB2 TX trigger           80         SCB_RX_TR_OUT[2]         SCB2 RX trigger           81         SCB_12C_SCL_TR_OUT[3]         SCB3 TX trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_12C_SCL_TR_OUT[4]         SCB4 TX trigger           85         SCB_TX_TR_OUT[4]         SCB4 TX trigger           86         SCB_XC_TR_OUT[4]         SCB4 TX trigger           87         SCB_12C_SCL_TR_OUT[5]         SCB5 TX trigger           89         SCB_TX_TR_OUT[6]         SCB5 TX trigger           90         SCB_12C_SCL_TR_OUT[5]         SCB5 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_TX_TR_OUT[6]         SCB6 TX trigger           93         SCB_12C_SCL_TR_OUT[7]         SCB7 TX trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_TX_TR_OUT[7]         SCB7 TX trigger                                      | 74         |                        |                               |  |  |
| SCB_RX_TR_OUT[1]   SCB1 RX trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 75         | SCB_I2C_SCL_TR_OUT[0]  | SCB0 I <sup>2</sup> C trigger |  |  |
| 78         SCB_I2C_SCL_TR_OUT[1]         SCB1 I²C trigger           79         SCB_TX_TR_OUT[2]         SCB2 TX trigger           80         SCB_RX_TR_OUT[2]         SCB2 RX trigger           81         SCB_I2C_SCL_TR_OUT[3]         SCB3 TX trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 I²C trigger           84         SCB_I2C_SCL_TR_OUT[4]         SCB4 TX trigger           85         SCB_TX_TR_OUT[4]         SCB4 TX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[4]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[5]         SCB5 TX trigger           90         SCB_I2C_SCL_TR_OUT[6]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 TX trigger           93         SCB_I2C_SCL_TR_OUT[7]         SCB7 TX trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 TX trigger           96         SCB_I2C_SCL_TR_OUT[6]         SCB7 TX trigger                               | 76         |                        | SCB1 TX trigger               |  |  |
| 79         SCB_TX_TR_OUT[2]         SCB2 TX trigger           80         SCB_RX_TR_OUT[2]         SCB2 RX trigger           81         SCB_I2C_SCL_TR_OUT[2]         SCB2 I²C trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_I2C_SCL_TR_OUT[3]         SCB3 I²C trigger           85         SCB_TX_TR_OUT[4]         SCB4 TX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[5]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           90         SCB_I2C_SCL_TR_OUT[5]         SCB5 RX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[6]         SCB6 RX trigger           93         SCB_IZC_SCL_TR_OUT[7]         SCB7 TX trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 TX trigger           96         SCB_IZC_SCL_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_DBG_TR_OUT[0:3]         CAN0 FIFO0                      | 77         | SCB_RX_TR_OUT[1]       |                               |  |  |
| 80         SCB_RX_TR_OUT[2]         SCB2 RX trigger           81         SCB_I2C_SCL_TR_OUT[3]         SCB2 I²C trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_I2C_SCL_TR_OUT[4]         SCB4 TX trigger           85         SCB_TX_TR_OUT[4]         SCB4 TX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[4]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[5]         SCB5 RX trigger           90         SCB_I2C_SCL_TR_OUT[6]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 RX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[6]         SCB6 I²C trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[0:3]         CANO M-DMAO events           101:104         CANO_FIFOO_TR_OUT[0:3]         CANO FIFOO events           109:112         CAN1_FIFOO_TR_OUT[0:3]                               | 78         | SCB_I2C_SCL_TR_OUT[1]  | SCB1 I <sup>2</sup> C trigger |  |  |
| 81         SCB_I2C_SCL_TR_OUT[2]         SCB2 I²C trigger           82         SCB_TX_TR_OUT[3]         SCB3 TX trigger           83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_I2C_SCL_TR_OUT[4]         SCB4 TX trigger           85         SCB_TX_TR_OUT[4]         SCB4 RX trigger           86         SCB_RX_TR_OUT[4]         SCB4 I²C trigger           87         SCB_I2C_SCL_TR_OUT[5]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[6]         SCB6 TX trigger           90         SCB_I2C_SCL_TR_OUT[6]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[6]         SCB6 I²C trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[6]         SCB7 RX trigger           97:100         CANO_DBG_TR_OUT[6]         CANO FIFO0 events           101:104         CANO_FIFO0_TR_OUT[6]         CANO FIFO0 events           109:112         CANI_FIFO0_TR_OUT[6]                               | 79         | SCB_TX_TR_OUT[2]       | SCB2 TX trigger               |  |  |
| 82       SCB_TX_TR_OUT[3]       SCB3 TX trigger         83       SCB_RX_TR_OUT[3]       SCB3 RX trigger         84       SCB_I2C_SCL_TR_OUT[4]       SCB3 I²C trigger         85       SCB_TX_TR_OUT[4]       SCB4 TX trigger         86       SCB_RX_TR_OUT[4]       SCB4 RX trigger         87       SCB_I2C_SCL_TR_OUT[5]       SCB5 TX trigger         88       SCB_TX_TR_OUT[5]       SCB5 TX trigger         89       SCB_RX_TR_OUT[5]       SCB5 RX trigger         90       SCB_I2C_SCL_TR_OUT[6]       SCB6 TX trigger         91       SCB_TX_TR_OUT[6]       SCB6 TX trigger         92       SCB_RX_TR_OUT[6]       SCB6 RX trigger         93       SCB_I2C_SCL_TR_OUT[6]       SCB6 I²C trigger         94       SCB_TX_TR_OUT[7]       SCB7 TX trigger         95       SCB_RX_TR_OUT[7]       SCB7 RX trigger         96       SCB_I2C_SCL_TR_OUT[0:3]       CAN0 M-DMA0 events         101:104       CANO_DBG_TR_OUT[0:3]       CANO FIFO0 events         105:108       CANO_FIFO1_TR_OUT[0:3]       CANO FIFO1 events         109:112       CAN1_FIFO1_TR_OUT[0:3]       CAN1 FIFO0 events         113:116       CAN1_FIFO1_TR_OUT[0:3]       CAN1 FIFO1 events         121:124       CXPL_TX_TR                                                                 | 80         | SCB_RX_TR_OUT[2]       |                               |  |  |
| 83         SCB_RX_TR_OUT[3]         SCB3 RX trigger           84         SCB_I2C_SCL_TR_OUT[4]         SCB3 I²C trigger           85         SCB_TX_TR_OUT[4]         SCB4 RX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[5]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 RX trigger           89         SCB_RX_TR_OUT[5]         SCB5 RX trigger           90         SCB_I2C_SCL_TR_OUT[6]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 RX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[7]         SCB7 TX trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_DBG_TR_OUT[0:3]         CAN0 FIFO0 events           105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO0 events           113:116         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPLTX_TR             | 81         | SCB_I2C_SCL_TR_OUT[2]  | SCB2 I <sup>2</sup> C trigger |  |  |
| 84         SCB_12C_SCL_TR_OUT[3]         SCB3 I²C trigger           85         SCB_TX_TR_OUT[4]         SCB4 TX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_12C_SCL_TR_OUT[5]         SCB5 TX trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[5]         SCB5 RX trigger           90         SCB_12C_SCL_TR_OUT[5]         SCB6 TX trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_12C_SCL_TR_OUT[6]         SCB6 I²C trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 TX trigger           96         SCB_12C_SCL_TR_OUT[7]         SCB7 RX trigger           96         SCB_12C_SCL_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_DBG_TR_OUT[0:3]         CAN0 FIFO0 events           105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_             | 82         | SCB_TX_TR_OUT[3]       | SCB3 TX trigger               |  |  |
| 85         SCB_TX_TR_OUT[4]         SCB4 RX trigger           86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[4]         SCB4 I²C trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[5]         SCB5 RX trigger           90         SCB_I2C_SCL_TR_OUT[5]         SCB5 I²C trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[7]         SCB7 TX trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[7]         SCB7 I²C trigger           97:100         CAN0_DBG_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_FIFO0_TR_OUT[0:3]         CAN0 FIFO0 events           105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN1 M-DMA0 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 FIFO0 events           113:116         CAN1_FIFO0_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CXPI transmit events                             | 83         | SCB_RX_TR_OUT[3]       |                               |  |  |
| 86         SCB_RX_TR_OUT[4]         SCB4 RX trigger           87         SCB_I2C_SCL_TR_OUT[4]         SCB4 I²C trigger           88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[5]         SCB5 RX trigger           90         SCB_I2C_SCL_TR_OUT[5]         SCB5 I²C trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[6]         SCB6 I²C trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[7]         SCB7 I²C trigger           97:100         CAN0_DBG_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_FIFO0_TR_OUT[0:3]         CAN0 FIFO0 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_TX_TR_OUT[0:3]         CXPI transmit events                                                                                                | 84         | SCB_I2C_SCL_TR_OUT[3]  | SCB3 I <sup>2</sup> C trigger |  |  |
| 87       SCB_I2C_SCL_TR_OUT[4]       SCB4 I²C trigger         88       SCB_TX_TR_OUT[5]       SCB5 TX trigger         89       SCB_RX_TR_OUT[5]       SCB5 RX trigger         90       SCB_I2C_SCL_TR_OUT[5]       SCB5 I²C trigger         91       SCB_TX_TR_OUT[6]       SCB6 TX trigger         92       SCB_RX_TR_OUT[6]       SCB6 RX trigger         93       SCB_I2C_SCL_TR_OUT[6]       SCB6 I²C trigger         94       SCB_TX_TR_OUT[7]       SCB7 TX trigger         95       SCB_RX_TR_OUT[7]       SCB7 RX trigger         96       SCB_I2C_SCL_TR_OUT[7]       SCB7 I²C trigger         97:100       CAN0_DBG_TR_OUT[0:3]       CAN0 M-DMA0 events         101:104       CAN0_FIFO0_TR_OUT[0:3]       CAN0 FIFO0 events         105:108       CAN0_FIFO1_TR_OUT[0:3]       CAN0 FIFO1 events         109:112       CAN1_DBG_TR_OUT[0:3]       CAN1 M-DMA0 events         113:116       CAN1_FIFO0_TR_OUT[0:3]       CAN1 FIFO0 events         117:120       CAN1_FIFO1_TR_OUT[0:3]       CAN1 FIFO1 events         121:124       CXPI_TX_TR_OUT[0:3]       CXPI transmit events                                                                                                                                                                                    | 85         | SCB_TX_TR_OUT[4]       | SCB4 TX trigger               |  |  |
| 88         SCB_TX_TR_OUT[5]         SCB5 TX trigger           89         SCB_RX_TR_OUT[5]         SCB5 RX trigger           90         SCB_I2C_SCL_TR_OUT[6]         SCB5 I²C trigger           91         SCB_TX_TR_OUT[6]         SCB6 TX trigger           92         SCB_RX_TR_OUT[6]         SCB6 RX trigger           93         SCB_I2C_SCL_TR_OUT[6]         SCB6 I²C trigger           94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[7]         SCB7 I²C trigger           97:100         CAN0_DBG_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_FIFO0_TR_OUT[0:3]         CAN0 FIFO0 events           105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 M-DMA0 events           113:116         CAN1_FIFO0_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_TX_TR_OUT[0:3]         CXPI transmit events                                                                                                                                                    | 86         | SCB_RX_TR_OUT[4]       | SCB4 RX trigger               |  |  |
| 89       SCB_RX_TR_OUT[5]       SCB5 RX trigger         90       SCB_I2C_SCL_TR_OUT[5]       SCB5 I²C trigger         91       SCB_TX_TR_OUT[6]       SCB6 TX trigger         92       SCB_RX_TR_OUT[6]       SCB6 RX trigger         93       SCB_I2C_SCL_TR_OUT[6]       SCB6 I²C trigger         94       SCB_TX_TR_OUT[7]       SCB7 TX trigger         95       SCB_RX_TR_OUT[7]       SCB7 RX trigger         96       SCB_I2C_SCL_TR_OUT[7]       SCB7 I²C trigger         97:100       CAN0_DBG_TR_OUT[0:3]       CAN0 M-DMA0 events         101:104       CAN0_FIFO0_TR_OUT[0:3]       CAN0 FIFO0 events         105:108       CAN0_FIFO1_TR_OUT[0:3]       CAN0 FIFO1 events         109:112       CAN1_DBG_TR_OUT[0:3]       CAN1 M-DMA0 events         113:116       CAN1_FIFO0_TR_OUT[0:3]       CAN1 FIFO0 events         117:120       CAN1_FIFO1_TR_OUT[0:3]       CAN1 FIFO1 events         121:124       CXPI_TX_TR_OUT[0:3]       CXPI transmit events                                                                                                                                                                                                                                                                                                          | 87         | SCB_I2C_SCL_TR_OUT[4]  | SCB4 I <sup>2</sup> C trigger |  |  |
| 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 88         | SCB_TX_TR_OUT[5]       | SCB5 TX trigger               |  |  |
| 91 SCB_TX_TR_OUT[6] SCB6 TX trigger  92 SCB_RX_TR_OUT[6] SCB6 RX trigger  93 SCB_I2C_SCL_TR_OUT[6] SCB6 I²C trigger  94 SCB_TX_TR_OUT[7] SCB7 TX trigger  95 SCB_RX_TR_OUT[7] SCB7 RX trigger  96 SCB_I2C_SCL_TR_OUT[7] SCB7 I²C trigger  97:100 CAN0_DBG_TR_OUT[0:3] CAN0 M-DMA0 events  101:104 CAN0_FIFO0_TR_OUT[0:3] CAN0 FIFO0 events  105:108 CAN0_FIFO1_TR_OUT[0:3] CAN0 FIFO1 events  109:112 CAN1_DBG_TR_OUT[0:3] CAN1 M-DMA0 events  113:116 CAN1_FIFO0_TR_OUT[0:3] CAN1 FIFO0 events  117:120 CAN1_FIFO1_TR_OUT[0:3] CAN1 FIFO1 events  117:121 CAN1_FIFO1_TR_OUT[0:3] CAN1 FIFO1 events  117:122 CAN1_FIFO1_TR_OUT[0:3] CAN1 FIFO1 events  117:124 CXPI_TX_TR_OUT[0:3] CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 89         | SCB_RX_TR_OUT[5]       |                               |  |  |
| 92 SCB_RX_TR_OUT[6] SCB6 RX trigger  93 SCB_I2C_SCL_TR_OUT[6] SCB6 I <sup>2</sup> C trigger  94 SCB_TX_TR_OUT[7] SCB7 TX trigger  95 SCB_RX_TR_OUT[7] SCB7 RX trigger  96 SCB_I2C_SCL_TR_OUT[7] SCB7 I <sup>2</sup> C trigger  97:100 CAN0_DBG_TR_OUT[0:3] CAN0 M-DMA0 events  101:104 CAN0_FIFO0_TR_OUT[0:3] CAN0 FIFO0 events  105:108 CAN0_FIFO1_TR_OUT[0:3] CAN0 FIFO1 events  109:112 CAN1_DBG_TR_OUT[0:3] CAN1 M-DMA0 events  113:116 CAN1_FIFO0_TR_OUT[0:3] CAN1 FIFO0 events  117:120 CAN1_FIFO1_TR_OUT[0:3] CAN1 FIFO1 events  117:120 CAN1_FIFO1_TR_OUT[0:3] CAN1 FIFO1 events  121:124 CXPI_TX_TR_OUT[0:3] CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 90         | SCB_I2C_SCL_TR_OUT[5]  | SCB5 I <sup>2</sup> C trigger |  |  |
| 93                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 91         | SCB_TX_TR_OUT[6]       | SCB6 TX trigger               |  |  |
| 94         SCB_TX_TR_OUT[7]         SCB7 TX trigger           95         SCB_RX_TR_OUT[7]         SCB7 RX trigger           96         SCB_I2C_SCL_TR_OUT[0:3]         CAN0 M-DMA0 events           97:100         CAN0_DBG_TR_OUT[0:3]         CAN0 FIFO0 events           101:104         CAN0_FIFO0_TR_OUT[0:3]         CAN0 FIFO1 events           105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 M-DMA0 events           113:116         CAN1_FIFO0_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_TX_TR_OUT[0:3]         CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 92         | SCB_RX_TR_OUT[6]       | SCB6 RX trigger               |  |  |
| 95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 93         | SCB_I2C_SCL_TR_OUT[6]  | SCB6 I <sup>2</sup> C trigger |  |  |
| 96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 94         | SCB_TX_TR_OUT[7]       | SCB7 TX trigger               |  |  |
| 97:100         CAN0_DBG_TR_OUT[0:3]         CAN0 M-DMA0 events           101:104         CAN0_FIFO0_TR_OUT[0:3]         CAN0 FIFO0 events           105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 M-DMA0 events           113:116         CAN1_FIFO0_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_TX_TR_OUT[0:3]         CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 95         | SCB_RX_TR_OUT[7]       | 88                            |  |  |
| 101:104       CAN0_FIFO0_TR_OUT[0:3]       CAN0_FIFO0_events         105:108       CAN0_FIFO1_TR_OUT[0:3]       CAN0_FIFO1_events         109:112       CAN1_DBG_TR_OUT[0:3]       CAN1_M-DMA0 events         113:116       CAN1_FIFO0_TR_OUT[0:3]       CAN1_FIFO0 events         117:120       CAN1_FIFO1_TR_OUT[0:3]       CAN1_FIFO1 events         121:124       CXPI_TX_TR_OUT[0:3]       CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 96         | SCB_I2C_SCL_TR_OUT[7]  | SCB7 I <sup>2</sup> C trigger |  |  |
| 105:108         CAN0_FIFO1_TR_OUT[0:3]         CAN0 FIFO1 events           109:112         CAN1_DBG_TR_OUT[0:3]         CAN1 M-DMA0 events           113:116         CAN1_FIFO0_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_TX_TR_OUT[0:3]         CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 97:100     | CAN0_DBG_TR_OUT[0:3]   | CAN0 M-DMA0 events            |  |  |
| 109:112       CAN1_DBG_TR_OUT[0:3]       CAN1 M-DMA0 events         113:116       CAN1_FIFO0_TR_OUT[0:3]       CAN1 FIFO0 events         117:120       CAN1_FIFO1_TR_OUT[0:3]       CAN1 FIFO1 events         121:124       CXPI_TX_TR_OUT[0:3]       CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 101:104    | CAN0_FIFO0_TR_OUT[0:3] | CAN0 FIFO0 events             |  |  |
| 113:116         CAN1_FIFO0_TR_OUT[0:3]         CAN1 FIFO0 events           117:120         CAN1_FIFO1_TR_OUT[0:3]         CAN1 FIFO1 events           121:124         CXPI_TX_TR_OUT[0:3]         CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 105:108    | CAN0_FIFO1_TR_OUT[0:3] | CAN0 FIFO1 events             |  |  |
| 117:120 CAN1_FIFO1_TR_OUT[0:3] CAN1 FIFO1 events 121:124 CXPI_TX_TR_OUT[0:3] CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 109:112    | CAN1_DBG_TR_OUT[0:3]   | CAN1 M-DMA0 events            |  |  |
| 121:124 CXPI_TX_TR_OUT[0:3] CXPI transmit events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 113:116    | CAN1_FIFO0_TR_OUT[0:3] | CAN1 FIFO0 events             |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 117:120    | CAN1_FIFO1_TR_OUT[0:3] | CAN1 FIFO1 events             |  |  |
| 125-128 CXPL RX_TR_OUT[0:3] CXPL receive events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 121:124    | CXPI_TX_TR_OUT[0:3]    | CXPI transmit events          |  |  |
| 225.125   CALLINGTING OF LOCAL CALLINGTING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 125:128    | CXPI_RX_TR_OUT[0:3]    | CXPI receive events           |  |  |





**Table 18-1** Trigger inputs (continued)

| Table 18-1 Trigger Inputs (continued) |                                                      |  |  |
|---------------------------------------|------------------------------------------------------|--|--|
| Trigger                               | Description                                          |  |  |
| EVTGEN_TR_OUT[3:10]                   | EVTGEN triggers                                      |  |  |
| : PASS (PASS SAR trigger multip       | lexer)                                               |  |  |
| PDMA0_TR_OUT[0:15]                    | General purpose P-DMA0 triggers                      |  |  |
| CTI_TR_OUT[0:1]                       | Trace events                                         |  |  |
| FAULT_TR_OUT[0:3]                     | Fault events                                         |  |  |
| EVTGEN_TR_OUT[0:2]                    | EVTGEN triggers                                      |  |  |
| PASS_GEN_TR_OUT[0:5]                  | PASS SAR done signals                                |  |  |
| HSIOM_IO_INPUT[0:31]                  | I/O inputs                                           |  |  |
| TCPWM_32_TR_OUT1[0:7]                 | 32-bit TCPWM0 counters                               |  |  |
| TCPWM_16M_TR_OUT1[0:1<br>1]           | 16-bit Motor enhanced TCPWM0 counters                |  |  |
| : CAN TT sync triggers                |                                                      |  |  |
| CAN0_TT_TR_OUT[0:3]                   | CAN0 TT sync outputs                                 |  |  |
| CAN1_TT_TR_OUT[0:3]                   | CAN1 TT sync outputs                                 |  |  |
| : DebugMain (Debug Multiplexe         | r)                                                   |  |  |
| TR_GROUP9_OUTPUT[0:4]                 | Output from debug reduction multiplexer #1           |  |  |
| TR_GROUP10_OUTPUT[0:4                 | Output from debug reduction multiplexer #2           |  |  |
| : DebugReduction1 (Debug Red          | uction #1)                                           |  |  |
| PDMA0_TR_OUT[0:91]                    | P-DMA0 triggers                                      |  |  |
| SCB_TX_TR_OUT[0:7]                    | SCB TTCAN tx triggers                                |  |  |
| SCB_RX_TR_OUT[0:7]                    | SCB TTCAN rx triggers                                |  |  |
| SCB_I2C_SCL_TR_OUT[0:7]               | SCB I <sup>2</sup> C triggers                        |  |  |
| CAN0_DBG_TR_OUT[0:3]                  | CANO P-DMA                                           |  |  |
| CAN0_FIFO0_TR_OUT[0:3]                | CAN0 FIFO0                                           |  |  |
| CAN0_FIFO1_TR_OUT[0:3]                | CAN0 FIFO1                                           |  |  |
| CAN0_TT_TR_OUT[0:3]                   | CAN TT sync outputs                                  |  |  |
| CAN1_DBG_TR_OUT[0:3]                  | CAN1 P-DMA                                           |  |  |
| CAN1_FIFO0_TR_OUT[0:3]                | CAN1 FIFO0                                           |  |  |
| CAN1_FIFO1_TR_OUT[0:3]                | CAN1 FIFO1                                           |  |  |
| CAN1_TT_TR_OUT[0:3]                   | CAN TT sync outputs                                  |  |  |
| CTI_TR_OUT[0:1]                       | Trace events                                         |  |  |
| FAULT_TR_OUT[0:3]                     | Fault events                                         |  |  |
| TCPWM_32_TR_OUT0[0:7]                 | 32-bit TCPWM0 counters                               |  |  |
| TCPWM_16M_TR_OUT0[0:1<br>1]           | 16-bit Motor enhanced TCPWM0 counters                |  |  |
| TCPWM_16_TR_OUT0[0:62]                | PWM_16_TR_OUT0[0:62] 16-bit TCPWM0 counters          |  |  |
| 0: DebugReduction2 (Debug Red         | duction #2)                                          |  |  |
| PDMA1_TR_OUT[0:43]                    | 16-bit Motor enhanced TCPWM0 counters                |  |  |
| PDMA1_[R_001[0:43]                    | 10-bit Motor enhanced TCPWM0 counters                |  |  |
|                                       | EVTGEN_TR_OUT[3:10]  : PASS (PASS SAR trigger multip |  |  |

#### Based on Arm® Cortex®-M4F-single



Triggers group inputs

 Table 18-1
 Trigger inputs (continued)

| Input   | Trigger                     | Description                           |
|---------|-----------------------------|---------------------------------------|
| 49:56   | TCPWM_32_TR_OUT1[0:7]       | 32-bit TCPWM0 counters                |
| 57:68   | TCPWM_16M_TR_OUT1[0:1<br>1] | 16-bit Motor enhanced TCPWM0 counters |
| 69:131  | TCPWM_16_TR_OUT1[0:62]      | 16-bit TCPWM0 counters                |
| 132:137 | PASS_GEN_TR_OUT[0:5]        | PASS SAR conversion complete events   |
| 138:148 | EVTGEN_TR_OUT[0:10]         | EVTGEN Triggers                       |
| 149:152 | CXPI_TX_TR_OUT[0:3]         | CXPI transmit events                  |
| 153:156 | CXPI_RX_TR_OUT[0:3]         | CXPI receive events                   |
| 157:188 | HSIOM_IO_INPUT[0:31]        | I/O inputs                            |

#### Based on Arm® Cortex®-M4F-single





# 19 Triggers group outputs

Table 19-1 Trigger outputs

| Output       | Trigger                                     | Description                        |
|--------------|---------------------------------------------|------------------------------------|
| MUX Group 0: | PDMA0_TR (P-DMA0 trigger multiplexer)       |                                    |
| 0:7          | PDMA0_TR_IN[0:7]                            | Triggers to P-DMA0[0:7]            |
| MUX Group 1: | PDMA1_TR (P-DMA1 trigger multiplexer)       | <u>'</u>                           |
| 0:7          | PDMA1_TR_IN[0:7]                            | Triggers to P-DMA1[0:7]            |
| MUX Group 2: | MDMA (M-DMA0 trigger multiplexer)           | ·                                  |
| 0:3          | MDMA_TR_IN[0:3]                             | Triggers to M-DMA0                 |
| MUX Group 3: | TCPWM_TO_PDMA0 (TCPWM0 to P-DMA0 trigger mu | ltiplexer)                         |
| 0:7          | PDMA0_TR_IN[8:15]                           | Triggers to P-DMA0[8:15]           |
| MUX Group 4: | TCPWM_OUT (TCPWM0 loop back multiplexer)    |                                    |
| 0:15         | TCPWM_ALL_CNT_TR_IN[0:15]                   | All counters trigger input         |
| MUX Group 5: | TCPWM_IN (TCPWM0 Trigger Multiplexer)       |                                    |
| 0:10         | TCPWM_ALL_CNT_TR_IN[16:26]                  | Triggers to TCPWM0                 |
| MUX Group 6: | PASS (PASS SAR trigger multiplexer)         | •                                  |
| 0:11         | PASS_GEN_TR_IN[0:11]                        | Triggers to SAR ADCs               |
| MUX Group 7: | CAN TT sync triggers                        |                                    |
| 0:3          | CAN0_TT_TR_IN[0:3]                          | CAN0 TT Sync Inputs                |
| 4:7          | CAN1_TT_TR_IN[0:3]                          | CAN1 TT Sync Inputs                |
| MUX Group 8: | DebugMain (Debug Multiplexer)               |                                    |
| 0:1          | HSIOM_IO_OUTPUT[0:1]                        | To HSIOM as an output              |
| 2:3          | CTI_TR_IN[0:1]                              | To CPU Cross Trigger system        |
| 4            | PERI_DEBUG_FREEZE_TR_IN                     | Signal to Freeze PERI operation    |
| 5            | PASS_DEBUG_FREEZE_TR_IN                     | Signal to Freeze SAR ADC operation |
| 6            | SRSS_WDT_DEBUG_FREEZE_TR_IN                 | Signal to Freeze WDT operation     |
| 7:8          | SRSS_MCWDT_DEBUG_FREEZE_TR_IN[0:1]          | Signal to Freeze MCWDT operation   |
| 9            | TCPWM_DEBUG_FREEZE_TR_IN                    | Signal to Freeze TCPWM0 operation  |
| MUX Group 9: | DebugReduction1 (Debug Reduction #1)        |                                    |
| 0:4          | TR_GROUP8_INPUT[1:5]                        | To main debug multiplexer          |
| MUX Group 10 | : DebugReduction2 (Debug Reduction #2)      |                                    |
| 0:4          | TR_GROUP8_INPUT[6:10]                       | To main debug multiplexer          |

#### Based on Arm® Cortex®-M4F-single





# 20 Triggers one-to-one

#### Table 20-1 Triggers 1:1

| Input     | Trigger in                            | Trigger out                 | Description                                                                                 |
|-----------|---------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------|
| MUX Group | 0: TCPWM0 to LIN0 Triggers            | ·                           |                                                                                             |
| 0:11      | TCPWM0_16_TR_OUT0[0:11]               | LINO_CMD_TR_IN[0:11]        | TCPWM0 (Group #0 Counter #00 to #07) to LIN0                                                |
| MUX Group | 1: TCPWM0 to PASS SARx direct connect |                             |                                                                                             |
| 0         | TCPWM0_16M_TR_OUT1[0]                 | PASS0_CH_TR_IN[0]           | TCPWM0 Group #1 Counter #00 (PWM0_M_0) to SAR0 ch#0                                         |
| 1         | TCPWM0_16M_TR_OUT1[1]                 | PASS0_CH_TR_IN[1]           | TCPWM0 Group #1 Counter #03 (PWM0_M_3) to SAR0 ch#1                                         |
| 2         | TCPWM0_16M_TR_OUT1[2]                 | PASS0_CH_TR_IN[2]           | TCPWM0 Group #1 Counter #06 (PWM0_M_6) to SAR0 ch#2                                         |
| 3         | TCPWM0_16M_TR_OUT1[3]                 | PASS0_CH_TR_IN[3]           | TCPWM0 Group #1 Counter #09 (PWM0_M_9) to SAR0 ch#3                                         |
| 4:23      | TCPWM0_16_TR_OUT1[0:19]               | PASSO_CH_TR_IN[4:23]        | TCPWM0 Group #0 Counter #00 through 19 (PWM0_0 to PWM0_19) to SAR0 ch#4 through SAR0 ch#23  |
| 24        | TCPWM0_16M_TR_OUT1[4]                 | PASSO_CH_TR_IN[32]          | TCPWM0 Group #1 Counter #01 (PWM0_M_1) to SAR1 ch#0                                         |
| 25        | TCPWM0_16M_TR_OUT1[5]                 | PASS0_CH_TR_IN[33]          | TCPWM0 Group #1 Counter #04 (PWM0_M_4) to SAR1 ch#1                                         |
| 26        | TCPWM0_16M_TR_OUT1[6]                 | PASS0_CH_TR_IN[34]          | TCPWM0 Group #1 Counter #07 (PWM0_M_7) to SAR1 ch#2                                         |
| 27        | TCPWM0_16M_TR_OUT1[7]                 | PASS0_CH_TR_IN[35]          | TCPWM0 Group #1 Counter #10 (PWM0_M_10) to SAR1 ch#3                                        |
| 28:55     | TCPWM0_16_TR_OUT1[20:47]              | PASS0_CH_TR_IN[36:63]       | TCPWM0 Group #0 Counter #20 through 47 (PWM0_20 to PWM0_47) to SAR1 ch#4 through SAR1 ch#31 |
| 56        | TCPWM0_16M_TR_OUT1[8]                 | PASSO_CH_TR_IN[64]          | TCPWM0 Group #1 Counter #02 (PWM0_M_2) to SAR2 ch#0                                         |
| 57        | TCPWM0_16M_TR_OUT1[9]                 | PASSO_CH_TR_IN[65]          | TCPWM0 Group #1 Counter #05 (PWM0_M_5) to SAR2 ch#1                                         |
| 58        | TCPWM0_16M_TR_OUT1[10]                | PASSO_CH_TR_IN[66]          | TCPWM0 Group #1 Counter #08 (PWM0_M_8) to SAR2 ch#2                                         |
| 59        | TCPWM0_16M_TR_OUT1[11]                | PASSO_CH_TR_IN[67]          | TCPWM0 Group #1 Counter #11 (PWM0_M_11) to SAR2 ch#3                                        |
| 60:63     | TCPWM0_16_TR_OUT1[48:51]              | PASSO_CH_TR_IN[68:71]       | TCPWM0 Group #0 Counter #48 through 51 (PWM0_48 to PWM0_51) to SAR2 ch#4 through SAR2 ch#7  |
| MUX Group | 2: PASS SARx to P-DMA0 direct connect |                             |                                                                                             |
| 0:23      | PASS0_CH_DONE_TR_OUT[0:23]            | PDMA0_TR_IN[28:51]          | PASS SAR0 [0:23] to P-DMA0 direct connect                                                   |
| 24:55     | PASSO_CH_DONE_TR_OUT[32:63]           | PDMA0_TR_IN[52:83]          | PASS SAR1 [0:31] to P-DMA0 direct connect                                                   |
| 56:63     | PASS0_CH_DONE_TR_OUT[64:71]           | PDMA0_TR_IN[84:91]          | PASS SAR2 [0:8] to P-DMA0 direct connect                                                    |
| MUX Group | 3: PASS SARx to TCPWM0 direct connect | ·                           |                                                                                             |
| 0         | PASS0_CH_RANGEVIO_TR_OUT[0]           | TCPWM0_16M_ONE_CNT_TR_IN[0] | SAR0 ch#0 <sup>[33]</sup> , range violation to TCPWM0 Group #1 Counter #00 trig=2           |
| 1         | PASSO_CH_RANGEVIO_TR_OUT[1]           | TCPWM0_16M_ONE_CNT_TR_IN[3] | SAR0 ch#1, range violation to TCPWM0 Group #1 Counter #03 trig=2                            |
| 2         | PASSO_CH_RANGEVIO_TR_OUT[2]           | TCPWM0_16M_ONE_CNT_TR_IN[6] | SAR0 ch#2, range violation to TCPWM0 Group #1 Counter #06 trig=2                            |
| 3         | PASSO_CH_RANGEVIO_TR_OUT[3]           | TCPWM0_16M_ONE_CNT_TR_IN[9] | SAR0 ch#3, range violation to TCPWM0 Group #1 Counter #09 trig=2                            |
| 4         | PASSO_CH_RANGEVIO_TR_OUT[4]           | TCPWM0_16_ONE_CNT_TR_IN[0]  | SAR0 ch#4, range violation to TCPWM0 Group #0 Counter #00 trig=2                            |
| 5         | PASSO_CH_RANGEVIO_TR_OUT[5]           | TCPWM0_16_ONE_CNT_TR_IN[1]  | SAR0 ch#5, range violation to TCPWM0 Group #0 Counter #01 trig=2                            |
| 6         | PASSO_CH_RANGEVIO_TR_OUT[6]           | TCPWM0_16_ONE_CNT_TR_IN[2]  | SAR0 ch#6, range violation to TCPWM0 Group #0 Counter #02 trig=2                            |
| 7         | PASSO_CH_RANGEVIO_TR_OUT[7]           | TCPWM0_16_ONE_CNT_TR_IN[3]  | SAR0 ch#7, range violation to TCPWM0 Group #0 Counter #03 trig=2                            |
| 8         | PASS0_CH_RANGEVIO_TR_OUT[8]           | TCPWM0_16_ONE_CNT_TR_IN[4]  | SAR0 ch#8, range violation to TCPWM0 Group #0 Counter #04 trig=2                            |
| 9         | PASS0_CH_RANGEVIO_TR_OUT[9]           | TCPWM0_16_ONE_CNT_TR_IN[5]  | SAR0 ch#9, range violation to TCPWM0 Group #0 Counter #05 trig=2                            |
| 10        | PASSO_CH_RANGEVIO_TR_OUT[10]          | TCPWM0_16_ONE_CNT_TR_IN[6]  | SAR0 ch#10, range violation to TCPWM0 Group #0 Counter #06 trig=2                           |
| 11        | PASSO_CH_RANGEVIO_TR_OUT[11]          | TCPWM0_16_ONE_CNT_TR_IN[7]  | SAR0 ch#11, range violation to TCPWM0 Group #0 Counter #07 trig=2                           |
| 12        | PASS0_CH_RANGEVIO_TR_OUT[12]          | TCPWM0_16_ONE_CNT_TR_IN[8]  | SAR0 ch#12, range violation to TCPWM0 Group #0 Counter #08 trig=2                           |
| 13        | PASS0_CH_RANGEVIO_TR_OUT[13]          | TCPWM0_16_ONE_CNT_TR_IN[9]  | SAR0 ch#13, range violation to TCPWM0 Group #0 Counter #09 trig=2                           |
| 14        | PASSO_CH_RANGEVIO_TR_OUT[14]          | TCPWM0_16_ONE_CNT_TR_IN[10] | SAR0 ch#14, range violation to TCPWM0 Group #0 Counter #10 trig=2                           |
| 15        | PASSO_CH_RANGEVIO_TR_OUT[15]          | TCPWM0_16_ONE_CNT_TR_IN[11] | SAR0 ch#15, range violation to TCPWM0 Group #0 Counter #11 trig=2                           |
| 16        | PASSO_CH_RANGEVIO_TR_OUT[16]          | TCPWM0_16_ONE_CNT_TR_IN[12] | SAR0 ch#16, range violation to TCPWM0 Group #0 Counter #12 trig=2                           |

#### Note

33.Each logical channel of SAR ADC[x] can be connected to any of the SAR ADC[x]\_y external pin. (x = 0, or 1, or, 2 and y=0 to max 31)

#### Based on Arm® Cortex®-M4F-single

Triggers one-to-one



#### Table 20-1 Triggers 1:1 (continued)

| Input | Trigger in                                                 | Trigger out                                              | Description                                                       |
|-------|------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|
| 17    | PASSO_CH_RANGEVIO_TR_OUT[17]                               | TCPWM0_16_ONE_CNT_TR_IN[13]                              | SAR0 ch#17, range violation to TCPWM0 Group #0 Counter #13 trig=2 |
| 18    | PASSO_CH_RANGEVIO_TR_OUT[18]                               | TCPWM0_16_ONE_CNT_TR_IN[14]                              | SAR0 ch#18, range violation to TCPWM0 Group #0 Counter #14 trig=2 |
| 19    | PASSO_CH_RANGEVIO_TR_OUT[19]                               | TCPWM0_16_ONE_CNT_TR_IN[15]                              | SAR0 ch#19, range violation to TCPWM0 Group #0 Counter #15 trig=2 |
| 20    | PASS0_CH_RANGEVIO_TR_OUT[20]                               | TCPWM0_16_ONE_CNT_TR_IN[16]                              | SAR0 ch#20, range violation to TCPWM0 Group #0 Counter #16 trig=2 |
| 21    | PASSO_CH_RANGEVIO_TR_OUT[21]                               | TCPWM0_16_ONE_CNT_TR_IN[17]                              | SAR0 ch#21, range violation to TCPWM0 Group #0 Counter #17 trig=2 |
| 22    | PASSO_CH_RANGEVIO_TR_OUT[22]                               | TCPWM0_16_ONE_CNT_TR_IN[18]                              | SAR0 ch#22, range violation to TCPWM0 Group #0 Counter #18 trig=2 |
| 23    | PASSO_CH_RANGEVIO_TR_OUT[23]                               | TCPWM0_16_ONE_CNT_TR_IN[19]                              | SAR0 ch#23, range violation to TCPWM0 Group #0 Counter #19 trig=2 |
| 24    | PASSO_CH_RANGEVIO_TR_OUT[32]                               | TCPWM0_16M_ONE_CNT_TR_IN[1]                              | SAR1 ch#0, range violation to TCPWM0 Group #1 Counter #01 trig=2  |
| 25    | PASSO_CH_RANGEVIO_TR_OUT[33]                               | TCPWM0_16M_ONE_CNT_TR_IN[4]                              | SAR1 ch#1, range violation to TCPWM0 Group #1 Counter #04 trig=2  |
| 26    | PASSO_CH_RANGEVIO_TR_OUT[34]                               | TCPWM0_16M_ONE_CNT_TR_IN[7]                              | SAR1 ch#2, range violation to TCPWM0 Group #1 Counter #07 trig=2  |
| 27    | PASSO_CH_RANGEVIO_TR_OUT[35]                               | TCPWM0_16M_ONE_CNT_TR_IN[10]                             | SAR1 ch#3, range violation to TCPWM0 Group #1 Counter #10 trig=2  |
| 28    | PASSO_CH_RANGEVIO_TR_OUT[36]                               | TCPWM0_16_ONE_CNT_TR_IN[20]                              | SAR1 ch#4, range violation to TCPWM0 Group #0 Counter #20 trig=2  |
| 29    | PASSO_CH_RANGEVIO_TR_OUT[37]                               | TCPWM0_16_ONE_CNT_TR_IN[21]                              | SAR1 ch#5, range violation to TCPWM0 Group #0 Counter #21 trig=2  |
| 30    | PASSO_CH_RANGEVIO_TR_OUT[38]                               | TCPWM0_16_ONE_CNT_TR_IN[22]                              | SAR1 ch#6, range violation to TCPWM0 Group #0 Counter #22 trig=2  |
| 31    | PASSO_CH_RANGEVIO_TR_OUT[39]                               | TCPWM0_16_ONE_CNT_TR_IN[23]                              | SAR1 ch#7, range violation to TCPWM0 Group #0 Counter #23 trig=2  |
| 32    | PASSO_CH_RANGEVIO_TR_OUT[40]                               | TCPWM0_16_ONE_CNT_TR_IN[24]                              | SAR1 ch#8, range violation to TCPWM0 Group #0 Counter #24 trig=2  |
| 33    | PASSO_CH_RANGEVIO_TR_OUT[41]                               | TCPWM0_16_ONE_CNT_TR_IN[25]                              | SAR1 ch#9, range violation to TCPWM0 Group #0 Counter #25 trig=2  |
| 34    | PASSO_CH_RANGEVIO_TR_OUT[42]                               | TCPWM0_16_ONE_CNT_TR_IN[26]                              | SAR1 ch#10, range violation to TCPWM0 Group #0 Counter #26 trig=2 |
| 35    | PASSO_CH_RANGEVIO_TR_OUT[43]                               | TCPWM0_16_ONE_CNT_TR_IN[27]                              | SAR1 ch#11, range violation to TCPWM0 Group #0 Counter #27 trig=2 |
| 36    | PASSO_CH_RANGEVIO_TR_OUT[44]                               | TCPWM0_16_ONE_CNT_TR_IN[28]                              | SAR1 ch#12, range violation to TCPWM0 Group #0 Counter #28 trig=2 |
| 37    | PASSO_CH_RANGEVIO_TR_OUT[45]                               | TCPWM0_16_ONE_CNT_TR_IN[29]                              | SAR1 ch#13, range violation to TCPWM0 Group #0 Counter #29 trig=2 |
| 38    | PASSO_CH_RANGEVIO_TR_OUT[46]                               | TCPWM0_16_ONE_CNT_TR_IN[30]                              | SAR1 ch#14, range violation to TCPWM0 Group #0 Counter #30 trig=2 |
| 39    | PASSO_CH_RANGEVIO_TR_OUT[47]                               | TCPWM0_16_ONE_CNT_TR_IN[31]                              | SAR1 ch#15, range violation to TCPWM0 Group #0 Counter #31 trig=2 |
| 40    | PASSO_CH_RANGEVIO_TR_OUT[48]                               | TCPWM0_16_ONE_CNT_TR_IN[32]                              | SAR1 ch#16, range violation to TCPWM0 Group #0 Counter #32 trig=2 |
| 41    | PASSO_CH_RANGEVIO_TR_OUT[49]                               | TCPWM0_16_ONE_CNT_TR_IN[33]                              | SAR1 ch#17, range violation to TCPWM0 Group #0 Counter #33 trig=2 |
| 42    | PASSO_CH_RANGEVIO_TR_OUT[50]                               | TCPWM0_16_ONE_CNT_TR_IN[34]                              | SAR1 ch#18, range violation to TCPWM0 Group #0 Counter #34 trig=2 |
| 43    | PASSO_CH_RANGEVIO_TR_OUT[51]                               | TCPWM0_16_ONE_CNT_TR_IN[35]                              | SAR1 ch#19, range violation to TCPWM0 Group #0 Counter #35 trig=2 |
| 44    | PASSO_CH_RANGEVIO_TR_OUT[52]                               | TCPWM0_16_ONE_CNT_TR_IN[36]                              | SAR1 ch#20, range violation to TCPWM0 Group #0 Counter #36 trig=2 |
| 45    | PASSO_CH_RANGEVIO_TR_OUT[53]                               | TCPWM0_16_ONE_CNT_TR_IN[37]                              | SAR1 ch#21, range violation to TCPWM0 Group #0 Counter #37 trig=2 |
| 46    | PASSO_CH_RANGEVIO_TR_OUT[54]                               | TCPWM0_16_ONE_CNT_TR_IN[38]                              | SAR1 ch#22, range violation to TCPWM0 Group #0 Counter #38 trig=2 |
| 47    | PASSO_CH_RANGEVIO_TR_OUT[55]                               | TCPWM0_16_ONE_CNT_TR_IN[39]                              | SAR1 ch#23, range violation to TCPWM0 Group #0 Counter #39 trig=2 |
| 48    | PASSO_CH_RANGEVIO_TR_OUT[56]                               | TCPWM0_16_ONE_CNT_TR_IN[40]                              | SAR1 ch#24, range violation to TCPWM0 Group #0 Counter #40 trig=2 |
| 49    | PASSO_CH_RANGEVIO_TR_OUT[57]                               | TCPWM0_16_ONE_CNT_TR_IN[41]                              | SAR1 ch#25, range violation to TCPWM0 Group #0 Counter #41 trig=2 |
| 50    | PASSO_CH_RANGEVIO_TR_OUT[58]                               | TCPWM0_16_ONE_CNT_TR_IN[42]                              | SAR1 ch#26, range violation to TCPWM0 Group #0 Counter #42 trig=2 |
| 51    | PASSO_CH_RANGEVIO_TR_OUT[59]                               | TCPWM0_16_ONE_CNT_TR_IN[43]                              | SAR1 ch#27, range violation to TCPWM0 Group #0 Counter #43 trig=2 |
| 52    | PASSO_CH_RANGEVIO_TR_OUT[60]                               | TCPWM0_16_ONE_CNT_TR_IN[44]                              | SAR1 ch#28, range violation to TCPWM0 Group #0 Counter #44 trig=2 |
| 53    | PASSO_CH_RANGEVIO_TR_OUT[61]                               | TCPWM0_16_ONE_CNT_TR_IN[45]                              | SAR1 ch#29, range violation to TCPWM0 Group #0 Counter #45 trig=2 |
| 54    | PASSO_CH_RANGEVIO_TR_OUT[62]                               | TCPWM0_16_ONE_CNT_TR_IN[46]                              | SAR1 ch#30, range violation to TCPWM0 Group #0 Counter #46 trig=2 |
| 55    | PASSO_CH_RANGEVIO_TR_OUT[63]                               | TCPWM0_16_ONE_CNT_TR_IN[47]                              | SAR1 ch#31, range violation to TCPWM0 Group #0 Counter #47 trig=2 |
| 56    | PASSO_CH_RANGEVIO_TR_OUT[63]  PASSO_CH_RANGEVIO_TR_OUT[64] | TCPWM0_16_ONE_CNT_TR_IN[47]  TCPWM0_16M_ONE_CNT_TR_IN[2] | SAR2 ch#0, range violation to TCPWM0 Group #1 Counter #47 ting-2  |
| 57    | PASSO_CH_RANGEVIO_TR_OUT[64]  PASSO_CH_RANGEVIO_TR_OUT[65] | TCPWM0_16M_ONE_CNT_TR_IN[5]                              | SAR2 ch#0, range violation to TCPWM0 Group #1 Counter #02 trig=2  |
| 58    | PASSO_CH_RANGEVIO_TR_OUT[65]  PASSO_CH_RANGEVIO_TR_OUT[66] |                                                          |                                                                   |
|       |                                                            | TCPWM0_16M_ONE_CNT_TR_IN[8]                              | SAR2 ch#2, range violation to TCPWM0 Group #1 Counter #18 trig=2  |
| 59    | PASSO_CH_RANGEVIO_TR_OUT[67]                               | TCPWM0_16M_ONE_CNT_TR_IN[11]                             | SAR2 ch#4, range violation to TCPWM0 Group #1 Counter #11 trig=2  |
| 60    | PASSO_CH_RANGEVIO_TR_OUT[68]                               | TCPWM0_16_ONE_CNT_TR_IN[48]                              | SAR2 ch#4, range violation to TCPWM0 Group #0 Counter #48 trig=2  |
| 61    | PASSO_CH_RANGEVIO_TR_OUT[69]                               | TCPWM0_16_ONE_CNT_TR_IN[49]                              | SAR2 ch#5, range violation to TCPWM0 Group #0 Counter #49 trig=2  |





Table 20-1 Triggers 1:1 (continued)

| Input                 | Trigger in                                     | Trigger out                            | Description                                                              |
|-----------------------|------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------|
| 52                    | PASSO_CH_RANGEVIO_TR_OUT[70]                   | TCPWM0_16_ONE_CNT_TR_IN[50]            | SAR2 ch#6, range violation to TCPWM0 Group #0 Counter #50 trig=2         |
| 63                    | PASSO_CH_RANGEVIO_TR_OUT[71]                   | TCPWM0_16_ONE_CNT_TR_IN[51]            | SAR2 ch#7, range violation to TCPWM0 Group #0 Counter #51 trig=2         |
| MUX Group             | 1: CAN0 to P-DMA0 Triggers                     |                                        |                                                                          |
| )                     | CAN0_DBG_TR_OUT[0]                             | PDMA0_TR_IN[16]                        | CANO, Channel #0 P-DMA0 trigger                                          |
| 1                     | CAN0_FIFO0_TR_OUT[0]                           | PDMA0_TR_IN[17]                        | CAN0, Channel #0 FIFO0 trigger                                           |
| 2                     | CAN0_FIFO1_TR_OUT[0]                           | PDMA0_TR_IN[18]                        | CAN0, Channel #0 FIFO1 trigger                                           |
| 3                     | CAN0_DBG_TR_OUT[1]                             | PDMA0_TR_IN[19]                        | CAN0, Channel #1 P-DMA0 trigger                                          |
| 4                     | CAN0_FIFO0_TR_OUT[1]                           | PDMA0_TR_IN[20]                        | CAN0, Channel #1 FIFO0 trigger                                           |
| 5                     | CAN0_FIFO1_TR_OUT[1]                           | PDMA0_TR_IN[21]                        | CAN0, Channel #1 FIFO1 trigger                                           |
| 6                     | CAN0_DBG_TR_OUT[2]                             | PDMA0_TR_IN[22]                        | CAN0, Channel #2 P-DMA0 trigger                                          |
| 7                     | CAN0_FIFO0_TR_OUT[2]                           | PDMA0_TR_IN[23]                        | CAN0, Channel #2 FIFO0 trigger                                           |
| 8                     | CAN0_FIFO1_TR_OUT[2]                           | PDMA0_TR_IN[24]                        | CAN0, Channel #2 FIFO1 trigger                                           |
| 9                     | CAN0_DBG_TR_OUT[3]                             | PDMA0_TR_IN[25]                        | CANO, Channel #3 P-DMA0 trigger                                          |
| 10                    | CAN0_FIFO0_TR_OUT[3]                           | PDMA0_TR_IN[26]                        | CAN0, Channel #3 FIFO0 trigger                                           |
| 11                    | CAN0_FIFO1_TR_OUT[3]                           | PDMA0_TR_IN[27]                        | CAN0, Channel #3 FIFO1 trigger                                           |
| MUX Group !           | 5: CAN1 to P-DMA1 triggers                     |                                        |                                                                          |
| 0                     | CAN1_DBG_TR_OUT[0]                             | PDMA1_TR_IN[24]                        | CAN1, Channel #0 P-DMA01 trigger                                         |
| 1                     | CAN1_FIFO0_TR_OUT[0]                           | PDMA1_TR_IN[25]                        | CAN1, Channel #0 FIFO0 trigger                                           |
| 2                     | CAN1_FIFO1_TR_OUT[0]                           | PDMA1_TR_IN[26]                        | CAN1, Channel #0 FIFO1 trigger                                           |
| 3                     | CAN1_DBG_TR_OUT[1]                             | PDMA1_TR_IN[27]                        | CAN1, Channel #1 P-DMA1 trigger                                          |
| 4                     | CAN1_FIFO0_TR_OUT[1]                           | PDMA1_TR_IN[28]                        | CAN1, Channel #1 FIFO0 trigger                                           |
| 5                     | CAN1_FIFO1_TR_OUT[1]                           | PDMA1_TR_IN[29]                        | CAN1, Channel #1 FIFO1 trigger                                           |
| 6                     | CAN1_DBG_TR_OUT[2]                             | PDMA1_TR_IN[30]                        | CAN1, Channel #2 P-DMA1 trigger                                          |
| 7                     | CAN1_FIFO0_TR_OUT[2]                           | PDMA1_TR_IN[31]                        | CAN1, Channel #2 FIFO0 trigger                                           |
| 8                     | CAN1_FIFO1_TR_OUT[2]                           | PDMA1_TR_IN[32]                        | CAN1, Channel #2 FIFO1 trigger                                           |
| 9                     | CAN1_DBG_TR_OUT[3]                             | PDMA1_TR_IN[33]                        | CAN1, Channel #3 P-DMA1 trigger                                          |
| 10                    | CAN1_FIFO0_TR_OUT[3]                           | PDMA1_TR_IN[34]                        | CAN1, Channel #3 FIFO0 trigger                                           |
| 11                    | CAN1_FIFO1_TR_OUT[3]                           | PDMA1_TR_IN[35]                        | CAN1, Channel #3 FIFO1 trigger                                           |
| MUX Group             | I.<br>5:Acknowledge triggers from P-DMA0 to CA | N0                                     |                                                                          |
| 0                     | PDMA0_TR_OUT[16]                               | CAN0_DBG_TR_ACK[0]                     | CAN0, Channel #0 P-DMA0 acknowledge                                      |
| 1                     | PDMA0_TR_OUT[19]                               | CAN0_DBG_TR_ACK[1]                     | CAN0, Channel #1 P-DMA0 acknowledge                                      |
| 2                     | PDMA0_TR_OUT[22]                               | CANO_DBG_TR_ACK[2]                     | CANO, Channel #2 P-DMA0 acknowledge                                      |
| 3                     | PDMA0 TR OUT[25]                               | CANO_DBG_TR_ACK[3]                     | CANO, Channel #3 P-DMA0 acknowledge                                      |
|                       | 7: Acknowledge triggers from P-DMA1 to CA      |                                        | out, enametrio i pinno dell'iomedge                                      |
| <b>мох бгоир</b><br>0 | PDMA1_TR_OUT[24]                               | CAN1_DBG_TR_ACK[0]                     | CAN1, Channel #0 P-DMA1 acknowledge                                      |
| 1                     |                                                | CAN1_DBG_TR_ACK[0]  CAN1_DBG_TR_ACK[1] | CAN1, Channel #1 P-DMA1 acknowledge  CAN1, Channel #1 P-DMA1 acknowledge |
| 2                     | PDMA1_TR_OUT[27]  PDMA1_TR_OUT[30]             | CAN1_DBG_TR_ACK[1]  CAN1_DBG_TR_ACK[2] | CAN1, Channel #2 P-DMA1 acknowledge  CAN1, Channel #2 P-DMA1 acknowledge |
| <u></u><br>3          | PDMA1_TR_OUT[30]  PDMA1_TR_OUT[33]             | CAN1_DBG_TR_ACK[2]  CAN1_DBG_TR_ACK[3] | CAN1, Channel #2 P-DMA1 acknowledge  CAN1, Channel #3 P-DMA1 acknowledge |
|                       |                                                | CVIAT_DDQ_LL_VCV[2]                    | CANA, CHAIIITEE #3 F-DIMAL ACKITOWIEUGE                                  |
| MOX Group 8           | SCBA TO P-DMA1 Triggers                        | DDMA1 TD IN[8]                         | SCRATY to D. DMA1 Trigger                                                |
| 0<br><br>1            | SCB0_TX_TR_OUT                                 | PDMA1_TR_IN[8]                         | SCB0 TX to P-DMA1 Trigger SCB0 RX to P-DMA1 Trigger                      |
| 1<br><br>2            | SCB0_RX_TR_OUT                                 | PDMA1_TR_IN[9]                         | SCB0 RX to P-DMA1 Trigger  SCB1 TX to P-DMA1 Trigger                     |
| 2<br>3                | SCB1_TX_TR_OUT                                 | PDMA1_TR_IN[10]                        | SCB1 TX to P-DMA1 Trigger                                                |
|                       | SCB1_RX_TR_OUT                                 | PDMA1_TR_IN[11]                        | SCB1 RX to P-DMA1 Trigger                                                |
| 4                     | SCB2_TX_TR_OUT                                 | PDMA1_TR_IN[12]                        | SCB2 TX to P-DMA1 Trigger                                                |





Table 20-1Triggers 1:1 (continued)

| Input     | Trigger in                  | Trigger out          | Description                                           |
|-----------|-----------------------------|----------------------|-------------------------------------------------------|
| 5         | SCB2_RX_TR_OUT              | PDMA1_TR_IN[13]      | SCB2 RX to P-DMA1 Trigger                             |
| 6         | SCB3_TX_TR_OUT              | PDMA1_TR_IN[14]      | SCB3 TX to P-DMA1 Trigger                             |
| 7         | SCB3_RX_TR_OUT              | PDMA1_TR_IN[15]      | SCB3 RX to P-DMA1 Trigger                             |
| 8         | SCB4_TX_TR_OUT              | PDMA1_TR_IN[16]      | SCB4 TX to P-DMA1 Trigger                             |
| 9         | SCB4_RX_TR_OUT              | PDMA1_TR_IN[17]      | SCB4 RX to P-DMA1 Trigger                             |
| 10        | SCB5_TX_TR_OUT              | PDMA1_TR_IN[18]      | SCB5 TX to P-DMA1 Trigger                             |
| 11        | SCB5_RX_TR_OUT              | PDMA1_TR_IN[19]      | SCB5 RX to P-DMA1 Trigger                             |
| 12        | SCB6_TX_TR_OUT              | PDMA1_TR_IN[20]      | SCB6 TX to P-DMA1 Trigger                             |
| 13        | SCB6_RX_TR_OUT              | PDMA1_TR_IN[21]      | SCB6 RX to P-DMA1 Trigger                             |
| 14        | SCB7_TX_TR_OUT              | PDMA1_TR_IN[22]      | SCB7 TX to P-DMA1 Trigger                             |
| 15        | SCB7_RX_TR_OUT              | PDMA1_TR_IN[23]      | SCB7 RX to P-DMA1 Trigger                             |
| MUX Group | 9: TCPWM0 to CXPI Triggers  | <u>.</u>             |                                                       |
| 0:3       | TCPWM0_16_TR_OUT0[16:19]    | CXPI0_CMD_TR_IN[0:3] | TCPWM0 Group #0 (Counter #16 to #19) to CXPI0 Trigger |
| MUX Group | 10: CXPI to P-DMA1 Triggers | <u>.</u>             | ·                                                     |
| 0:3       | CXPI_TX_TR_OUT[0:3]         | PDMA1_TR_IN[36:39]   | CXPI0 TX to P-DMA1 Triggers                           |
| 4:7       | CXPI_RX_TR_OUT[0:3]         | PDMA1_TR_IN[40:43]   | CXPI0 RX to P-DMA1 Triggers                           |

#### Based on Arm® Cortex®-M4F-single

Peripheral clocks



# 21 Peripheral clocks

Table 21-1 Peripheral clock assignments

| Output | Destination               | Description       |
|--------|---------------------------|-------------------|
| 0      | PCLK_CPUSS_CLOCK_TRACE_IN | Trace clock       |
| 1      | PCLK_SMARTIO12_CLOCK      | SMART I/O #12     |
| 2      | PCLK_SMARTIO13_CLOCK      | SMART I/O #13     |
| 3      | PCLK_SMARTIO14_CLOCK      | SMART I/O #14     |
| 4      | PCLK_SMARTIO15_CLOCK      | SMART I/O #15     |
| 5      | PCLK_SMARTIO17_CLOCK      | SMART I/O #17     |
| 6      | PCLK_CANFD0_CLOCK_CAN0    | CANO, Channel #0  |
| 7      | PCLK_CANFD0_CLOCK_CAN1    | CANO, Channel #1  |
| 8      | PCLK_CANFD0_CLOCK_CAN2    | CANO, Channel #2  |
| 9      | PCLK_CANFD0_CLOCK_CAN3    | CANO, Channel #3  |
| 10     | PCLK_CANFD1_CLOCK_CAN0    | CAN1, Channel #0  |
| 11     | PCLK_CANFD1_CLOCK_CAN1    | CAN1, Channel #1  |
| 12     | PCLK_CANFD1_CLOCK_CAN2    | CAN1, Channel #2  |
| 13     | PCLK_CANFD1_CLOCK_CAN3    | CAN1, Channel #3  |
| 14     | PCLK_LIN0_CLOCK_CH_EN0    | LIN0, Channel #0  |
| 15     | PCLK_LIN0_CLOCK_CH_EN1    | LIN0, Channel #1  |
| 16     | PCLK_LIN0_CLOCK_CH_EN2    | LIN0, Channel #2  |
| 17     | PCLK_LIN0_CLOCK_CH_EN3    | LIN0, Channel #3  |
| 18     | PCLK_LIN0_CLOCK_CH_EN4    | LIN0, Channel #4  |
| 19     | PCLK_LIN0_CLOCK_CH_EN5    | LIN0, Channel #5  |
| 20     | PCLK_LIN0_CLOCK_CH_EN6    | LIN0, Channel #6  |
| 21     | PCLK_LIN0_CLOCK_CH_EN7    | LIN0, Channel #7  |
| 22     | PCLK_LIN0_CLOCK_CH_EN8    | LIN0, Channel #8  |
| 23     | PCLK_LIN0_CLOCK_CH_EN9    | LIN0, Channel #9  |
| 24     | PCLK_LIN0_CLOCK_CH_EN10   | LIN0, Channel #10 |
| 25     | PCLK_LIN0_CLOCK_CH_EN11   | LIN0, Channel #11 |
| 26     | PCLK_CXPI0_CLOCK_CH_EN0   | CXPI0 Channel #0  |
| 27     | PCLK_CXPIO_CLOCK_CH_EN1   | CXPI0 Channel #1  |
| 28     | PCLK_CXPI0_CLOCK_CH_EN2   | CXPI0 Channel #2  |
| 29     | PCLK_CXPIO_CLOCK_CH_EN3   | CXPI0 Channel #3  |
| 30     | PCLK_SCB0_CLOCK           | SCB0              |
| 31     | PCLK_SCB1_CLOCK           | SCB1              |
| 32     | PCLK_SCB2_CLOCK           | SCB2              |
| 33     | PCLK_SCB3_CLOCK           | SCB3              |
| 34     | PCLK_SCB4_CLOCK           | SCB4              |
| 35     | PCLK_SCB5_CLOCK           | SCB5              |
| 36     | PCLK_SCB6_CLOCK           | SCB6              |
| 37     | PCLK_SCB7_CLOCK           | SCB7              |

#### Based on Arm® Cortex®-M4F-single

Peripheral clocks



Peripheral clock assignments (continued) **Table 21-1** 

| 19DIG 51-1 | Peripheral clock assignments (continue | u)                           |
|------------|----------------------------------------|------------------------------|
| Output     | Destination                            | Description                  |
| 38         | PCLK_PASS0_CLOCK_SAR0                  | SAR0                         |
| 39         | PCLK_PASS0_CLOCK_SAR1                  | SAR1                         |
| 40         | PCLK_PASS0_CLOCK_SAR2                  | SAR2                         |
| 41         | PCLK_TCPWM0_CLOCKS0                    | TCPWM0 Group #0, Counter #0  |
| 42         | PCLK_TCPWM0_CLOCKS1                    | TCPWM0 Group #0, Counter #1  |
| 43         | PCLK_TCPWM0_CLOCKS2                    | TCPWM0 Group #0, Counter #2  |
| 44         | PCLK_TCPWM0_CLOCKS3                    | TCPWM0 Group #0, Counter #3  |
| 45         | PCLK_TCPWM0_CLOCKS4                    | TCPWM0 Group #0, Counter #4  |
| 46         | PCLK_TCPWM0_CLOCKS5                    | TCPWM0 Group #0, Counter #5  |
| 47         | PCLK_TCPWM0_CLOCKS6                    | TCPWM0 Group #0, Counter #6  |
| 48         | PCLK_TCPWM0_CLOCKS7                    | TCPWM0 Group #0, Counter #7  |
| 49         | PCLK_TCPWM0_CLOCKS8                    | TCPWM0 Group #0, Counter #8  |
| 50         | PCLK_TCPWM0_CLOCKS9                    | TCPWM0 Group #0, Counter #9  |
| 51         | PCLK_TCPWM0_CLOCKS10                   | TCPWM0 Group #0, Counter #10 |
| 52         | PCLK_TCPWM0_CLOCKS11                   | TCPWM0 Group #0, Counter #11 |
| 53         | PCLK_TCPWM0_CLOCKS12                   | TCPWM0 Group #0, Counter #12 |
| 54         | PCLK_TCPWM0_CLOCKS13                   | TCPWM0 Group #0, Counter #13 |
| 55         | PCLK_TCPWM0_CLOCKS14                   | TCPWM0 Group #0, Counter #14 |
| 56         | PCLK_TCPWM0_CLOCKS15                   | TCPWM0 Group #0, Counter #15 |
| 57         | PCLK_TCPWM0_CLOCKS16                   | TCPWM0 Group #0, Counter #16 |
| 58         | PCLK_TCPWM0_CLOCKS17                   | TCPWM0 Group #0, Counter #17 |
| 59         | PCLK_TCPWM0_CLOCKS18                   | TCPWM0 Group #0, Counter #18 |
| 60         | PCLK_TCPWM0_CLOCKS19                   | TCPWM0 Group #0, Counter #19 |
| 61         | PCLK_TCPWM0_CLOCKS20                   | TCPWM0 Group #0, Counter #20 |
| 62         | PCLK_TCPWM0_CLOCKS21                   | TCPWM0 Group #0, Counter #21 |
| 63         | PCLK_TCPWM0_CLOCKS22                   | TCPWM0 Group #0, Counter #22 |
| 64         | PCLK_TCPWM0_CLOCKS23                   | TCPWM0 Group #0, Counter #23 |
| 65         | PCLK_TCPWM0_CLOCKS24                   | TCPWM0 Group #0, Counter #24 |
| 66         | PCLK_TCPWM0_CLOCKS25                   | TCPWM0 Group #0, Counter #25 |
| 67         | PCLK_TCPWM0_CLOCKS26                   | TCPWM0 Group #0, Counter #26 |
| 68         | PCLK_TCPWM0_CLOCKS27                   | TCPWM0 Group #0, Counter #27 |
| 69         | PCLK_TCPWM0_CLOCKS28                   | TCPWM0 Group #0, Counter #28 |
| 70         | PCLK_TCPWM0_CLOCKS29                   | TCPWM0 Group #0, Counter #29 |
| 71         | PCLK_TCPWM0_CLOCKS30                   | TCPWM0 Group #0, Counter #30 |
| 72         | PCLK_TCPWM0_CLOCKS31                   | TCPWM0 Group #0, Counter #31 |
| 73         | PCLK_TCPWM0_CLOCKS32                   | TCPWM0 Group #0, Counter #32 |
| 74         | PCLK_TCPWM0_CLOCKS33                   | TCPWM0 Group #0, Counter #33 |
| 75         | PCLK_TCPWM0_CLOCKS34                   | TCPWM0 Group #0, Counter #34 |
| 76         | PCLK_TCPWM0_CLOCKS35                   | TCPWM0 Group #0, Counter #35 |
| 77         | PCLK_TCPWM0_CLOCKS36                   | TCPWM0 Group #0, Counter #36 |

# Based on Arm® Cortex®-M4F-single

Peripheral clocks



 Table 21-1
 Peripheral clock assignments (continued)

| Table 21-1 |                       |                              |  |  |  |
|------------|-----------------------|------------------------------|--|--|--|
| Output     | Destination           | Description                  |  |  |  |
| 78         | PCLK_TCPWM0_CLOCKS37  | TCPWM0 Group #0, Counter #37 |  |  |  |
| 79         | PCLK_TCPWM0_CLOCKS38  | TCPWM0 Group #0, Counter #38 |  |  |  |
| 80         | PCLK_TCPWM0_CLOCKS39  | TCPWM0 Group #0, Counter #39 |  |  |  |
| 81         | PCLK_TCPWM0_CLOCKS40  | TCPWM0 Group #0, Counter #40 |  |  |  |
| 82         | PCLK_TCPWM0_CLOCKS41  | TCPWM0 Group #0, Counter #41 |  |  |  |
| 83         | PCLK_TCPWM0_CLOCKS42  | TCPWM0 Group #0, Counter #42 |  |  |  |
| 84         | PCLK_TCPWM0_CLOCKS43  | TCPWM0 Group #0, Counter #43 |  |  |  |
| 85         | PCLK_TCPWM0_CLOCKS44  | TCPWM0 Group #0, Counter #44 |  |  |  |
| 86         | PCLK_TCPWM0_CLOCKS45  | TCPWM0 Group #0, Counter #45 |  |  |  |
| 87         | PCLK_TCPWM0_CLOCKS46  | TCPWM0 Group #0, Counter #46 |  |  |  |
| 88         | PCLK_TCPWM0_CLOCKS47  | TCPWM0 Group #0, Counter #47 |  |  |  |
| 89         | PCLK_TCPWM0_CLOCKS48  | TCPWM0 Group #0, Counter #48 |  |  |  |
| 90         | PCLK_TCPWM0_CLOCKS49  | TCPWM0 Group #0, Counter #49 |  |  |  |
| 91         | PCLK_TCPWM0_CLOCKS50  | TCPWM0 Group #0, Counter #50 |  |  |  |
| 92         | PCLK_TCPWM0_CLOCKS51  | TCPWM0 Group #0, Counter #51 |  |  |  |
| 93         | PCLK_TCPWM0_CLOCKS52  | TCPWM0 Group #0, Counter #52 |  |  |  |
| 94         | PCLK_TCPWM0_CLOCKS53  | TCPWM0 Group #0, Counter #53 |  |  |  |
| 95         | PCLK_TCPWM0_CLOCKS54  | TCPWM0 Group #0, Counter #54 |  |  |  |
| 96         | PCLK_TCPWM0_CLOCKS55  | TCPWM0 Group #0, Counter #55 |  |  |  |
| 97         | PCLK_TCPWM0_CLOCKS56  | TCPWM0 Group #0, Counter #56 |  |  |  |
| 98         | PCLK_TCPWM0_CLOCKS57  | TCPWM0 Group #0, Counter #57 |  |  |  |
| 99         | PCLK_TCPWM0_CLOCKS58  | TCPWM0 Group #0, Counter #58 |  |  |  |
| 100        | PCLK_TCPWM0_CLOCKS59  | TCPWM0 Group #0, Counter #59 |  |  |  |
| 101        | PCLK_TCPWM0_CLOCKS60  | TCPWM0 Group #0, Counter #60 |  |  |  |
| 102        | PCLK_TCPWM0_CLOCKS61  | TCPWM0 Group #0, Counter #61 |  |  |  |
| 103        | PCLK_TCPWM0_CLOCKS62  | TCPWM0 Group #0, Counter #62 |  |  |  |
| 104        | PCLK_TCPWM0_CLOCKS256 | TCPWM0 Group #1, Counter #0  |  |  |  |
| 105        | PCLK_TCPWM0_CLOCKS257 | TCPWM0 Group #1, Counter #1  |  |  |  |
| 106        | PCLK_TCPWM0_CLOCKS258 | TCPWM0 Group #1, Counter #2  |  |  |  |
| 107        | PCLK_TCPWM0_CLOCKS259 | TCPWM0 Group #1, Counter #3  |  |  |  |
| 108        | PCLK_TCPWM0_CLOCKS260 | TCPWM0 Group #1, Counter #4  |  |  |  |
| 109        | PCLK_TCPWM0_CLOCKS261 | TCPWM0 Group #1, Counter #5  |  |  |  |
| 110        | PCLK_TCPWM0_CLOCKS262 | TCPWM0 Group #1, Counter #6  |  |  |  |
| 111        | PCLK_TCPWM0_CLOCKS263 | TCPWM0 Group #1, Counter #7  |  |  |  |
| 112        | PCLK_TCPWM0_CLOCKS264 | TCPWM0 Group #1, Counter #8  |  |  |  |
| 113        | PCLK_TCPWM0_CLOCKS265 | TCPWM0 Group #1, Counter #9  |  |  |  |
| 114        | PCLK_TCPWM0_CLOCKS266 | TCPWM0 Group #1, Counter #10 |  |  |  |
| 115        | PCLK_TCPWM0_CLOCKS267 | TCPWM0 Group #1, Counter #11 |  |  |  |
| 116        | PCLK_TCPWM0_CLOCKS512 | TCPWM0 Group #2, Counter #0  |  |  |  |
| 117        | PCLK_TCPWM0_CLOCKS513 | TCPWM0 Group #2, Counter #1  |  |  |  |
| -          | 1                     |                              |  |  |  |





 Table 21-1
 Peripheral clock assignments (continued)

| Output | Destination           | Description                 |  |  |
|--------|-----------------------|-----------------------------|--|--|
| 118    | PCLK_TCPWM0_CLOCKS514 | TCPWM0 Group #2, Counter #2 |  |  |
| 119    | PCLK_TCPWM0_CLOCKS515 | TCPWM0 Group #2, Counter #3 |  |  |
| 120    | PCLK_TCPWM0_CLOCKS516 | TCPWM0 Group #2, Counter #4 |  |  |
| 121    | PCLK_TCPWM0_CLOCKS517 | TCPWM0 Group #2, Counter #5 |  |  |
| 122    | PCLK_TCPWM0_CLOCKS518 | TCPWM0 Group #2, Counter #6 |  |  |
| 123    | PCLK_TCPWM0_CLOCKS519 | TCPWM0 Group #2, Counter #7 |  |  |

# Based on Arm® Cortex®-M4F-single

**Faults** 



# 22 Faults

# Table 22-1 Fault assignments

| Fault | Source           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0     | CPUSS_MPU_VIO_0  | CM0+ SMPU violation DATA0[31:0]: Violating address. DATA1[0]: User read. DATA1[1]: User write. DATA1[2]: User execute. DATA1[3]: Privileged read. DATA1[4]: Privileged write. DATA1[5]: Privileged execute. DATA1[6]: Non-secure. DATA1[6]: Non-secure. DATA1[1:8]: Master identifier. DATA1[1:9]: Protection context identifier. DATA1[31]: '0' MPU violation; '1': SMPU violation.                                                                            |  |  |  |
| 1     | CPUSS_MPU_VIO_1  | CRYPTO SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 2     | CPUSS_MPU_VIO_2  | P-DMA0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 3     | CPUSS_MPU_VIO_3  | P-DMA1 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 4     | CPUSS_MPU_VIO_4  | M-DMA0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 15    | CPUSS_MPU_VIO_15 | Test Controller MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 16    | CPUSS_MPU_VIO_16 | CM4 system bus AHB-Lite interface MPU violation. See CPUSS_MPU_VIO_0 description                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 17    | CPUSS_MPU_VIO_17 | CM4 code bus AHB-Lite interface MPU violation for non flash controller accesses. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 18    | CPUSS_MPU_VIO_18 | CM4 code bus AHB-Lite interface MPU violation for flash controller accesses. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 26    | PERI_PERI_C_ECC  | Peripheral protection SRAM correctable ECC violation DATA0[10:0]: Violating address. DATA1[7:0]: Syndrome of SRAM word.                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 27    | PERI_PERI_NC_ECC | Peripheral protection SRAM non-correctable ECC violation                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 28    | PERI_MS_VIO_0    | CM0+ Peripheral Master Interface PPU violation DATA0[31:0]: Violating address.  DATA1[0]: User read.  DATA1[1]: User write.  DATA1[2]: User execute.  DATA1[3]: Privileged read.  DATA1[4]: Privileged write.  DATA1[5]: Privileged execute.  DATA1[6]: Non-secure.  DATA1[1:8]: Master identifier.  DATA1[1:1:2]: Protection context identifier.  DATA1[31:28]: "0": master interface, PPU violation, "1': timeout detected, "2": bus error, other: undefined. |  |  |  |
| 29    | PERI_MS_VIO_1    | CM4 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 30    | PERI_MS_VIO_2    | P-DMA0 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 31    | PERI_MS_VIO_3    | P-DMA1 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 32    | PERI_GROUP_VIO_0 | Peripheral Group #0 violation. DATA0[31:0]: Violating address. DATA1[0]: User read. DATA1[1]: User write. DATA1[2]: User execute. DATA1[3]: Privileged read. DATA1[4]: Privileged write. DATA1[5]: Privileged execute. DATA1[6]: Non-secure. DATA1[11:8]: Master identifier. DATA1[15:12]: Protection context identifier. DATA1[31:28]: "0": decoder or peripheral bus error, other: undefined.                                                                 |  |  |  |
| 33    | PERI_GROUP_VIO_1 | Peripheral Group #1 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 34    | PERI_GROUP_VIO_2 | Peripheral Group #2 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 35    | PERI_GROUP_VIO_3 | Peripheral Group #3 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 37    | PERI_GROUP_VIO_5 | Peripheral Group #5 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 38    | PERI_GROUP_VIO_6 | Peripheral Group #6 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 41    | PERI_GROUP_VIO_9 | Peripheral Group #9 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|       | <u> </u>         | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |

# Based on Arm® Cortex®-M4F-single

**Faults** 



 Table 22-1
 Fault assignments (continued)

| Fault | Source                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48    | CPUSS_FLASHC_MAIN_BUS_ERROR | Flash controller main flash bus error FAULT_DATA0[26:0]: Violating address. Append 5'b00010 as most significant bits to derive 32-bit system address. FAULT_DATA1[11:8]: Master identifier.                                                                                                                                                                                                                                 |
| 49    | CPUSS_FLASHC_MAIN_C_ECC     | Flash controller main flash correctable ECC violation DATA[26:0]: Violating address. Append 5'b00010 as most significant bits to derive 32-bit system address. DATA1[7:0]: Syndrome of 64-bit word (at address offset 0x00). DATA1[15:8]: Syndrome of 64-bit word (at address offset 0x08). DATA1[23:16]: Syndrome of 64-bit word (at address offset 0x10). DATA1[31:24]: Syndrome of 64-bit word (at address offset 0x18). |
| 50    | CPUSS_FLASHC_MAIN_NC_ECC    | Flash controller main flash non-correctable ECC violation. See CPUSS_FLASHC_MAIN_C_ECC description.                                                                                                                                                                                                                                                                                                                         |
| 51    | CPUSS_FLASHC_WORK_BUS_ERROR | Flash controller work-flash bus error. See CPUSS_FLASHC_MAIN_BUS_ERR description.                                                                                                                                                                                                                                                                                                                                           |
| 52    | CPUSS_FLASHC_WORK_C_ECC     | Flash controller work flash correctable ECC violation. DATA0[26:0]: Violating address. Append 5'b00010 as most significant bits to derive 32-bit system address. DATA1[6:0]: Syndrome of 32-bit word.                                                                                                                                                                                                                       |
| 53    | CPUSS_FLASHC_WORK_NC_ECC    | Flash controller work-flash non-correctable ECC violation. See CPUSS_FLASHC_WORK_C_ECC description.                                                                                                                                                                                                                                                                                                                         |
| 54    | CPUSS_FLASHC_CM0_CA_C_ECC   | Flash controller CM0+ cache correctable ECC violation. DATA0[26:0]: Violating address. DATA1[6:0]: Syndrome of 32-bit SRAM word (at address offset 0x0). DATA1[14:8]: Syndrome of 32-bit SRAM word (at address offset 0x4). DATA1[22:16]: Syndrome of 32-bit SRAM word (at address offset 0x8). DATA1[30:24]: Syndrome of 32-bit SRAM word (at address offset 0xc).                                                         |
| 55    | CPUSS_FLASHC_CM0_CA_NC_ECC  | Flash controller CM0+ cache non-correctable ECC violation. See CPUSS_FLASHC_CM0_CA_C_ECC description.                                                                                                                                                                                                                                                                                                                       |
| 56    | CPUSS_FLASHC_CM4_CA_C_ECC   | Flash controller CM4 cache correctable ECC violation. See CPUSS_FLASHC_CM0_CA_C_ECC description.                                                                                                                                                                                                                                                                                                                            |
| 57    | CPUSS_FLASHC_CM4_CA_NC_ECC  | Flash controller CM4 cache non-correctable ECC violation. See CPUSS_FLASHC_CM0_CA_C_ECC description.                                                                                                                                                                                                                                                                                                                        |
| 58    | CPUSS_RAMCO_C_ECC           | System memory controller 0 correctable ECC violation: DATA0[31:0]: Violating address. DATA1[6:0]: Syndrome of 32-bit SRAM code word.                                                                                                                                                                                                                                                                                        |
| 59    | CPUSS_RAMCO_NC_ECC          | System memory controller 0 non-correctable ECC violation. See CPUSS_RAMC0_C_ECC description.                                                                                                                                                                                                                                                                                                                                |
| 60    | CPUSS_RAMC1_C_ECC           | System memory controller 1 correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                    |
| 61    | CPUSS_RAMC1_NC_ECC          | System memory controller 1 non-correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                |
| 64    | CPUSS_CRYPTO_C_ECC          | Crypto memory correctable ECC violation. DATA0[31:0]: Violating address. DATA1[6:0]: Syndrome of Least Significant 32-bit SRAM. DATA1[14:8]: Syndrome of Most Significant 32-bit SRAM.                                                                                                                                                                                                                                      |
| 65    | CPUSS_CRYPTO_NC_ECC         | CRYPTO memory non-correctable ECC violation. See CPUSS_CRYPTO_C_ECC description.                                                                                                                                                                                                                                                                                                                                            |
| 70    | CPUSS_DW0_C_ECC             | P-DMA0 memory correctable ECC violation: DATA0[11:0]: Violating DW SRAM address (word address, assuming byte addressable). DATA1[6:0]: Syndrome of 32-bit SRAM code word.                                                                                                                                                                                                                                                   |
| 71    | CPUSS_DW0_NC_ECC            | P-DMA0 memory non-correctable ECC violation. See CPUSS_DW0_C_ECC description.                                                                                                                                                                                                                                                                                                                                               |
| 72    | CPUSS_DW1_C_ECC             | P-DMA1 memory correctable ECC violation. See CPUSS_DW0_C_ECC description.                                                                                                                                                                                                                                                                                                                                                   |
| 73    | CPUSS_DW1_NC_ECC            | P-DMA1 memory non-correctable ECC violation. See CPUSS_DW0_C_ECC description.                                                                                                                                                                                                                                                                                                                                               |
| 74    | CPUSS_FM_SRAM_C_ECC         | Flash code storage SRAM memory correctable ECC violation:<br>DATA0[15:0]: Address location in the eCT Flash SRAM.<br>DATA1[6:0]: Syndrome of 32-bit SRAM word.                                                                                                                                                                                                                                                              |
| 75    | CPUSS_FM_SRAM_NC_ECC        | Flash code storage SRAM memory non-correctable ECC violation: See CPUSS_FM_SRAMC_C_ECC description.                                                                                                                                                                                                                                                                                                                         |





 Table 22-1
 Fault assignments (continued)

| Fault | Source             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 80    | CANFD_0_CAN_C_ECC  | CANO message buffer correctable ECC violation: DATA0[15:0]: Violating address. DATA0[22:16]: ECC violating data[38:32] from MRAM. DATA0[27:24]: Master ID: 0-7 = CAN channel ID within mxttcanfd cluster, 8 = AHB I/F DATA1[31:0]: ECC violating data[31:0] from MRAM.                                                                                                                                                                                         |  |  |  |
| 81    | CANFD_0_CAN_NC_ECC | CANO message buffer non-correctable ECC violation: DATAO[15:0]: Violating address. DATAO[22:16]: ECC violating data[38:32] from MRAM (not for Address Error). DATAO[27:24]: Master ID: 0-7 = CAN channel ID within mxttcanfd cluster, 8 = AHB I/F DATAO[30]: Write access, only possible for Address Error DATAO[31]: Address Error: a CAN channel did an MRAM access above MRAM_SIZE DATA1[31:0]: ECC violating data[31:0] from MRAM (not for Address Error). |  |  |  |
| 82    | CANFD_1_CAN_C_ECC  | CAN1 message buffer correctable ECC violation. See CANFD_0_CAN_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 83    | CANFD_1_CAN_NC_ECC | CAN1 message buffer non-correctable ECC violation. See CANFD_0_CAN_NC_ECC description.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 90    | SRSS_FAULT_CSV     | Consolidated fault output for clock supervisors. Multiple CSV can detect a violation at the same time.  DATA0[15:0]: CLK_HF* root CSV violation flags.  DATA0[24]: CLK_REF CSV violation flag (reference clock for CLK_HF CSVs)  DATA0[25]: CLK_LF CSV violation flag  DATA0[26]: CLK_HVILO CSV violation flag                                                                                                                                                 |  |  |  |
| 91    | SRSS_FAULT_SSV     | Consolidated fault output for supply supervisors. Multiple CSV can detect a violation at the same time.  DATA0[0]: BOD on VDDA  DATA[1]: OVD on VDDA  DATA[16]: LVD/HVD #1  DATA0[17]: LVD/HVD #2                                                                                                                                                                                                                                                              |  |  |  |
| 92    | SRSS_FAULT_MCWDT0  | Fault output for MCWDT0 (all sub-counters) Multiple counters can detect a violation at the same time.  DATA0[0]: MCWDT sub counter 0 LOWER_LIMIT DATA0[1]: MCWDT sub counter 0 UPPER_LIMIT DATA0[2]: MCWDT sub counter 1 LOWER_LIMIT DATA0[3]: MCWDT sub counter 1 UPPER_LIMIT                                                                                                                                                                                 |  |  |  |
| 93    | SRSS_FAULT_MCWDT1  | Fault output for MCWDT1 (all sub-counters). See SRSS_FAULT_MCWDT0 description.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |

### Based on Arm® Cortex®-M4F-single

Peripheral protection unit fixed structure pairs



# 23 Peripheral protection unit fixed structure pairs

Protection pair is a pair PPU structures, a master and a slave structure. The master structure protects the slave structure, and the slave structure protects resources such as peripheral registers, or the peripheral itself.

Table 23-1 PPU fixed structure pairs

| Pair no. | PPU fixed structure pair                  | Address    | Size        | Description                      |
|----------|-------------------------------------------|------------|-------------|----------------------------------|
| 0        | PERI_MS_PPU_FX_PERI_MAIN                  | 0x40000000 | 0x00002000  | Peripheral interconnect main     |
| 1        | PERI_MS_PPU_FX_PERI_SECURE                | 0x40002000 | 0x00000004  | Peripheral interconnect secure   |
| 2        | PERI_MS_PPU_FX_PERI_GR0_GROUP             | 0x40004010 | 0x00000004  | Peripheral group #0 main         |
| 3        | PERI_MS_PPU_FX_PERI_GR1_GROUP             | 0x40004030 | 0x00000004  | Peripheral group #1 main         |
| 4        | PERI_MS_PPU_FX_PERI_GR2_GROUP             | 0x40004050 | 0x00000004  | Peripheral group #2 main         |
| 5        | PERI_MS_PPU_FX_PERI_GR3_GROUP             | 0x40004060 | 0x00000020  | Peripheral group #3 main         |
| 6        | PERI_MS_PPU_FX_PERI_GR5_GROUP             | 0x400040A0 | 0x00000020  | Peripheral group #5 main         |
| 7        | PERI_MS_PPU_FX_PERI_GR6_GROUP             | 0x400040C0 | 0x00000020  | Peripheral group #6 main         |
| 8        | PERI_MS_PPU_FX_PERI_GR9_GROUP             | 0x40004120 | 0x00000020  | Peripheral group #9 main         |
| 9        | PERI_MS_PPU_FX_PERI_TR                    | 0x40008000 | 0x000080000 | Peripheral trigger multiplexer   |
| 10       | PERI_MS_PPU_FX_CRYPTO_MAIN                | 0x40100000 | 0x00000400  | Crypto main                      |
| 11       | PERI_MS_PPU_FX_CRYPTO_CRYPTO              | 0x40101000 | 0x00000800  | Crypto MMIO (memory mapped I/O)  |
| 12       | PERI_MS_PPU_FX_CRYPTO_BOOT                | 0x40102000 | 0x00000100  | Crypto boot                      |
| 13       | PERI_MS_PPU_FX_CRYPTO_KEY0                | 0x40102100 | 0x00000004  | Crypto Key #0                    |
| 14       | PERI_MS_PPU_FX_CRYPTO_KEY1                | 0x40102120 | 0x00000004  | Crypto Key #1                    |
| 15       | PERI_MS_PPU_FX_CRYPTO_BUF                 | 0x40108000 | 0x00002000  | Crypto buffer                    |
| 16       | PERI_MS_PPU_FX_CPUSS_CM4                  | 0x40200000 | 0x00000400  | CM4 CPU core                     |
| 17       | PERI_MS_PPU_FX_CPUSS_CM0                  | 0x40201000 | 0x00001000  | CM0+ CPU core                    |
| 18       | PERI_MS_PPU_FX_CPUSS_BOOT <sup>[34]</sup> | 0x40202000 | 0x00000200  | CPUSS boot                       |
| 19       | PERI_MS_PPU_FX_CPUSS_CM0_INT              | 0x40208000 | 0x00000800  | CPUSS CM0+ interrupts            |
| 20       | PERI_MS_PPU_FX_CPUSS_CM4_INT              | 0x4020A000 | 0x00000800  | CPUSS CM4 interrupts             |
| 21       | PERI_MS_PPU_FX_FAULT_STRUCT0_MAIN         | 0x40210000 | 0x00000100  | CPUSS fault structure #0 main    |
| 22       | PERI_MS_PPU_FX_FAULT_STRUCT1_MAIN         | 0x40210100 | 0x00000100  | CPUSS fault structure #1 main    |
| 23       | PERI_MS_PPU_FX_FAULT_STRUCT2_MAIN         | 0x40210200 | 0x00000100  | CPUSS fault structure #2 main    |
| 24       | PERI_MS_PPU_FX_FAULT_STRUCT3_MAIN         | 0x40210300 | 0x00000100  | CPUSS fault structure #3 main    |
| 25       | PERI_MS_PPU_FX_IPC_STRUCT0_IPC            | 0x40220000 | 0x00000020  | CPUSS IPC structure #0           |
| 26       | PERI_MS_PPU_FX_IPC_STRUCT1_IPC            | 0x40220020 | 0x00000020  | CPUSS IPC structure #1           |
| 27       | PERI_MS_PPU_FX_IPC_STRUCT2_IPC            | 0x40220040 | 0x00000020  | CPUSS IPC structure #2           |
| 28       | PERI_MS_PPU_FX_IPC_STRUCT3_IPC            | 0x40220060 | 0x00000020  | CPUSS IPC structure #3           |
| 29       | PERI_MS_PPU_FX_IPC_STRUCT4_IPC            | 0x40220080 | 0x00000020  | CPUSS IPC structure #4           |
| 30       | PERI_MS_PPU_FX_IPC_STRUCT5_IPC            | 0x402200A0 | 0x00000020  | CPUSS IPC structure #5           |
| 31       | PERI_MS_PPU_FX_IPC_STRUCT6_IPC            | 0x402200C0 | 0x00000020  | CPUSS IPC structure #6           |
| 32       | PERI_MS_PPU_FX_IPC_STRUCT7_IPC            | 0x402200E0 | 0x00000020  | CPUSS IPC structure #7           |
| 33       | PERI_MS_PPU_FX_IPC_INTR_STRUCTO_INTR      | 0x40221000 | 0x00000010  | CPUSS IPC interrupt structure #0 |
| 34       | PERI_MS_PPU_FX_IPC_INTR_STRUCT1_INTR      | 0x40221020 | 0x00000010  | CPUSS IPC interrupt structure #1 |
| 35       | PERI_MS_PPU_FX_IPC_INTR_STRUCT2_INTR      | 0x40221040 | 0x00000010  | CPUSS IPC interrupt structure #2 |
| 36       | PERI_MS_PPU_FX_IPC_INTR_STRUCT3_INTR      | 0x40221060 | 0x00000010  | CPUSS IPC interrupt structure #3 |
| 37       | PERI_MS_PPU_FX_IPC_INTR_STRUCT4_INTR      | 0x40221080 | 0x00000010  | CPUSS IPC interrupt structure #4 |
| 38       | PERI_MS_PPU_FX_IPC_INTR_STRUCT5_INTR      | 0x402210A0 | 0x00000010  | CPUSS IPC interrupt structure #5 |

#### Note

34. Fixed PPU is configured inside the Boot and user is not allowed to change the attributes of this PPU.

# Based on Arm® Cortex®-M4F-single



 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no. | PPU fixed structure pair                        | Address    | Size       | Description                        |
|----------|-------------------------------------------------|------------|------------|------------------------------------|
| 39       | PERI_MS_PPU_FX_IPC_INTR_STRUCT6_INTR            | 0x402210C0 | 0x00000010 | CPUSS IPC Interrupt Structure #6   |
| 40       | PERI_MS_PPU_FX_IPC_INTR_STRUCT7_INTR            | 0x402210E0 | 0x00000010 | CPUSS IPC Interrupt Structure #7   |
| 41       | PERI_MS_PPU_FX_PROT_SMPU_MAIN                   | 0x40230000 | 0x00000040 | Peripheral protection SMPU main    |
| 42       | PERI_MS_PPU_FX_PROT_MPU0_MAIN                   | 0x40234000 | 0x00000004 | Peripheral protection MPU #0 main  |
| 43       | PERI_MS_PPU_FX_PROT_MPU14_MAIN                  | 0x40237800 | 0x00000004 | Peripheral protection MPU #14 main |
| 44       | PERI_MS_PPU_FX_PROT_MPU15_MAIN                  | 0x40237C00 | 0x00000400 | Peripheral protection MPU #15 main |
| 45       | PERI_MS_PPU_FX_FLASHC_MAIN                      | 0x40240000 | 0x00000008 | Flash controller main              |
| 46       | PERI_MS_PPU_FX_FLASHC_CMD                       | 0x40240008 | 0x00000004 | Flash controller command           |
| 47       | PERI_MS_PPU_FX_FLASHC_DFT                       | 0x40240200 | 0x00000100 | Flash controller tests             |
| 48       | PERI_MS_PPU_FX_FLASHC_CM0                       | 0x40240400 | 0x00000080 | Flash controller CM0+              |
| 49       | PERI_MS_PPU_FX_FLASHC_CM4                       | 0x40240480 | 0x00000080 | Flash controller CM4               |
| 50       | PERI_MS_PPU_FX_FLASHC_CRYPTO                    | 0x40240500 | 0x00000004 | Flash controller Crypto            |
| 51       | PERI_MS_PPU_FX_FLASHC_DW0                       | 0x40240580 | 0x00000004 | Flash controller P-DMA0            |
| 52       | PERI_MS_PPU_FX_FLASHC_DW1                       | 0x40240600 | 0x00000004 | Flash controller P-DMA1            |
| 53       | PERI_MS_PPU_FX_FLASHC_DMAC                      | 0x40240680 | 0x00000004 | Flash controller M-DMA0            |
| 54       | PERI_MS_PPU_FX_FLASHC_FlashMgmt <sup>[34]</sup> | 0x4024F000 | 0x00000080 | Flash management                   |
| 55       | PERI_MS_PPU_FX_FLASHC_MainSafety                | 0x4024F400 | 0x00000008 | Flash controller code-flash safety |
| 56       | PERI_MS_PPU_FX_FLASHC_WorkSafety                | 0x4024F500 | 0x00000004 | Flash controller work-flash safety |
| 57       | PERI_MS_PPU_FX_SRSS_GENERAL                     | 0x40260000 | 0x00000400 | SRSS general                       |
| 58       | PERI_MS_PPU_FX_SRSS_MAIN                        | 0x40261000 | 0x00001000 | SRSS main                          |
| 59       | PERI_MS_PPU_FX_SRSS_SECURE                      | 0x40262000 | 0x00002000 | SRSS secure                        |
| 60       | PERI_MS_PPU_FX_MCWDT0_CONFIG                    | 0x40268000 | 0x00000080 | MCWDT #0 configuration             |
| 61       | PERI_MS_PPU_FX_MCWDT1_CONFIG                    | 0x40268100 | 0x00000080 | MCWDT #1 configuration             |
| 62       | PERI_MS_PPU_FX_MCWDT0_MAIN                      | 0x40268080 | 0x00000040 | MCWDT #0 main                      |
| 63       | PERI_MS_PPU_FX_MCWDT1_MAIN                      | 0x40268180 | 0x00000040 | MCWDT #1 main                      |
| 64       | PERI_MS_PPU_FX_WDT_CONFIG                       | 0x4026C000 | 0x00000020 | System WDT configuration           |
| 65       | PERI_MS_PPU_FX_WDT_MAIN                         | 0x4026C040 | 0x00000020 | System WDT main                    |
| 66       | PERI_MS_PPU_FX_BACKUP_BACKUP                    | 0x40270000 | 0x00010000 | SRSS backup                        |
| 67       | PERI_MS_PPU_FX_DW0_DW                           | 0x40280000 | 0x00000100 | P-DMA0 main                        |
| 68       | PERI_MS_PPU_FX_DW1_DW                           | 0x40290000 | 0x00000100 | P-DMA1 main                        |
| 69       | PERI_MS_PPU_FX_DW0_DW_CRC                       | 0x40280100 | 0x00000080 | P-DMA0 CRC                         |
| 70       | PERI_MS_PPU_FX_DW1_DW_CRC                       | 0x40290100 | 0x00000080 | P-DMA1 CRC                         |
| 71       | PERI_MS_PPU_FX_DW0_CH_STRUCT0_CH                | 0x40288000 | 0x00000040 | P-DMA0 Channel #0                  |
| 72       | PERI_MS_PPU_FX_DW0_CH_STRUCT1_CH                | 0x40288040 | 0x00000040 | P-DMA0 Channel #1                  |
| 73       | PERI_MS_PPU_FX_DW0_CH_STRUCT2_CH                | 0x40288080 | 0x00000040 | P-DMA0 Channel #2                  |
| 74       | PERI_MS_PPU_FX_DW0_CH_STRUCT3_CH                | 0x402880C0 | 0x00000040 | P-DMA0 Channel #3                  |
| 75       | PERI_MS_PPU_FX_DW0_CH_STRUCT4_CH                | 0x40288100 | 0x00000040 | P-DMA0 Channel #4                  |
| 76       | PERI_MS_PPU_FX_DW0_CH_STRUCT5_CH                | 0x40288140 | 0x00000040 | P-DMA0 Channel #5                  |
| 77       | PERI_MS_PPU_FX_DW0_CH_STRUCT6_CH                | 0x40288180 | 0x00000040 | P-DMA0 Channel #6                  |
| 78       | PERI_MS_PPU_FX_DW0_CH_STRUCT7_CH                | 0x402881C0 | 0x00000040 | P-DMA0 Channel #7                  |
| 79       | PERI_MS_PPU_FX_DW0_CH_STRUCT8_CH                | 0x40288200 | 0x00000040 | P-DMA0 Channel #8                  |
| 80       | PERI_MS_PPU_FX_DW0_CH_STRUCT9_CH                | 0x40288240 | 0x00000040 | P-DMA0 Channel #9                  |
| 81       | PERI_MS_PPU_FX_DW0_CH_STRUCT10_CH               | 0x40288280 | 0x00000040 | P-DMA0 Channel #10                 |
| 82       | PERI_MS_PPU_FX_DW0_CH_STRUCT11_CH               | 0x402882C0 | 0x00000040 | P-DMA0 Channel #11                 |
| 83       | PERI_MS_PPU_FX_DW0_CH_STRUCT12_CH               | 0x40288300 | 0x00000040 | P-DMA0 Channel #12                 |

# Based on Arm® Cortex®-M4F-single



 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no. | PPU fixed structure pair             | Address                  | Size       | Description           |
|----------|--------------------------------------|--------------------------|------------|-----------------------|
| 84       | PERI_MS_PPU_FX_DW0_CH_STRUCT13_CH    | 0x40288340               | 0x00000040 | P-DMA0 Channel #13    |
| 85       | PERI_MS_PPU_FX_DW0_CH_STRUCT14_CH    | 0x40288380               | 0x00000040 | P-DMA0 Channel #14    |
| 86       | PERI_MS_PPU_FX_DW0_CH_STRUCT15_CH    | 0x402883C0               | 0x00000040 | P-DMA0 Channel #15    |
| 87       | PERI_MS_PPU_FX_DW0_CH_STRUCT16_CH    | 0x40288400               | 0x00000040 | P-DMA0 Channel #16    |
| 88       | PERI_MS_PPU_FX_DW0_CH_STRUCT17_CH    | 0x40288440               | 0x00000040 | P-DMA0 Channel #17    |
| 89       | PERI_MS_PPU_FX_DW0_CH_STRUCT18_CH    | 0x40288480               | 0x00000040 | P-DMA0 Channel #18    |
| 90       | PERI_MS_PPU_FX_DW0_CH_STRUCT19_CH    | 0x402884C0               | 0x00000040 | P-DMA0 Channel #19    |
| 91       | PERI_MS_PPU_FX_DW0_CH_STRUCT20_CH    | 0x40288500               | 0x00000040 | P-DMA0 Channel #20    |
| 92       | PERI_MS_PPU_FX_DW0_CH_STRUCT21_CH    | 0x40288540               | 0x00000040 | P-DMA0 Channel #21    |
| 93       | PERI_MS_PPU_FX_DW0_CH_STRUCT22_CH    | 0x40288580               | 0x00000040 | P-DMA0 Channel #22    |
| 94       | PERI_MS_PPU_FX_DW0_CH_STRUCT23_CH    | 0x402885C0               | 0x00000040 | P-DMA0 Channel #23    |
| 95       | PERI_MS_PPU_FX_DW0_CH_STRUCT24_CH    | 0x40288600               | 0x00000040 | P-DMA0 Channel #24    |
| 96       | PERI_MS_PPU_FX_DW0_CH_STRUCT25_CH    | 0x40288640               | 0x00000040 | P-DMA0 Channel #25    |
| 97       | PERI_MS_PPU_FX_DW0_CH_STRUCT26_CH    | 0x40288680               | 0x00000040 | P-DMA0 Channel #26    |
| 98       | PERI_MS_PPU_FX_DW0_CH_STRUCT27_CH    | 0x402886C0               | 0x00000040 | P-DMA0 Channel #27    |
| 99       | PERI MS PPU FX DW0 CH STRUCT28 CH    | 0x40288700               | 0x00000040 | P-DMA0 Channel #28    |
| 100      | PERI_MS_PPU_FX_DW0_CH_STRUCT29_CH    | 0x40288740               | 0x00000040 | P-DMA0 Channel #29    |
| 101      | PERI_MS_PPU_FX_DW0_CH_STRUCT30_CH    | 0x40288740<br>0x40288780 | 0x00000040 | P-DMA0 Channel #30    |
| 102      | PERI_MS_PPU_FX_DW0_CH_STRUCT31_CH    | 0x402887C0               | 0x00000040 | P-DMA0 Channel #31    |
| 103      | PERI_MS_PPU_FX_DW0_CH_STRUCT32_CH    | 0x402887C0               | 0x00000040 | P-DMA0 Channel #32    |
| 103      | PERI_MS_PPU_FX_DW0_CH_STRUCT33_CH    | 0x40288840               | 0x00000040 | P-DMA0 Channel #33    |
| 105      | PERI_MS_PPU_FX_DW0_CH_STRUCT34_CH    | 0x40288880               | 0x00000040 | P-DMA0 Channel #34    |
| 106      | PERI_MS_PPU_FX_DW0_CH_STRUCT35_CH    | 0x402888C0               | 0x00000040 | P-DMA0 Channel #35    |
| 107      | PERI_MS_PPU_FX_DW0_CH_STRUCT36_CH    | 0x40288900               | 0x00000040 | P-DMA0 Channel #36    |
| 108      | PERI_MS_PPU_FX_DW0_CH_STRUCT37_CH    | 0x40288940               | 0x00000040 | P-DMA0 Channel #37    |
| 109      | PERI_MS_PPU_FX_DW0_CH_STRUCT38_CH    | 0x40288980               | 0x00000040 | P-DMA0 Channel #38    |
| 110      | PERI_MS_PPU_FX_DW0_CH_STRUCT39_CH    | 0x402889C0               | 0x00000040 | P-DMA0 Channel #39    |
| 111      | PERI MS PPU FX DW0 CH STRUCT40 CH    | 0x40288A00               | 0x00000040 | P-DMA0 Channel #40    |
| 112      | PERI_MS_PPU_FX_DW0_CH_STRUCT41_CH    | 0x40288A40               | 0x00000040 | P-DMA0 Channel #41    |
| 113      | PERI_MS_PPU_FX_DW0_CH_STRUCT42_CH    | 0x40288A80               | 0x00000040 | P-DMA0 Channel #42    |
| 114      | PERI MS PPU FX DW0 CH STRUCT43 CH    | 0x40288AC0               | 0x00000040 | P-DMA0 Channel #43    |
| 115      | PERI MS PPU FX DW0 CH STRUCT44 CH    | 0x40288B00               | 0x00000040 | P-DMA0 Channel #44    |
| 116      | PERI MS PPU FX DW0 CH STRUCT45 CH    | 0x40288B40               | 0x00000010 | P-DMA0 Channel #45    |
| 117      | PERI_MS_PPU_FX_DW0_CH_STRUCT46_CH    | 0x40288B80               | 0x00000040 | P-DMA0 Channel #46    |
| 118      | PERI MS PPU FX DW0 CH STRUCT47 CH    | 0x40288BC0               | 0x00000010 | P-DMA0 Channel #47    |
| 119      | PERI_MS_PPU_FX_DW0_CH_STRUCT48_CH    | 0x40288C00               | 0x00000040 | P-DMA0 Channel #48    |
| 120      | PERI_MS_PPU_FX_DW0_CH_STRUCT49_CH    | 0x40288C40               | 0x00000010 | P-DMA0 Channel #49    |
| 121      | PERI_MS_PPU_FX_DW0_CH_STRUCT50_CH    | 0x40288C80               | 0x00000040 | P-DMA0 Channel #50    |
| 122      | PERI_MS_PPU_FX_DW0_CH_STRUCT51_CH    | 0x40288CC0               | 0x00000040 | P-DMA0 Channel #51    |
| 123      | PERI_MS_PPU_FX_DW0_CH_STRUCT52_CH    | 0x40288CC0               | 0x00000040 | P-DMA0 Channel #52    |
| 124      | PERI_MS_PPU_FX_DW0_CH_STRUCT53_CH    | 0x40288D40               | 0x00000040 | P-DMA0 Channel #53    |
| 125      | PERI_MS_PPU_FX_DW0_CH_STRUCT54_CH    | 0x40288D80               | 0x00000040 | P-DMA0 Channel #54    |
| 126      | PERI_MS_PPU_FX_DW0_CH_STRUCT55_CH    | 0x40288DC0               | 0x00000040 | P-DMA0 Channel #55    |
| 127      | PERI_MS_PPU_FX_DW0_CH_STRUCT56_CH    | 0x40288E00               | 0x00000040 | P-DMA0 Channel #56    |
| 128      | PERI_MS_PPU_FX_DW0_CH_STRUCT57_CH    | 0x40288E40               | 0x00000040 | P-DMA0 Channel #57    |
| 120      | 1.2.0_00_110_17_500_611_51166151_611 | 0A-0200L40               | 0.00000040 | . Simila chamilet #31 |





**Table 23-1 PPU fixed structure pairs** (continued)

| Pair no. | PPU fixed structure pair          | Address    | Size       | Description        |
|----------|-----------------------------------|------------|------------|--------------------|
| 129      | PERI_MS_PPU_FX_DW0_CH_STRUCT58_CH | 0x40288E80 | 0x00000040 | P-DMA0 Channel #58 |
| 130      | PERI_MS_PPU_FX_DW0_CH_STRUCT59_CH | 0x40288EC0 | 0x00000040 | P-DMA0 Channel #59 |
| 131      | PERI_MS_PPU_FX_DW0_CH_STRUCT60_CH | 0x40288F00 | 0x00000040 | P-DMA0 Channel #60 |
| 132      | PERI_MS_PPU_FX_DW0_CH_STRUCT61_CH | 0x40288F40 | 0x00000040 | P-DMA0 Channel #61 |
| 133      | PERI_MS_PPU_FX_DW0_CH_STRUCT62_CH | 0x40288F80 | 0x00000040 | P-DMA0 Channel #62 |
| 134      | PERI_MS_PPU_FX_DW0_CH_STRUCT63_CH | 0x40288FC0 | 0x00000040 | P-DMA0 Channel #63 |
| 135      | PERI_MS_PPU_FX_DW0_CH_STRUCT64_CH | 0x40289000 | 0x00000040 | P-DMA0 Channel #64 |
| 136      | PERI_MS_PPU_FX_DW0_CH_STRUCT65_CH | 0x40289040 | 0x00000040 | P-DMA0 Channel #65 |
| 137      | PERI_MS_PPU_FX_DW0_CH_STRUCT66_CH | 0x40289080 | 0x00000040 | P-DMA0 Channel #66 |
| 138      | PERI_MS_PPU_FX_DW0_CH_STRUCT67_CH | 0x402890C0 | 0x00000040 | P-DMA0 Channel #67 |
| 139      | PERI_MS_PPU_FX_DW0_CH_STRUCT68_CH | 0x40289100 | 0x00000040 | P-DMA0 Channel #68 |
| 140      | PERI_MS_PPU_FX_DW0_CH_STRUCT69_CH | 0x40289140 | 0x00000040 | P-DMA0 Channel #69 |
| 141      | PERI_MS_PPU_FX_DW0_CH_STRUCT70_CH | 0x40289180 | 0x00000040 | P-DMA0 Channel #70 |
| 142      | PERI_MS_PPU_FX_DW0_CH_STRUCT71_CH | 0x402891C0 | 0x00000040 | P-DMA0 Channel #71 |
| 143      | PERI_MS_PPU_FX_DW0_CH_STRUCT72_CH | 0x40289200 | 0x00000040 | P-DMA0 Channel #72 |
| 144      | PERI_MS_PPU_FX_DW0_CH_STRUCT73_CH | 0x40289240 | 0x00000040 | P-DMA0 Channel #73 |
| 145      | PERI_MS_PPU_FX_DW0_CH_STRUCT74_CH | 0x40289280 | 0x00000040 | P-DMA0 Channel #74 |
| 146      | PERI_MS_PPU_FX_DW0_CH_STRUCT75_CH | 0x402892C0 | 0x00000040 | P-DMA0 Channel #75 |
| 147      | PERI_MS_PPU_FX_DW0_CH_STRUCT76_CH | 0x40289300 | 0x00000040 | P-DMA0 Channel #76 |
| 148      | PERI_MS_PPU_FX_DW0_CH_STRUCT77_CH | 0x40289340 | 0x00000040 | P-DMA0 Channel #77 |
| 149      | PERI_MS_PPU_FX_DW0_CH_STRUCT78_CH | 0x40289380 | 0x00000040 | P-DMA0 Channel #78 |
| 150      | PERI_MS_PPU_FX_DW0_CH_STRUCT79_CH | 0x402893C0 | 0x00000040 | P-DMA0 Channel #79 |
| 151      | PERI_MS_PPU_FX_DW0_CH_STRUCT80_CH | 0x40289400 | 0x00000040 | P-DMA0 Channel #80 |
| 152      | PERI_MS_PPU_FX_DW0_CH_STRUCT81_CH | 0x40289440 | 0x00000040 | P-DMA0 Channel #81 |
| 153      | PERI_MS_PPU_FX_DW0_CH_STRUCT82_CH | 0x40289480 | 0x00000040 | P-DMA0 Channel #82 |
| 154      | PERI_MS_PPU_FX_DW0_CH_STRUCT83_CH | 0x402894C0 | 0x00000040 | P-DMA0 Channel #83 |
| 155      | PERI_MS_PPU_FX_DW0_CH_STRUCT84_CH | 0x40289500 | 0x00000040 | P-DMA0 Channel #84 |
| 156      | PERI_MS_PPU_FX_DW0_CH_STRUCT85_CH | 0x40289540 | 0x00000040 | P-DMA0 Channel #85 |
| 157      | PERI_MS_PPU_FX_DW0_CH_STRUCT86_CH | 0x40289580 | 0x00000040 | P-DMA0 Channel #86 |
| 158      | PERI_MS_PPU_FX_DW0_CH_STRUCT87_CH | 0x402895C0 | 0x00000040 | P-DMA0 Channel #87 |
| 159      | PERI_MS_PPU_FX_DW0_CH_STRUCT88_CH | 0x40289600 | 0x00000040 | P-DMA0 Channel #88 |
| 160      | PERI_MS_PPU_FX_DW0_CH_STRUCT89_CH | 0x40289640 | 0x00000040 | P-DMA0 Channel #89 |
| 161      | PERI_MS_PPU_FX_DW0_CH_STRUCT90_CH | 0x40289680 | 0x00000040 | P-DMA0 Channel #90 |
| 162      | PERI_MS_PPU_FX_DW0_CH_STRUCT91_CH | 0x402896C0 | 0x00000040 | P-DMA0 Channel #91 |
| 163      | PERI_MS_PPU_FX_DW1_CH_STRUCTO_CH  | 0x40298000 | 0x00000040 | P-DMA1 Channel #0  |
| 164      | PERI_MS_PPU_FX_DW1_CH_STRUCT1_CH  | 0x40298040 | 0x00000040 | P-DMA1 Channel #1  |
| 165      | PERI_MS_PPU_FX_DW1_CH_STRUCT2_CH  | 0x40298080 | 0x00000040 | P-DMA1 Channel #2  |
| 166      | PERI_MS_PPU_FX_DW1_CH_STRUCT3_CH  | 0x402980C0 | 0x00000040 | P-DMA1 Channel #3  |
| 167      | PERI_MS_PPU_FX_DW1_CH_STRUCT4_CH  | 0x40298100 | 0x00000040 | P-DMA1 Channel #4  |
| 168      | PERI_MS_PPU_FX_DW1_CH_STRUCT5_CH  | 0x40298140 | 0x00000040 | P-DMA1 Channel #5  |
| 169      | PERI_MS_PPU_FX_DW1_CH_STRUCT6_CH  | 0x40298180 | 0x00000040 | P-DMA1 Channel #6  |
| 170      | PERI_MS_PPU_FX_DW1_CH_STRUCT7_CH  | 0x402981C0 | 0x00000040 | P-DMA1 Channel #7  |
| 171      | PERI_MS_PPU_FX_DW1_CH_STRUCT8_CH  | 0x40298200 | 0x00000040 | P-DMA1 Channel #8  |
| 172      | PERI_MS_PPU_FX_DW1_CH_STRUCT9_CH  | 0x40298240 | 0x00000040 | P-DMA1 Channel #9  |
| 173      | PERI_MS_PPU_FX_DW1_CH_STRUCT10_CH | 0x40298280 | 0x00000040 | P-DMA1 Channel #10 |

# Based on Arm® Cortex®-M4F-single



 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no.   | PPU fixed structure pair                                             | Address                  | Size                     | Description                           |
|------------|----------------------------------------------------------------------|--------------------------|--------------------------|---------------------------------------|
| 174        | PERI_MS_PPU_FX_DW1_CH_STRUCT11_CH                                    | 0x402982C0               | 0x00000040               | P-DMA1 Channel #11                    |
| 175        | PERI_MS_PPU_FX_DW1_CH_STRUCT12_CH                                    | 0x40298300               | 0x00000040               | P-DMA1 Channel #12                    |
| 176        | PERI_MS_PPU_FX_DW1_CH_STRUCT13_CH                                    | 0x40298340               | 0x00000040               | P-DMA1 Channel #13                    |
| 177        | PERI_MS_PPU_FX_DW1_CH_STRUCT14_CH                                    | 0x40298380               | 0x00000040               | P-DMA1 Channel #14                    |
| 178        | PERI_MS_PPU_FX_DW1_CH_STRUCT15_CH                                    | 0x402983C0               | 0x00000040               | P-DMA1 Channel #15                    |
| 179        | PERI_MS_PPU_FX_DW1_CH_STRUCT16_CH                                    | 0x40298400               | 0x00000040               | P-DMA1 Channel #16                    |
| 180        | PERI_MS_PPU_FX_DW1_CH_STRUCT17_CH                                    | 0x40298440               | 0x00000040               | P-DMA1 Channel #17                    |
| 181        | PERI_MS_PPU_FX_DW1_CH_STRUCT18_CH                                    | 0x40298480               | 0x00000040               | P-DMA1 Channel #18                    |
| 182        | PERI_MS_PPU_FX_DW1_CH_STRUCT19_CH                                    | 0x402984C0               | 0x00000040               | P-DMA1 Channel #19                    |
| 183        | PERI_MS_PPU_FX_DW1_CH_STRUCT20_CH                                    | 0x40298500               | 0x00000040               | P-DMA1 Channel #20                    |
| 184        | PERI_MS_PPU_FX_DW1_CH_STRUCT21_CH                                    | 0x40298540               | 0x00000040               | P-DMA1 Channel #21                    |
| 185        | PERI_MS_PPU_FX_DW1_CH_STRUCT22_CH                                    | 0x40298580               | 0x00000040               | P-DMA1 Channel #22                    |
| 186        | PERI_MS_PPU_FX_DW1_CH_STRUCT23_CH                                    | 0x402985C0               | 0x00000040               | P-DMA1 Channel #23                    |
| 187        | PERI_MS_PPU_FX_DW1_CH_STRUCT24_CH                                    | 0x40298600               | 0x00000040               | P-DMA1 Channel #24                    |
| 188        | PERI_MS_PPU_FX_DW1_CH_STRUCT25_CH                                    | 0x40298640               | 0x00000040               | P-DMA1 Channel #25                    |
| 189        | PERI_MS_PPU_FX_DW1_CH_STRUCT26_CH                                    | 0x40298680               | 0x00000040               | P-DMA1 Channel #26                    |
| 190        |                                                                      |                          | 0x00000040               | P-DMA1 Channel #27                    |
| 190        | PERI_MS_PPU_FX_DW1_CH_STRUCT27_CH PERI_MS_PPU_FX_DW1_CH_STRUCT28_CH  | 0x402986C0<br>0x40298700 | 0x00000040               | P-DMA1 Channel #28                    |
|            |                                                                      |                          |                          |                                       |
| 192<br>193 | PERI_MS_PPU_FX_DW1_CH_STRUCT29_CH PERI_MS_PPU_FX_DW1_CH_STRUCT30_CH  | 0x40298740               | 0x00000040               | P-DMA1 Channel #29 P-DMA1 Channel #30 |
| 193        | PERI_MS_PPU_FX_DW1_CH_STRUCT31_CH                                    | 0x40298780               | 0x00000040               | P-DMA1 Channel #31                    |
|            |                                                                      | 0x402987C0               | 0x00000040<br>0x00000040 | P-DMA1 Channel #32                    |
| 195        | PERI_MS_PPU_FX_DW1_CH_STRUCT32_CH PERI_MS_PPU_FX_DW1_CH_STRUCT33_CH  | 0x40298800               | 0x00000040               | P-DMA1 Channel #33                    |
| 196<br>197 | PERI_MS_PPU_FX_DW1_CH_STRUCT33_CH  PERI_MS_PPU_FX_DW1_CH_STRUCT34_CH | 0x40298840<br>0x40298880 | 0x00000040               | P-DMA1 Channel #34                    |
|            |                                                                      |                          |                          | P-DMA1 Channel #35                    |
| 198        | PERI_MS_PPU_FX_DW1_CH_STRUCT35_CH PERI_MS_PPU_FX_DW1_CH_STRUCT36_CH  | 0x402988C0               | 0x00000040               | P-DMA1 Channel #36                    |
| 199<br>200 | PERI_MS_PPU_FX_DW1_CH_STRUCT37_CH                                    | 0x40298900<br>0x40298940 | 0x00000040<br>0x00000040 | P-DMA1 Channel #37                    |
| 200        | PERI_MS_PPU_FX_DW1_CH_STRUCT38_CH                                    | 0x40298940<br>0x40298980 | 0x00000040               | P-DMA1 Channel #38                    |
| 201        | PERI_MS_PPU_FX_DW1_CH_STRUCT39_CH                                    | 0x402989C0               | 0x00000040               | P-DMA1 Channel #39                    |
| 202        | PERI_MS_PPU_FX_DW1_CH_STRUCT40_CH                                    | 0x402989C0<br>0x40298A00 | 0x00000040               | P-DMA1 Channel #40                    |
| 203        | PERI_MS_PPU_FX_DW1_CH_STRUCT41_CH                                    | 0x40298A00<br>0x40298A40 | 0x00000040               | P-DMA1 Channel #41                    |
| 205        | PERI MS PPU FX DW1 CH STRUCT42 CH                                    | 0x40298A80               | 0x00000040               | P-DMA1 Channel #42                    |
| 206        | PERI MS PPU FX DW1 CH STRUCT43 CH                                    | 0x40298AC0               | 0x00000040               | P-DMA1 Channel #43                    |
| 207        | PERI_MS_PPU_FX_DMAC_TOP                                              | 0x40236AC0<br>0x402A0000 | 0x00000040               | M-DMA0 main                           |
| 208        | PERI_MS_PPU_FX_DMAC_CH0_CH                                           | 0x402A0000               | 0x0000010                | M-DMA0 Channel #0                     |
| 209        | PERI_MS_PPU_FX_DMAC_CH1_CH                                           | 0x402A1000<br>0x402A1100 | 0x00000100               | M-DMA0 Channel #1                     |
| 210        | PERI MS PPU FX DMAC CH2 CH                                           | 0x402A1100<br>0x402A1200 | 0x00000100               | M-DMA0 Channel #2                     |
| 211        | PERI_MS_PPU_FX_DMAC_CH3_CH                                           | 0x402A1200<br>0x402A1300 | 0x00000100               | M-DMA0 Channel #3                     |
| 211        | PERI_MS_PPU_FX_EFUSE_CTL                                             | 0x402A1300<br>0x402C0000 | 0x00000100               | EFUSE control                         |
| 213        | PERI_MS_PPU_FX_EFUSE_DATA                                            | 0x402C0000<br>0x402C0800 | 0x00000200               | EFUSE data                            |
| 213        | PERI_MS_PPU_FX_BIST                                                  | 0x402F0000               | 0x00001000               | Built-in self test                    |
| 215        | PERI_MS_PPU_FX_HSIOM_PRT0_PRT                                        | 0x40210000<br>0x40300000 | 0x00001000               | HSIOm Port #0                         |
| 216        | PERI_MS_PPU_FX_HSIOM_PRT1_PRT                                        | 0x40300000<br>0x40300010 | 0x00000008               | HSIOm Port #1                         |
| 217        | PERI_MS_PPU_FX_HSIOM_PRT2_PRT                                        | 0x40300010<br>0x40300020 | 0x00000008               | HSIOm Port #2                         |
| 218        | PERI_MS_PPU_FX_HSIOM_PRT3_PRT                                        | 0x40300020<br>0x40300030 | 0x00000008               | HSIOm Port #3                         |
|            |                                                                      | 0740200020               | 0.00000000               | 113131111 011 #3                      |





 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no. | PPU fixed structure pair       | Address                  | Size       | Description              |
|----------|--------------------------------|--------------------------|------------|--------------------------|
| 219      | PERI_MS_PPU_FX_HSIOM_PRT4_PRT  | 0x40300040               | 0x00000008 | HSIOm Port #4            |
| 220      | PERI_MS_PPU_FX_HSIOM_PRT5_PRT  | 0x40300050               | 0x00000008 | HSIOm Port #5            |
| 221      | PERI MS PPU FX HSIOM PRT6 PRT  | 0x40300060               | 0x00000008 | HSIOm Port #6            |
| 222      | PERI_MS_PPU_FX_HSIOM_PRT7_PRT  | 0x40300070               | 0x00000008 | HSIOm Port #7            |
| 223      | PERI_MS_PPU_FX_HSIOM_PRT8_PRT  | 0x40300080               | 0x00000008 | HSIOm Port #8            |
| 224      | PERI_MS_PPU_FX_HSIOM_PRT9_PRT  | 0x40300090               | 0x00000008 | HSIOm Port #9            |
| 225      | PERI_MS_PPU_FX_HSIOM_PRT10_PRT | 0x403000A0               | 0x00000008 | HSIOm Port #10           |
| 226      | PERI MS PPU FX HSIOM PRT11 PRT | 0x403000B0               | 0x00000008 | HSIOm Port #11           |
| 227      | PERI_MS_PPU_FX_HSIOM_PRT12_PRT | 0x403000E0               | 0x00000008 | HSIOm Port #12           |
| 228      | PERI_MS_PPU_FX_HSIOM_PRT13_PRT | 0x403000D0               | 0x00000008 | HSIOm Port #13           |
| 229      | PERI_MS_PPU_FX_HSIOM_PRT14_PRT | 0x403000E0               | 0x00000008 | HSIOm Port #14           |
| 230      | PERI_MS_PPU_FX_HSIOM_PRT15_PRT | 0x403000E0               | 0x00000008 | HSIOm Port #15           |
| 231      | PERI_MS_PPU_FX_HSIOM_PRT16_PRT | 0x40300010               | 0x00000008 | HSIOm Port #16           |
| 232      | PERI_MS_PPU_FX_HSIOM_PRT17_PRT | 0x40300100<br>0x40300110 | 0x00000008 | HSIOm Port #17           |
| 233      | PERI_MS_PPU_FX_HSIOM_PRT18_PRT | 0x40300110<br>0x40300120 | 0x00000008 | HSIOm Port #18           |
| 234      | PERI_MS_PPU_FX_HSIOM_PRT19_PRT | 0x40300120               | 0x00000008 | HSIOm Port #19           |
| 235      | PERI_MS_PPU_FX_HSIOM_PRT20_PRT | 0x40300130               | 0x00000008 | HSIOm Port #20           |
| 236      | PERI_MS_PPU_FX_HSIOM_PRT21_PRT | 0x40300140<br>0x40300150 | 0x00000008 | HSIOm Port #21           |
| 237      | PERI_MS_PPU_FX_HSIOM_PRT22_PRT | 0x40300150               | 0x00000008 | HSIOm Port #22           |
| 238      | PERI_MS_PPU_FX_HSIOM_PRT23_PRT | 0x40300100<br>0x40300170 | 0x00000008 | HSIOm Port #23           |
| 239      | PERI_MS_PPU_FX_HSIOM_AMUX      | 0x40300170<br>0x40302000 | 0x00000000 | HSIOm Analog multiplexer |
| 240      | PERI_MS_PPU_FX_HSIOM_MON       | 0x40302000<br>0x40302200 | 0x00000010 | HSIOm monitor            |
| 241      | PERI_MS_PPU_FX_HSIOM_ALTJTAG   | 0x40302200<br>0x40302240 | 0x00000010 | HSIOm Alternate JTAG     |
| 241      | PERI_MS_PPU_FX_GPIO_PRT0_PRT   | 0x40302240<br>0x40310000 | 0x0000004  | GPIO_ENH Port #0         |
| 243      | PERI_MS_PPU_FX_GPIO_PRT1_PRT   | 0x40310000<br>0x40310080 | 0x00000040 | GPIO_STD Port #1         |
| 244      | PERI_MS_PPU_FX_GPIO_PRT2_PRT   | 0x40310080<br>0x40310100 | 0x00000040 | GPIO_STD Port #2         |
| 245      | PERI_MS_PPU_FX_GPIO_PRT3_PRT   | 0x40310100<br>0x40310180 | 0x00000040 | GPIO_STD Port #3         |
| 246      | PERI_MS_PPU_FX_GPIO_PRT4_PRT   | 0x40310100<br>0x40310200 | 0x00000040 | GPIO_STD Port #4         |
| 247      | PERI MS PPU FX GPIO PRT5 PRT   | 0x40310200<br>0x40310280 | 0x00000040 | GPIO_STD Port #5         |
| 248      | PERI_MS_PPU_FX_GPIO_PRT6_PRT   | 0x40310200<br>0x40310300 | 0x00000040 | GPIO_STD Port #6         |
| 249      | PERI_MS_PPU_FX_GPIO_PRT7_PRT   | 0x40310300<br>0x40310380 | 0x00000040 | GPIO_STD Port #7         |
| 250      | PERI_MS_PPU_FX_GPIO_PRT8_PRT   | 0x40310300               | 0x00000040 | GPIO_STD Port #8         |
| 251      | PERI_MS_PPU_FX_GPIO_PRT9_PRT   | 0x40310480               | 0x00000040 | GPIO_STD Port #9         |
| 252      | PERI_MS_PPU_FX_GPIO_PRT10_PRT  | 0x40310400               | 0x00000040 | GPIO_STD Port #10        |
| 253      | PERI_MS_PPU_FX_GPIO_PRT11_PRT  | 0x40310580               | 0x00000040 | GPIO_STD Port #11        |
| 254      | PERI_MS_PPU_FX_GPIO_PRT12_PRT  | 0x40310600               | 0x00000010 | GPIO_STD Port #12        |
| 255      | PERI_MS_PPU_FX_GPIO_PRT13_PRT  | 0x40310680               | 0x00000010 | GPIO_STD Port #13        |
| 256      | PERI_MS_PPU_FX_GPIO_PRT14_PRT  | 0x40310700               | 0x00000040 | GPIO_STD Port #14        |
| 257      | PERI_MS_PPU_FX_GPIO_PRT15_PRT  | 0x40310780               | 0x00000040 | GPIO_STD Port #15        |
| 258      | PERI_MS_PPU_FX_GPIO_PRT16_PRT  | 0x40310700               | 0x00000040 | GPIO_STD Port #16        |
| 259      | PERI_MS_PPU_FX_GPIO_PRT17_PRT  | 0x40310880               | 0x00000040 | GPIO_STD Port #17        |
| 260      | PERI_MS_PPU_FX_GPIO_PRT18_PRT  | 0x40310000               | 0x00000040 | GPIO_STD Port #18        |
| 261      | PERI_MS_PPU_FX_GPIO_PRT19_PRT  | 0x40310980               | 0x00000040 | GPIO_STD Port #19        |
| 262      | PERI_MS_PPU_FX_GPIO_PRT20_PRT  | 0x40310A00               | 0x00000040 | GPIO_STD Port #20        |
| 263      | PERI_MS_PPU_FX_GPIO_PRT21_PRT  | 0x40310A80               | 0x00000040 | GPIO_STD Port #21        |
|          | - 1.4o                         | 0X 10310A00              | 0.0000000  | 55_5.5.6.0.21            |

# Based on Arm® Cortex®-M4F-single



 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no. | PPU fixed structure pair             | Address    | Size       | Description                     |
|----------|--------------------------------------|------------|------------|---------------------------------|
| 264      | PERI_MS_PPU_FX_GPIO_PRT22_PRT        | 0x40310B00 | 0x00000040 | GPIO_STD Port #22               |
| 265      | PERI_MS_PPU_FX_GPIO_PRT23_PRT        | 0x40310B80 | 0x00000040 | GPIO_STD Port #23               |
| 266      | PERI_MS_PPU_FX_GPIO_PRT0_CFG         | 0x40310040 | 0x00000020 | GPIO_ENH Port #0 configuration  |
| 267      | PERI_MS_PPU_FX_GPIO_PRT1_CFG         | 0x403100C0 | 0x00000020 | GPIO_STD Port #1 configuration  |
| 268      | PERI_MS_PPU_FX_GPIO_PRT2_CFG         | 0x40310140 | 0x00000020 | GPIO_STD Port #2 configuration  |
| 269      | PERI_MS_PPU_FX_GPIO_PRT3_CFG         | 0x403101C0 | 0x00000020 | GPIO_STD Port #3 configuration  |
| 270      | PERI_MS_PPU_FX_GPIO_PRT4_CFG         | 0x40310240 | 0x00000020 | GPIO_STD Port #4 configuration  |
| 271      | PERI_MS_PPU_FX_GPIO_PRT5_CFG         | 0x403102C0 | 0x00000020 | GPIO_STD Port #5 configuration  |
| 272      | PERI_MS_PPU_FX_GPIO_PRT6_CFG         | 0x40310340 | 0x00000020 | GPIO_STD Port #6 configuration  |
| 273      | PERI_MS_PPU_FX_GPIO_PRT7_CFG         | 0x403103C0 | 0x00000020 | GPIO_STD Port #7 configuration  |
| 274      | PERI_MS_PPU_FX_GPIO_PRT8_CFG         | 0x40310440 | 0x00000020 | GPIO_STD Port #8 configuration  |
| 275      | PERI_MS_PPU_FX_GPIO_PRT9_CFG         | 0x403104C0 | 0x00000020 | GPIO_STD Port #9 configuration  |
| 276      | PERI_MS_PPU_FX_GPIO_PRT10_CFG        | 0x40310540 | 0x00000020 | GPIO_STD Port #10 configuration |
| 277      | PERI_MS_PPU_FX_GPIO_PRT11_CFG        | 0x403105C0 | 0x00000020 | GPIO_STD Port #11 configuration |
| 278      | PERI_MS_PPU_FX_GPIO_PRT12_CFG        | 0x40310640 | 0x00000020 | GPIO_STD Port #12 configuration |
| 279      | PERI_MS_PPU_FX_GPIO_PRT13_CFG        | 0x403106C0 | 0x00000020 | GPIO_STD Port #13 configuration |
| 280      | PERI_MS_PPU_FX_GPIO_PRT14_CFG        | 0x40310740 | 0x00000020 | GPIO_STD Port #14 configuration |
| 281      | PERI_MS_PPU_FX_GPIO_PRT15_CFG        | 0x403107C0 | 0x00000020 | GPIO_STD Port #15 configuration |
| 282      | PERI_MS_PPU_FX_GPIO_PRT16_CFG        | 0x40310840 | 0x00000020 | GPIO_STD Port #16 configuration |
| 283      | PERI_MS_PPU_FX_GPIO_PRT17_CFG        | 0x403108C0 | 0x00000020 | GPIO_STD Port #17 configuration |
| 284      | PERI_MS_PPU_FX_GPIO_PRT18_CFG        | 0x40310940 | 0x00000020 | GPIO_STD Port #18 configuration |
| 285      | PERI_MS_PPU_FX_GPIO_PRT19_CFG        | 0x403109C0 | 0x00000020 | GPIO_STD Port #19 configuration |
| 286      | PERI_MS_PPU_FX_GPIO_PRT20_CFG        | 0x40310A40 | 0x00000020 | GPIO_STD Port #20 configuration |
| 287      | PERI_MS_PPU_FX_GPIO_PRT21_CFG        | 0x40310AC0 | 0x00000020 | GPIO_STD Port #21 configuration |
| 288      | PERI_MS_PPU_FX_GPIO_PRT22_CFG        | 0x40310B40 | 0x00000020 | GPIO_STD Port #22 configuration |
| 289      | PERI_MS_PPU_FX_GPIO_PRT23_CFG        | 0x40310BC0 | 0x00000020 | GPIO_STD Port #23 configuration |
| 290      | PERI_MS_PPU_FX_GPIO_GPIO             | 0x40314000 | 0x00000040 | GPIO main                       |
| 291      | PERI_MS_PPU_FX_GPIO_TEST             | 0x40315000 | 0x00000008 | GPIO test                       |
| 292      | PERI_MS_PPU_FX_SMARTIO_PRT12_PRT     | 0x40320C00 | 0x00000100 | SMART I/O #12                   |
| 293      | PERI_MS_PPU_FX_SMARTIO_PRT13_PRT     | 0x40320D00 | 0x00000100 | SMART I/O #13                   |
| 294      | PERI_MS_PPU_FX_SMARTIO_PRT14_PRT     | 0x40320E00 | 0x00000100 | SMART I/O #14                   |
| 295      | PERI_MS_PPU_FX_SMARTIO_PRT15_PRT     | 0x40320F00 | 0x00000100 | SMART I/O #15                   |
| 296      | PERI_MS_PPU_FX_SMARTIO_PRT17_PRT     | 0x40321100 | 0x00000100 | SMART I/O #17                   |
| 297      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT0_CNT  | 0x40380000 | 0x00000080 | TCPWM0 Group #0, Counter #0     |
| 298      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT1_CNT  | 0x40380080 | 0x00000080 | TCPWM0 Group #0, Counter #1     |
| 299      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT2_CNT  | 0x40380100 | 0x00000080 | TCPWM0 Group #0, Counter #2     |
| 300      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT3_CNT  | 0x40380180 | 0x00000080 | TCPWM0 Group #0, Counter #3     |
| 301      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT4_CNT  | 0x40380200 | 0x00000080 | TCPWM0 Group #0, Counter #4     |
| 302      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT5_CNT  | 0x40380280 | 0x00000080 | TCPWM0 Group #0, Counter #5     |
| 303      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT6_CNT  | 0x40380300 | 0x00000080 | TCPWM0 Group #0, Counter #6     |
| 304      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT7_CNT  | 0x40380380 | 0x00000080 | TCPWM0 Group #0, Counter #7     |
| 305      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT8_CNT  | 0x40380400 | 0x00000080 | TCPWM0 Group #0, Counter #8     |
| 306      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT9_CNT  | 0x40380480 | 0x00000080 | TCPWM0 Group #0, Counter #9     |
| 307      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT10_CNT | 0x40380500 | 0x00000080 | TCPWM0 Group #0, Counter #10    |
| 308      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT11_CNT | 0x40380580 | 0x00000080 | TCPWM0 Group #0, Counter #11    |



**Table 23-1 PPU fixed structure pairs** (continued)

| Pair no. | PPU fixed structure pair             | Address    | Size       | Description                  |
|----------|--------------------------------------|------------|------------|------------------------------|
| 309      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT12_CNT | 0x40380600 | 0x00000080 | TCPWM0 Group #0, Counter #12 |
| 310      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT13_CNT | 0x40380680 | 0x00000080 | TCPWM0 Group #0, Counter #13 |
| 311      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT14_CNT | 0x40380700 | 0x00000080 | TCPWM0 Group #0, Counter #14 |
| 312      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT15_CNT | 0x40380780 | 0x00000080 | TCPWM0 Group #0, Counter #15 |
| 313      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT16_CNT | 0x40380800 | 0x00000080 | TCPWM0 Group #0, Counter #16 |
| 314      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT17_CNT | 0x40380880 | 0x00000080 | TCPWM0 Group #0, Counter #17 |
| 315      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT18_CNT | 0x40380900 | 0x00000080 | TCPWM0 Group #0, Counter #18 |
| 316      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT19_CNT | 0x40380980 | 0x00000080 | TCPWM0 Group #0, Counter #19 |
| 317      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT20_CNT | 0x40380A00 | 0x00000080 | TCPWM0 Group #0, Counter #20 |
| 318      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT21_CNT | 0x40380A80 | 0x00000080 | TCPWM0 Group #0, Counter #21 |
| 319      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT22_CNT | 0x40380B00 | 0x00000080 | TCPWM0 Group #0, Counter #22 |
| 320      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT23_CNT | 0x40380B80 | 0x00000080 | TCPWM0 Group #0, Counter #23 |
| 321      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT24_CNT | 0x40380C00 | 0x00000080 | TCPWM0 Group #0, Counter #24 |
| 322      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT25_CNT | 0x40380C80 | 0x00000080 | TCPWM0 Group #0, Counter #25 |
| 323      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT26_CNT | 0x40380D00 | 0x00000080 | TCPWM0 Group #0, Counter #26 |
| 324      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT27_CNT | 0x40380D80 | 0x00000080 | TCPWM0 Group #0, Counter #27 |
| 325      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT28_CNT | 0x40380E00 | 0x00000080 | TCPWM0 Group #0, Counter #28 |
| 326      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT29_CNT | 0x40380E80 | 0x00000080 | TCPWM0 Group #0, Counter #29 |
| 327      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT30_CNT | 0x40380F00 | 0x00000080 | TCPWM0 Group #0, Counter #30 |
| 328      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT31_CNT | 0x40380F80 | 0x00000080 | TCPWM0 Group #0, Counter #31 |
| 329      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT32_CNT | 0x40381000 | 0x00000080 | TCPWM0 Group #0, Counter #32 |
| 330      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT33_CNT | 0x40381080 | 0x00000080 | TCPWM0 Group #0, Counter #33 |
| 331      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT34_CNT | 0x40381100 | 0x00000080 | TCPWM0 Group #0, Counter #34 |
| 332      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT35_CNT | 0x40381180 | 0x00000080 | TCPWM0 Group #0, Counter #35 |
| 333      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT36_CNT | 0x40381200 | 0x00000080 | TCPWM0 Group #0, Counter #36 |
| 334      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT37_CNT | 0x40381280 | 0x00000080 | TCPWM0 Group #0, Counter #37 |
| 335      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT38_CNT | 0x40381300 | 0x00000080 | TCPWM0 Group #0, Counter #38 |
| 336      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT39_CNT | 0x40381380 | 0x00000080 | TCPWM0 Group #0, Counter #39 |
| 337      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT40_CNT | 0x40381400 | 0x00000080 | TCPWM0 Group #0, Counter #40 |
| 338      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT41_CNT | 0x40381480 | 0x00000080 | TCPWM0 Group #0, Counter #41 |
| 339      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT42_CNT | 0x40381500 | 0x00000080 | TCPWM0 Group #0, Counter #42 |
| 340      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT43_CNT | 0x40381580 | 0x00000080 | TCPWM0 Group #0, Counter #43 |
| 341      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT44_CNT | 0x40381600 | 0x00000080 | TCPWM0 Group #0, Counter #44 |
| 342      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT45_CNT | 0x40381680 | 0x00000080 | TCPWM0 Group #0, Counter #45 |
| 343      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT46_CNT | 0x40381700 | 0x00000080 | TCPWM0 Group #0, Counter #46 |
| 344      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT47_CNT | 0x40381780 | 0x00000080 | TCPWM0 Group #0, Counter #47 |
| 345      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT48_CNT | 0x40381800 | 0x00000080 | TCPWM0 Group #0, Counter #48 |
| 346      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT49_CNT | 0x40381880 | 0x00000080 | TCPWM0 Group #0, Counter #49 |
| 347      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT50_CNT | 0x40381900 | 0x00000080 | TCPWM0 Group #0, Counter #50 |
| 348      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT51_CNT | 0x40381980 | 0x00000080 | TCPWM0 Group #0, Counter #51 |
| 349      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT52_CNT | 0x40381A00 | 0x00000080 | TCPWM0 Group #0, Counter #52 |
| 350      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT53_CNT | 0x40381A80 | 0x00000080 | TCPWM0 Group #0, Counter #53 |
| 351      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT54_CNT | 0x40381B00 | 0x00000080 | TCPWM0 Group #0, Counter #54 |
| 352      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT55_CNT | 0x40381B80 | 0x00000080 | TCPWM0 Group #0, Counter #55 |
| 353      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT56_CNT | 0x40381C00 | 0x00000080 | TCPWM0 Group #0, Counter #56 |

# Based on Arm® Cortex®-M4F-single



 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no. | PPU fixed structure pair             | Address    | Size       | Description                  |
|----------|--------------------------------------|------------|------------|------------------------------|
| 354      | PERI MS PPU FX TCPWM0 GRP0 CNT57 CNT | 0x40381C80 | 0x00000080 | TCPWM0 Group #0, Counter #57 |
| 355      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT58_CNT | 0x40381D00 | 0x00000080 | TCPWM0 Group #0, Counter #58 |
| 356      | PERI MS PPU FX TCPWM0 GRP0 CNT59 CNT | 0x40381D80 | 0x00000080 | TCPWM0 Group #0, Counter #59 |
| 357      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT60_CNT | 0x40381E00 | 0x00000080 | TCPWM0 Group #0, Counter #60 |
| 358      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT61_CNT | 0x40381E80 | 0x00000080 | TCPWM0 Group #0, Counter #61 |
| 359      | PERI_MS_PPU_FX_TCPWM0_GRP0_CNT62_CNT | 0x40381F00 | 0x00000080 | TCPWM0 Group #0, Counter #62 |
| 360      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT0_CNT  | 0x40388000 | 0x00000080 | TCPWM0 Group #1, Counter #0  |
| 361      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT1_CNT  | 0x40388080 | 0x00000080 | TCPWM0 Group #1, Counter #1  |
| 362      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT2_CNT  | 0x40388100 | 0x00000080 | TCPWM0 Group #1, Counter #2  |
| 363      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT3_CNT  | 0x40388180 | 0x00000080 | TCPWM0 Group #1, Counter #3  |
| 364      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT4_CNT  | 0x40388200 | 0x00000080 | TCPWM0 Group #1, Counter #4  |
| 365      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT5_CNT  | 0x40388280 | 0x00000080 | TCPWM0 Group #1, Counter #5  |
| 366      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT6_CNT  | 0x40388300 | 0x00000080 | TCPWM0 Group #1, Counter #6  |
| 367      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT7_CNT  | 0x40388380 | 0x00000080 | TCPWM0 Group #1, Counter #7  |
| 368      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT8_CNT  | 0x40388400 | 0x00000000 | TCPWM0 Group #1, Counter #8  |
| 369      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT9_CNT  | 0x40388480 | 0x00000000 | TCPWM0 Group #1, Counter #9  |
| 370      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT10_CNT | 0x40388500 | 0x00000000 | TCPWM0 Group #1, Counter #10 |
| 371      | PERI_MS_PPU_FX_TCPWM0_GRP1_CNT11_CNT | 0x40388580 | 0x00000080 | TCPWM0 Group #1, Counter #11 |
| 372      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT0_CNT  | 0x40390000 | 0x00000080 | TCPWM0 Group #2, Counter #0  |
| 373      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT1_CNT  | 0x40390080 | 0x00000080 | TCPWM0 Group #2, Counter #1  |
| 374      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT2_CNT  | 0x40390100 | 0x00000080 | TCPWM0 Group #2, Counter #2  |
| 375      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT3_CNT  | 0x40390180 | 0x00000080 | TCPWM0 Group #2, Counter #3  |
| 376      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT4_CNT  | 0x40390200 | 0x00000080 | TCPWM0 Group #2, Counter #4  |
| 377      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT5_CNT  | 0x40390280 | 0x00000080 | TCPWM0 Group #2, Counter #5  |
| 378      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT6_CNT  | 0x40390300 | 0x00000080 | TCPWM0 Group #2, Counter #6  |
| 379      | PERI_MS_PPU_FX_TCPWM0_GRP2_CNT7_CNT  | 0x40390380 | 0x00000080 | TCPWM0 Group #2, Counter #7  |
| 380      | PERI_MS_PPU_FX_EVTGEN0               | 0x403F0000 | 0x00001000 | Event generator #0           |
| 381      | PERI_MS_PPU_FX_LINO_MAIN             | 0x40500000 | 0x00000008 | LIN0, main                   |
| 382      | PERI_MS_PPU_FX_LIN0_CH0_CH           | 0x40508000 | 0x00000100 | LIN0, Channel #0             |
| 383      | PERI_MS_PPU_FX_LIN0_CH1_CH           | 0x40508100 | 0x00000100 | LIN0, Channel #1             |
| 384      | PERI_MS_PPU_FX_LIN0_CH2_CH           | 0x40508200 | 0x00000100 | LIN0, Channel #2             |
| 385      | PERI_MS_PPU_FX_LIN0_CH3_CH           | 0x40508300 | 0x00000100 | LIN0, Channel #3             |
| 386      | PERI_MS_PPU_FX_LIN0_CH4_CH           | 0x40508400 | 0x00000100 | LIN0, Channel #4             |
| 387      | PERI_MS_PPU_FX_LIN0_CH5_CH           | 0x40508500 | 0x00000100 | LINO, Channel #5             |
| 388      | PERI_MS_PPU_FX_LIN0_CH6_CH           | 0x40508600 | 0x00000100 | LIN0, Channel #6             |
| 389      | PERI_MS_PPU_FX_LIN0_CH7_CH           | 0x40508700 | 0x00000100 | LIN0, Channel #7             |
| 390      | PERI_MS_PPU_FX_LIN0_CH8_CH           | 0x40508800 | 0x00000100 | LIN0, Channel #8             |
| 391      | PERI_MS_PPU_FX_LIN0_CH9_CH           | 0x40508900 | 0x00000100 | LIN0, Channel #9             |
| 392      | PERI_MS_PPU_FX_LIN0_CH10_CH          | 0x40508A00 | 0x00000100 | LIN0, Channel #10            |
| 393      | PERI_MS_PPU_FX_LIN0_CH11_CH          | 0x40508B00 | 0x00000100 | LIN0, Channel #11            |
| 394      | PERI_MS_PPU_FX_CXPI0_MAIN            | 0x40510000 | 0x00000008 | CXPI0, main                  |
| 395      | PERI_MS_PPU_FX_CXPI0_CH0_CH          | 0x40518000 | 0x00000100 | CXPI0, Channel #0            |
| 396      | PERI_MS_PPU_FX_CXPI0_CH1_CH          | 0x40518100 | 0x00000100 | CXPI0, Channel #1            |
| 397      | PERI_MS_PPU_FX_CXPI0_CH2_CH          | 0x40518200 | 0x00000100 | CXPI0, Channel #2            |
| 398      | PERI_MS_PPU_FX_CXPI0_CH3_CH          | 0x40518300 | 0x00000100 | CXPI0, Channel #3            |

# Based on Arm® Cortex®-M4F-single



**Table 23-1 PPU fixed structure pairs** (continued)

| able 23-   | PPU fixed structure pairs (continued)  PPU fixed structure pair | Address    | Size                     | Description                           |
|------------|-----------------------------------------------------------------|------------|--------------------------|---------------------------------------|
|            | ·                                                               |            |                          | •                                     |
| 399<br>400 | PERI_MS_PPU_FX_CANEDO_CH0_CH                                    | 0x40520000 | 0x00000200<br>0x00000200 | CANEDO, Channel #0                    |
|            | PERI_MS_PPU_FX_CANFD0_CH1_CH                                    | 0x40520200 |                          | CANEDO, Channel #1                    |
| 401        | PERI_MS_PPU_FX_CANFD0_CH2_CH                                    | 0x40520400 | 0x00000200               | CANEDO, Channel #2                    |
| 402        | PERI_MS_PPU_FX_CANFD0_CH3_CH                                    | 0x40520600 | 0x00000200               | CANEDO, Channel #3                    |
| 403        | PERI_MS_PPU_FX_CANFD1_CH0_CH                                    | 0x40540000 | 0x00000200               | CANFD1, Channel #0                    |
| 404        | PERI_MS_PPU_FX_CANFD1_CH1_CH                                    | 0x40540200 | 0x00000200               | CANFD1, Channel #1                    |
| 405        | PERI_MS_PPU_FX_CANFD1_CH2_CH                                    | 0x40540400 | 0x00000200               | CANFD1, Channel #2                    |
| 406        | PERI_MS_PPU_FX_CANFD1_CH3_CH                                    | 0x40540600 | 0x00000200               | CANFD1, Channel #3                    |
| 407        | PERI_MS_PPU_FX_CANFD0_MAIN                                      | 0x40521000 | 0x00000100               | CANFD0, main                          |
| 408        | PERI_MS_PPU_FX_CANFD1_MAIN                                      | 0x40541000 | 0x00000100               | CANFD1, main                          |
| 409        | PERI_MS_PPU_FX_CANFD0_BUF                                       | 0x40530000 | 0x00010000               | CANFD0, buffer                        |
| 410        | PERI_MS_PPU_FX_CANFD1_BUF                                       | 0x40550000 | 0x00010000               | CANFD1, buffer                        |
| 411        | PERI_MS_PPU_FX_SCB0                                             | 0x40600000 | 0x00010000               | SCB0                                  |
| 412        | PERI_MS_PPU_FX_SCB1                                             | 0x40610000 | 0x00010000               | SCB1                                  |
| 413        | PERI_MS_PPU_FX_SCB2                                             | 0x40620000 | 0x00010000               | SCB2                                  |
| 414        | PERI_MS_PPU_FX_SCB3                                             | 0x40630000 | 0x00010000               | SCB3                                  |
| 415        | PERI_MS_PPU_FX_SCB4                                             | 0x40640000 | 0x00010000               | SCB4                                  |
| 416        | PERI_MS_PPU_FX_SCB5                                             | 0x40650000 | 0x00010000               | SCB5                                  |
| 417        | PERI_MS_PPU_FX_SCB6                                             | 0x40660000 | 0x00010000               | SCB6                                  |
| 418        | PERI_MS_PPU_FX_SCB7                                             | 0x40670000 | 0x00010000               | SCB7                                  |
| 419        | PERI_MS_PPU_FX_PASS0_SAR0_SAR                                   | 0x40900000 | 0x00000400               | PASS0, SAR Channel #0                 |
| 420        | PERI_MS_PPU_FX_PASS0_SAR1_SAR                                   | 0x40901000 | 0x00000400               | PASS0, SAR Channel #1                 |
| 421        | PERI_MS_PPU_FX_PASS0_SAR2_SAR                                   | 0x40902000 | 0x00000400               | PASS0, SAR Channel #2                 |
| 422        | PERI_MS_PPU_FX_PASS0_SAR0_CH0_CH                                | 0x40900800 | 0x00000040               | SAR0, Channel #0                      |
| 423        | PERI_MS_PPU_FX_PASS0_SAR0_CH1_CH                                | 0x40900840 | 0x00000040               | SAR0, Channel #1                      |
| 424        | PERI_MS_PPU_FX_PASS0_SAR0_CH2_CH                                | 0x40900880 | 0x00000040               | SAR0, Channel #2                      |
| 425        | PERI_MS_PPU_FX_PASS0_SAR0_CH3_CH                                | 0x409008C0 | 0x00000040               | SAR0, Channel #3                      |
| 426        | PERI_MS_PPU_FX_PASS0_SAR0_CH4_CH                                | 0x40900900 | 0x00000040               | SAR0, Channel #4                      |
| 427        | PERI_MS_PPU_FX_PASS0_SAR0_CH5_CH                                | 0x40900940 | 0x00000040               | SAR0, Channel #5                      |
| 428        | PERI_MS_PPU_FX_PASS0_SAR0_CH6_CH                                | 0x40900980 | 0x00000040               | SAR0, Channel #6                      |
| 429        | PERI_MS_PPU_FX_PASS0_SAR0_CH7_CH                                | 0x409009C0 | 0x00000040               | SAR0, Channel #7                      |
| 430        | PERI_MS_PPU_FX_PASS0_SAR0_CH8_CH                                | 0x40900A00 | 0x00000040               | SAR0, Channel #8                      |
| 431        | PERI_MS_PPU_FX_PASS0_SAR0_CH9_CH                                | 0x40900A40 | 0x00000040               | SAR0, Channel #9                      |
| 432        | PERI_MS_PPU_FX_PASS0_SAR0_CH10_CH                               | 0x40900A80 | 0x00000040               | SAR0, Channel #10                     |
| 433        | PERI_MS_PPU_FX_PASS0_SAR0_CH11_CH                               | 0x40900AC0 | 0x00000040               | SAR0, Channel #11                     |
| 434        | PERI_MS_PPU_FX_PASS0_SAR0_CH12_CH                               | 0x40900B00 | 0x00000040               | SAR0, Channel #12                     |
| 435        | PERI_MS_PPU_FX_PASS0_SAR0_CH13_CH                               | 0x40900B40 | 0x00000040               | SAR0, Channel #13                     |
| 436        | PERI_MS_PPU_FX_PASS0_SAR0_CH14_CH                               | 0x40900B80 | 0x00000040               | SAR0, Channel #14                     |
| 437        | PERI_MS_PPU_FX_PASS0_SAR0_CH15_CH                               | 0x40900BC0 | 0x00000040               | SAR0, Channel #15                     |
| 438        | PERI_MS_PPU_FX_PASS0_SAR0_CH16_CH                               | 0x40900C00 | 0x00000040               | SAR0, Channel #16                     |
| 439        | PERI_MS_PPU_FX_PASS0_SAR0_CH17_CH                               | 0x40900C40 | 0x00000040               | SAR0, Channel #17                     |
| 440        | PERI_MS_PPU_FX_PASS0_SAR0_CH18_CH                               | 0x40900C80 | 0x00000040               | SAR0, Channel #18                     |
| 441        | PERI_MS_PPU_FX_PASS0_SAR0_CH19_CH                               | 0x40900CC0 | 0x00000040               | SAR0, Channel #19                     |
| 442        | PERI_MS_PPU_FX_PASS0_SAR0_CH20_CH                               | 0x40900D00 | 0x00000040               | SAR0, Channel #20                     |
|            |                                                                 |            |                          | · · · · · · · · · · · · · · · · · · · |

# Based on Arm® Cortex®-M4F-single



 Table 23-1
 PPU fixed structure pairs (continued)

| Pair no. | PPU fixed structure pair          | Address    | Size       | Description       |
|----------|-----------------------------------|------------|------------|-------------------|
| 444      | PERI_MS_PPU_FX_PASS0_SAR0_CH22_CH | 0x40900D80 | 0x00000040 | SAR0, Channel #22 |
| 445      | PERI_MS_PPU_FX_PASS0_SAR0_CH23_CH | 0x40900DC0 | 0x00000040 | SAR0, Channel #23 |
| 446      | PERI_MS_PPU_FX_PASS0_SAR1_CH0_CH  | 0x40901800 | 0x00000040 | SAR1, Channel #0  |
| 447      | PERI_MS_PPU_FX_PASS0_SAR1_CH1_CH  | 0x40901840 | 0x00000040 | SAR1, Channel #1  |
| 448      | PERI_MS_PPU_FX_PASS0_SAR1_CH2_CH  | 0x40901880 | 0x00000040 | SAR1, Channel #2  |
| 449      | PERI_MS_PPU_FX_PASS0_SAR1_CH3_CH  | 0x409018C0 | 0x00000040 | SAR1, Channel #3  |
| 450      | PERI_MS_PPU_FX_PASS0_SAR1_CH4_CH  | 0x40901900 | 0x00000040 | SAR1, Channel #4  |
| 451      | PERI_MS_PPU_FX_PASS0_SAR1_CH5_CH  | 0x40901940 | 0x00000040 | SAR1, Channel #5  |
| 452      | PERI_MS_PPU_FX_PASS0_SAR1_CH6_CH  | 0x40901980 | 0x00000040 | SAR1, Channel #6  |
| 453      | PERI_MS_PPU_FX_PASS0_SAR1_CH7_CH  | 0x409019C0 | 0x00000040 | SAR1, Channel #7  |
| 454      | PERI_MS_PPU_FX_PASS0_SAR1_CH8_CH  | 0x40901A00 | 0x00000040 | SAR1, Channel #8  |
| 455      | PERI_MS_PPU_FX_PASS0_SAR1_CH9_CH  | 0x40901A40 | 0x00000040 | SAR1, Channel #9  |
| 456      | PERI_MS_PPU_FX_PASS0_SAR1_CH10_CH | 0x40901A80 | 0x00000040 | SAR1, Channel #10 |
| 457      | PERI_MS_PPU_FX_PASS0_SAR1_CH11_CH | 0x40901AC0 | 0x00000040 | SAR1, Channel #11 |
| 458      | PERI_MS_PPU_FX_PASS0_SAR1_CH12_CH | 0x40901B00 | 0x00000040 | SAR1, Channel #12 |
| 459      | PERI_MS_PPU_FX_PASS0_SAR1_CH13_CH | 0x40901B40 | 0x00000040 | SAR1, Channel #13 |
| 460      | PERI_MS_PPU_FX_PASS0_SAR1_CH14_CH | 0x40901B80 | 0x00000040 | SAR1, Channel #14 |
| 461      | PERI_MS_PPU_FX_PASS0_SAR1_CH15_CH | 0x40901BC0 | 0x00000040 | SAR1, Channel #15 |
| 462      | PERI_MS_PPU_FX_PASS0_SAR1_CH16_CH | 0x40901C00 | 0x00000040 | SAR1, Channel #16 |
| 463      | PERI_MS_PPU_FX_PASS0_SAR1_CH17_CH | 0x40901C40 | 0x00000040 | SAR1, Channel #17 |
| 464      | PERI_MS_PPU_FX_PASS0_SAR1_CH18_CH | 0x40901C80 | 0x00000040 | SAR1, Channel #18 |
| 465      | PERI_MS_PPU_FX_PASS0_SAR1_CH19_CH | 0x40901CC0 | 0x00000040 | SAR1, Channel #19 |
| 466      | PERI_MS_PPU_FX_PASS0_SAR1_CH20_CH | 0x40901D00 | 0x00000040 | SAR1, Channel #20 |
| 467      | PERI_MS_PPU_FX_PASS0_SAR1_CH21_CH | 0x40901D40 | 0x00000040 | SAR1, Channel #21 |
| 468      | PERI_MS_PPU_FX_PASS0_SAR1_CH22_CH | 0x40901D80 | 0x00000040 | SAR1, Channel #22 |
| 469      | PERI_MS_PPU_FX_PASS0_SAR1_CH23_CH | 0x40901DC0 | 0x00000040 | SAR1, Channel #23 |
| 470      | PERI_MS_PPU_FX_PASS0_SAR1_CH24_CH | 0x40901E00 | 0x00000040 | SAR1, Channel #24 |
| 471      | PERI_MS_PPU_FX_PASS0_SAR1_CH25_CH | 0x40901E40 | 0x00000040 | SAR1, Channel #25 |
| 472      | PERI_MS_PPU_FX_PASS0_SAR1_CH26_CH | 0x40901E80 | 0x00000040 | SAR1, Channel #26 |
| 473      | PERI_MS_PPU_FX_PASS0_SAR1_CH27_CH | 0x40901EC0 | 0x00000040 | SAR1, Channel #27 |
| 474      | PERI_MS_PPU_FX_PASS0_SAR1_CH28_CH | 0x40901F00 | 0x00000040 | SAR1, Channel #28 |
| 475      | PERI_MS_PPU_FX_PASS0_SAR1_CH29_CH | 0x40901F40 | 0x00000040 | SAR1, Channel #29 |
| 476      | PERI_MS_PPU_FX_PASS0_SAR1_CH30_CH | 0x40901F80 | 0x00000040 | SAR1, Channel #30 |
| 477      | PERI_MS_PPU_FX_PASS0_SAR1_CH31_CH | 0x40901FC0 | 0x00000040 | SAR1, Channel #31 |
| 478      | PERI_MS_PPU_FX_PASS0_SAR2_CH0_CH  | 0x40902800 | 0x00000040 | SAR2, Channel #0  |
| 479      | PERI_MS_PPU_FX_PASS0_SAR2_CH1_CH  | 0x40902840 | 0x00000040 | SAR2, Channel #1  |
| 480      | PERI_MS_PPU_FX_PASS0_SAR2_CH2_CH  | 0x40902880 | 0x00000040 | SAR2, Channel #2  |
| 481      | PERI_MS_PPU_FX_PASS0_SAR2_CH3_CH  | 0x409028C0 | 0x00000040 | SAR2, Channel #3  |
| 482      | PERI_MS_PPU_FX_PASS0_SAR2_CH4_CH  | 0x40902900 | 0x00000040 | SAR2, Channel #4  |
| 483      | PERI_MS_PPU_FX_PASS0_SAR2_CH5_CH  | 0x40902940 | 0x00000040 | SAR2, Channel #5  |
| 484      | PERI_MS_PPU_FX_PASS0_SAR2_CH6_CH  | 0x40902980 | 0x00000040 | SAR2, Channel #6  |
| 485      | PERI_MS_PPU_FX_PASS0_SAR2_CH7_CH  | 0x409029C0 | 0x00000040 | SAR2, Channel #7  |
| 486      | PERI_MS_PPU_FX_PASS0_TOP          | 0x409F0000 | 0x00001000 | PASS0, top        |

Based on Arm® Cortex®-M4F-single

**Bus masters** 



# 24 Bus masters

The Arbiter (part of flash controller) performs priority-based arbitration based on the master identifier. Each bus master has a dedicated 4-bit master identifier. This master identifier is used for bus arbitration and IPC functionality.

Table 24-1 Bus masters for access and protection control

| ID No. | Master ID          | Description                      |
|--------|--------------------|----------------------------------|
| 0      | CPUSS_MS_ID_CM0    | Master ID for Cortex®-M0+ CPU    |
| 1      | CPUSS_MS_ID_CRYPTO | Master ID for Crypto             |
| 2      | CPUSS_MS_ID_DW0    | Master ID for P-DMA 0            |
| 3      | CPUSS_MS_ID_DW1    | Master ID for P-DMA 1            |
| 4      | CPUSS_MS_ID_DMAC   | Master ID for M-DMA0             |
| 14     | CPUSS_MS_ID_CM4    | Master ID for Cortex®-M4F CPU    |
| 15     | CPUSS_MS_ID_TC     | Master ID for DAP Tap controller |

# Based on Arm® Cortex®-M4F-single

Miscellaneous configuration



# 25 Miscellaneous configuration

Table 25-1 Miscellaneous configuration for CYT2BL devices

| Sl. no. | Configuration                       | Number/<br>instances | Description                                                                                                                                   |
|---------|-------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | SRSS_NUM_CLKPATH                    | 4                    | Number of clock paths. One for each of FLL, PLL, Direct and CSV                                                                               |
| 1       | SRSS_NUM_HFROOT                     | 3                    | Number of CLK_HFs roots present                                                                                                               |
| 2       | PERI_PC_NR                          | 8                    | Number of protection contexts                                                                                                                 |
| 3       | PERI_CLOCK_NR                       | 124                  | Number of programmable clocks (outputs)                                                                                                       |
| 4       | PERI_DIV_8_NR                       | 32                   | Number of divide-by-8 clock dividers                                                                                                          |
| 5       | PERI_DIV_16_NR                      | 16                   | Number of divide-by-16 clock dividers                                                                                                         |
| 6       | PERI_DIV_24_5_NR                    | 8                    | Number of divide-by-24.5 clock dividers                                                                                                       |
| 7       | CPUSS_CM0P_MPU_NR                   | 8                    | Number of MPU regions in CM0+                                                                                                                 |
| 8       | CPUSS_CM4_MPU_NR                    | 8                    | Number of MPU regions in CM4                                                                                                                  |
| 9       | CPUSS_CRYPTO_BUFF_SIZE              | 2048                 | Number of 32-bit words in the IP internal memory buffer (to allow for a 256-B, 512-B, 1-KB, 2-KB, 4-KB, 8-KB, 16-KB, and 32-KB memory buffer) |
| 10      | CPUSS_FAULT_FAULT_NR                | 4                    | Number of fault structures                                                                                                                    |
| 11      | CPUSS_IPC_IPC_NR                    | 8                    | Number of IPC structures 0 - Reserved for CM0+ access 1 - Reserved for CM4 access 2 - Reserved for DAP access Remaining for user purposes     |
| 12      | SCBx_EZ_DATA_NR                     | 256                  | Number of EZ memory bytes. This memory is used in EZ mode, CMD_RESP mode and FIFO mode. Note: Only SCB0 supports CMD_RESP mode                |
| 13      | CPUSS_PROT_SMPU_STRUCT_NR           | 16                   | Number of SMPU protection structures                                                                                                          |
| 14      | TCPWM_TR_ONE_CNT_NR                 | 3                    | Number of input triggers per counter, routed to one counter                                                                                   |
| 15      | TCPWM_TR_ALL_CNT_NR                 | 27                   | Number of input triggers routed to all counters, based on the pin package                                                                     |
| 16      | TCPWM_GRP_NR                        | 3                    | Number of TCPWM0 counter groups                                                                                                               |
| 17      | TCPWM_GRP_NR0_GRP_GRP_CNT_NR        | 63                   | Number of counters per TCPWM0 Group #0                                                                                                        |
| 18      | TCPWM_GRP_NR0_CNT_GRP_CNT_WIDTH     | 16                   | Counter width in number of bits per TCPWM0<br>Group #0                                                                                        |
| 19      | TCPWM_GRP_NR1_GRP_GRP_CNT_NR        | 12                   | Number of counters per TCPWM0 Group #1                                                                                                        |
| 20      | TCPWM_GRP_NR1_CNT_GRP_CNT_WIDTH     | 16                   | Counter width in number of bits per TCPWM0<br>Group #1                                                                                        |
| 21      | TCPWM_GRP_NR2_GRP_GRP_CNT_NR        | 8                    | Number of counters per TCPWM0 Group #2                                                                                                        |
| 22      | TCPWM_GRP_NR2_CNT_GRP_CNT_WIDTH     | 32                   | Counter width in number of bits per TCPWM0<br>Group #2                                                                                        |
| 23      | CANFD0_MRAM_SIZE / CANFD1_MRAM_SIZE | 32                   | Message RAM size in KB shared by all the channels                                                                                             |
| 24      | EVTGEN_COMP_STRUCT_NR               | 11                   | Number of event generator comparator structures                                                                                               |

#### Based on Arm® Cortex®-M4F-single

**Development support** 



# 26 Development support

CYT2BL has a rich set of documentation, programming tools, and online resources to assist during the development process. Visit **www.infineon.com** to find out more.

#### 26.1 Documentation

A suite of documentation supports CYT2BL to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

### 26.1.1 Software user guide

A step-by-step guide for using the sample driver library along with third-party IDEs such as IAR EWARM and GHS Multi.

#### 26.1.2 Technical reference manual

The Technical Reference Manual (TRM) contains all the technical detail needed to use a CYT2BL device, including a complete description of all registers. The TRM is available in the documentation section at **www.infineon.com**.

#### **26.2** Tools

CYT2BL is supported on third-party development tool ecosystems such as IAR and GHS. CYT2BL is also supported by Cypress programming utilities for programming, erasing, or reading using Cypress' MiniProg4 or Segger J-link. More details are available in the documentation section at www.infineon.com.

#### Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



#### **Electrical specifications** 27

#### 27.1 Absolute maximum ratings

Use of this device under conditions outside the Min and Max limits listed in Table 27-1 may cause permanent damage to the device. Exposure to conditions within the limits of Table 27-1 but beyond those of normal operation for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When operated under conditions within the limits of **Table 27-1** but beyond those of normal operation, the device may not operate to specification.

#### **Power considerations**

The average chip-junction temperature, T<sub>J</sub>, in °C, may be calculated using Equation 1:

$$T_J = T_A + (P_D \times \theta_{JA})$$
 Equation. 1

Where:

 $T_A$  is the ambient temperature in °C.

 $\theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W.

 $P_D$  is the sum of  $P_{INT}$  and  $P_{IO}$  ( $P_D = P_{INT} + P_{IO}$ ).

 $P_{INT}$  is the chip internal power.  $(P_{INT} = V_{DDD} \times I_{DD} + V_{DDA} \times I_{A})$ 

P<sub>IO</sub> represents the power dissipation on input and output pins; user determined.

For most applications,  $P_{IO} < P_{INT}$  and may be neglected.

On the other hand, P<sub>IO</sub> may be significant if the device is configured to continuously drive external modules and/or memories.

**Table 27-1 Absolute maximum ratings** 

| Spec ID | Parameter               | Description                                                  | Min                    | Тур | Max                       | Units | Details/conditions                                         |
|---------|-------------------------|--------------------------------------------------------------|------------------------|-----|---------------------------|-------|------------------------------------------------------------|
| SID10   | V <sub>DDD_ABS</sub>    | V <sub>DDD</sub> power supply voltage <sup>[35]</sup>        | V <sub>SSD</sub> – 0.3 | -   | V <sub>SSD</sub> + 6.0    | V     | For ports 0, 1, 2, 3, 4, 5, 16, 17, 18, 19, 20, 21, 22, 23 |
| SID10B  | V <sub>DDIO_1_ABS</sub> | V <sub>DDIO_1</sub> power supply voltage <sup>[35]</sup>     | V <sub>SSD</sub> - 0.3 | -   | V <sub>SSD</sub> + 6.0    | V     | For ports 6, 7, 8, 9 <sup>[36]</sup>                       |
| SID10C1 | V <sub>DDIO_2_ABS</sub> | V <sub>DDIO_2</sub> power supply voltage <sup>[35]</sup>     | V <sub>SSD</sub> - 0.3 | -   | V <sub>SSD</sub> + 6.0    | V     | For ports 10, 11, 12, 13, 14, 15                           |
| SID11   | V <sub>DDA_ABS</sub>    | V <sub>DDA</sub> analog power supply voltage <sup>[35]</sup> | V <sub>SSA</sub> - 0.3 | -   | V <sub>SSA</sub> + 6.0    | V     | $V_{DDIO_2} = V_{DDA}$                                     |
| SID12   | V <sub>REFH_ABS</sub>   | Analog reference voltage, HIGH <sup>[35]</sup>               | V <sub>SSA</sub> - 0.3 | -   | V <sub>SSA</sub> + 6.0    | V     | $V_{REFH} \le V_{DDA} + 0.3 V$                             |
| SID12A  | V <sub>REFL_ABS</sub>   | Analog reference voltage, LOW <sup>[35]</sup>                | V <sub>SSA</sub> - 0.3 | -   | V <sub>SSA</sub> + 0.3    | V     |                                                            |
| SID15A  | V <sub>I0_ABS0</sub>    | Input voltage <sup>[35]</sup>                                | V <sub>SSD</sub> - 0.5 | -   | V <sub>DDD</sub> + 0.5    | V     | For ports 0, 1, 2, 3, 4, 5, 16, 17, 18, 19, 20, 21, 22, 23 |
| SID15B  | V <sub>I1_ABS1</sub>    | Input voltage <sup>[35]</sup>                                | V <sub>SSD</sub> - 0.5 | -   | V <sub>DDIO_1</sub> + 0.5 | V     | For ports 6, 7, 8, 9 <sup>[36]</sup>                       |
| SID15C  | V <sub>I2_ABS2</sub>    | Input voltage <sup>[35]</sup>                                | V <sub>SSD</sub> - 0.5 | -   | V <sub>DDIO_2</sub> + 0.5 | V     | For ports 10, 11, 12, 13, 14, 15                           |
| SID16   | V <sub>IA_ABS</sub>     | Analog input voltage <sup>[35]</sup>                         | V <sub>SSA</sub> - 0.3 | -   | V <sub>DDA</sub> + 0.3    | V     |                                                            |
| SID17A  | V <sub>O0_ABS0</sub>    | Output voltage <sup>[35]</sup>                               | V <sub>SSD</sub> - 0.3 | -   | V <sub>DDD</sub> + 0.3    | V     | For ports 0, 1, 2, 3, 4, 5, 16, 17, 18, 19, 20, 21, 22, 23 |
| SID17B  | V <sub>O1_ABS1</sub>    | Output voltage <sup>[35]</sup>                               | V <sub>SSD</sub> - 0.3 | -   | V <sub>DDIO_1</sub> + 0.3 | V     | For ports 6, 7, 8, 9 <sup>[36]</sup>                       |
| SID17C  | V <sub>O2_ABS2</sub>    | Output voltage <sup>[35]</sup>                               | V <sub>SSD</sub> - 0.3 | -   | V <sub>DDIO_2</sub> + 0.3 | V     | For ports 10, 11, 12, 13, 14, 15                           |
| SID18   | I <sub>CLAMP_ABS</sub>  | Maximum clamp current [37, 38, 39]                           | -5                     | _   | 5                         | mA    |                                                            |

35. These parameters are based on the condition that  $V_{SSD} = V_{SSA} = 0.0 \text{ V}$ . 36. The I/Os in the  $V_{DDIO\_1}$  domain refer to the  $V_{DDD}$  domain in the 64-LQFP package.

<sup>37.</sup>A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including during power transients. See Figure 27-1 for more information on the recommended circuit.

<sup>38.</sup>V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range by the clamp current.

<sup>39.</sup> When the conditions of [37], [38] and SID18A/B/C/D are met, |I<sub>CLAMP ABS</sub>| supersedes V<sub>IA ABS</sub> and V<sub>I ABS</sub>.





**Table 27-1** Absolute maximum ratings (continued)

| Spec ID | Parameter                               | Description                                                                                                                           | Min  | Тур | Max  | Units | Details/conditions                                                 |
|---------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|--------------------------------------------------------------------|
| SID18A  | I <sub>CLAMP_SUP</sub> -<br>PLY_POS_ABS | Maximum positive clamp current per I/O supply pin. Limit applies to I/O supply pin closest to the B+ injected current [39]            | -    | -   | 10   | mA    | +B injected DC currents<br>are not allowed for Ports<br>11 and 21. |
| SID18B  | ICLAMP_SUP-<br>PLY_NEG_ABS              | Maximum negative clamp current per I/O ground pin. Limit applies to I/O supply pin closest to the B+ injected current <sup>[39]</sup> | -    | -   | 10   | mA    | +B injected DC currents<br>are not allowed for Ports<br>11 and 21. |
| SID18C  | I <sub>CLAMP_TO</sub> -<br>TAL_POS_ABS  | Maximum positive clamp current per I/O supply, if not limited by the per supply pin (based on SID18A).                                | -    | -   | 50   | mA    |                                                                    |
| SID18D  | I <sub>CLAMP_TO</sub> -<br>TAL_NEG_ABS  | Maximum negative clamp current per I/O ground, if not limited by the per supply pin (based on SID18B).                                | -    | -   | 50   | mA    |                                                                    |
| SID20A  | I <sub>OL1A_ABS</sub>                   | LOW-level maximum output current [41]                                                                                                 | -    | -   | 6    | mA    | For GPIO_STD, configured for drive_sel<1:0>= 0b0X                  |
| SID20B  | I <sub>OL1B_ABS</sub>                   | LOW-level maximum output current [41]                                                                                                 | -    | -   | 2    | mA    | For GPIO_STD, configured for drive_sel<1:0>= 0b10                  |
| SID20C  | I <sub>OL1C_ABS</sub>                   | LOW-level maximum output current [41]                                                                                                 | -    | -   | 1    | mA    | For GPIO_STD, configured for drive_sel<1:0>= 0b11                  |
| SID21A  | I <sub>OL2A_ABS</sub>                   | LOW-level maximum output current [41]                                                                                                 | -    | -   | 6    | mA    | For GPIO_ENH,<br>configured for<br>drive_sel<1:0>= 0b0X            |
| SID21B  | I <sub>OL2B_ABS</sub>                   | LOW-level maximum output current [41]                                                                                                 | -    | -   | 2    | mA    | For GPIO_ENH,<br>configured for<br>drive_sel<1:0>= 0b10            |
| SID21C  | I <sub>OL2C_ABS</sub>                   | LOW-level maximum output current [41]                                                                                                 | -    | -   | 1    | mA    | For GPIO_ENH,<br>configured for<br>drive_sel<1:0>= 0b11            |
| SID26A  | ΣI <sub>OL_ABS_GPIO</sub>               | LOW-level total output current [42]                                                                                                   | -    | -   | 50   | mA    |                                                                    |
| SID27A  | I <sub>OH1A_ABS</sub>                   | HIGH-level maximum output current [41]                                                                                                | -    | -   | -5   | mA    | For GPIO_STD, configured for drive_sel<1:0>= 0b0X                  |
| SID27B  | I <sub>OH1B_ABS</sub>                   | HIGH-level maximum output current [41]                                                                                                | -    | -   | -2   | mA    | For GPIO_STD, configured for drive_sel<1:0>= 0b10                  |
| SID27C  | I <sub>OH1C_ABS</sub>                   | HIGH-level maximum output current [41]                                                                                                | -    | -   | -1   | mA    | For GPIO_STD, configured for drive_sel<1:0>= 0b11                  |
| SID28A  | I <sub>OH2A_ABS</sub>                   | HIGH-level maximum output current [41]                                                                                                | -    | -   | -5   | mA    | For GPIO_ENH,<br>configured for<br>drive_sel<1:0>= 0b0X            |
| SID28B  | I <sub>OH2B_ABS</sub>                   | HIGH-level maximum output current [41]                                                                                                | -    | -   | -2   | mA    | For GPIO_ENH,<br>configured for<br>drive_sel<1:0>= 0b10            |
| SID28C  | I <sub>OH2C_ABS</sub>                   | HIGH-level maximum output current [41]                                                                                                | -    | -   | -1   | mA    | For GPIO_ENH,<br>configured for<br>drive_sel<1:0> = 0b11           |
| SID33A  | ΣI <sub>OH_ABS_GPIO</sub>               | HIGH-level total output current <sup>[42]</sup>                                                                                       | _    | -   | -50  | mA    |                                                                    |
| SID34   | $P_{D}$                                 | Power dissipation                                                                                                                     | -    | -   | 1000 | mW    | T <sub>J</sub> should not exceed<br>150 °C                         |
| SID35   | T <sub>A</sub>                          | Ambient temperature                                                                                                                   | -40  | -   | 105  | °C    | For S-grade devices                                                |
| SID36   | T <sub>A</sub>                          | Ambient temperature                                                                                                                   | -40  | -   | 125  | °C    | For E-grade devices                                                |
| SID37   | T <sub>STG</sub>                        | Storage temperature                                                                                                                   | -55  | -   | 150  | °C    |                                                                    |
| SID38   | T <sub>J</sub>                          | Operating junction temperature                                                                                                        | -40  | -   | 150  | °C    |                                                                    |
| SID39A  | V <sub>ESD_HBM</sub>                    | Electrostatic discharge human body model                                                                                              | 2000 | -   | -    | V     |                                                                    |
| SID39B1 | V <sub>ESD_CDM1</sub>                   | Electrostatic discharge charged device model for corner pins                                                                          | 750  | -   | -    | V     |                                                                    |
| SID39B2 | V <sub>ESD_CDM2</sub>                   | Electrostatic discharge charged device model for all other pins                                                                       | 500  | -   | -    | V     |                                                                    |
| SID39C  | I <sub>LU</sub>                         | The maximum pin current the device can tolerate before triggering a latch-up                                                          | -100 | -   | 100  | mA    |                                                                    |

<sup>40.</sup> The definition of "closer" depends on the package. In LQFP packaging, "closest" is determined by counting pins. For example, in a 176-LQFP package, P17.4 (pin 120) is closer to the V<sub>DDD</sub> on pin 110 than on pin 132. Ports 11 and 21 should not be used for injection currents. The impact of injection currents is only defined for GPIO\_STD/GPIO\_ENH type I/Os.
41. The maximum output current is the peak current flowing through any one GPIO.
42. The total output current is the maximum current flowing through all I/Os (GPIO\_STD, and GPIO\_ENH).

#### Based on Arm® Cortex®-M4F-single

**Electrical specifications** 





Figure 27-1 Example of a recommended circuit<sup>[43]</sup>

#### **WARNING:**

Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current, or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.

### 27.2 Device-level specifications

Table 27-2 Recommended operating conditions

| Spec ID | Parameter                                                                           | Description                                                | Min                 | Тур | Max                 | Units | Details/conditions |
|---------|-------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------|-----|---------------------|-------|--------------------|
| Recomme | ended operati                                                                       | ing conditions                                             |                     | '   | 11                  |       |                    |
| SID40   | $V_{\mathrm{DDD}}, V_{\mathrm{DDA}}, V_{\mathrm{DDIO}_{1}}, V_{\mathrm{DDIO}_{2}},$ | Power supply voltage <sup>[44]</sup>                       | 2.7 <sup>[45]</sup> | _   | 5.5 <sup>[46]</sup> | V     |                    |
| SID40A  | V <sub>DDIO_1_EFP</sub>                                                             | Power supply voltage for eFuse programming <sup>[47]</sup> | 3                   | _   | 5.5                 | V     |                    |
| SID41   | C <sub>S1</sub>                                                                     | Smoothing capacitor <sup>[48, 49]</sup>                    | 3.76                | -   | 11                  | μF    |                    |

#### Notes

43.+B is the positive battery voltage around 45 V.

- 44. V<sub>DDD</sub>, V<sub>DDIO\_2</sub>, and V<sub>DDA</sub> do not have any sequencing limitation and can establish in any order. These supplies (except for V<sub>DDA</sub> and V<sub>DDIO\_2</sub>) are independent in voltage level. See 12-Bit SAR ADC DC Specifications when using ADC units.
- 45.3.0 V ±10% is supported with a lower BOD setting option for V<sub>DDD</sub> and V<sub>DDA</sub>. This setting provides robust protection for internal timing but BOD reset occurs at a voltage below the specified operating conditions. A higher BOD setting option is available (consistent with down to 3.0 V) and guarantees that all operating conditions are met.
- 46.5.0 V ±10% is supported with a higher OVD setting option for V<sub>DDD</sub> and V<sub>DDA</sub>. This setting provides robust protection for internal and interface timing, but OVD reset occurs at a voltage above the specified operating conditions. A lower OVD setting option is available (consistent with up to 5.0 V) and guarantees that all operating conditions are met. Voltage overshoot to a higher OVD setting range for V<sub>DDD</sub> and V<sub>DDA</sub> is permissible, provided the duration is less than 2 hours cumulated. Note that during overshoot voltage condition electrical parameters are not guaranteed.
- 47. eFuse programming must be executed with the part in a "quiet" state, with minimal activity (preferably only JTAG or a single LIN/CAN channel on V<sub>DDD</sub> domain, no activity on V<sub>DDIO\_1</sub>).
- 48. Smoothing capacitor, C<sub>S1</sub> is required per Chip (not per V<sub>CCD</sub> pin). The V<sub>CCD</sub> pins must be connected together to ensure a low-impedance connection (see the requirement in Figure 27-2).
- 49. Capacitors used for power supply decoupling or filtering are operated under a continuous DC-bias. Many capacitors used with DC power across them provide less than their target capacitance, and their capacitance is not constant across their working voltage range. When selecting capacitors for use with this device, ensure that the selected components provide the required capacitance under the specific operating conditions of temperature and voltage used in your design. While the temperature coefficient is normally found within a parts catalog (such as, X7R, C0G, Y5V), the matching voltage coefficient may only be available on the component datasheet or direct from the manufacturer. Use of components that do not provide the required capacitance under the actual operating conditions may cause the device to operate to less than datasheet specifications.

# Based on Arm® Cortex®-M4F-single

Electrical specifications





Figure 27-2 Smoothing capacitor

Smoothing capacitor should be placed as close as possible to the  $V_{\mbox{\scriptsize CCD}}$  pin.

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



# **27.3** DC specifications

### Table 27-3 DC specifications, CPU current, and transition time specifications

| Spec ID | Parameter                 | Description                                                                        | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|---------------------------|------------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID49C1 | I <sub>DD1_CM04_8_1</sub> | LP Active mode (CM4<br>and CM0+ at 8 MHz, all<br>peripherals are<br>disabled)      | -   | 5   | 10  | mA    | CM0+ and CM4 clocked at 8 MHz with IMO. All peripherals are disabled. No I/O toggling. TYP: $T_A = 25$ °C, $V_{DDD} = 5.0$ V, process typ (TT), CM0+ and CM4 executing Dhrystone from flash with cache enabled MAX: $T_A = 25$ °C, $V_{DDD} = 5.5$ V, process worst (FF), CM0+ and CM4 executing Dhrystone from flash with cache enabled.                                                                                                                                  |
| SID49C4 | IDD1_CM04_8_4M            | LP Active mode (CM4<br>and CM0+ at 8 MHz, all<br>peripherals are<br>enabled)       | _   | 6   | 73  | mA    | CM0+ and CM4 clocked at 8 MHz with IMO. All peripherals are enabled. No I/O toggling. M-DMA transferring data from code + work flash, P-DMA chains with maximum trigger activity. TYP: T <sub>A</sub> = 25 °C, V <sub>DDD</sub> = 5.0 V, process typ (TT), CM0+ and CM4 executing Dhrystone from flash with cache enabled MAX: T <sub>A</sub> = 125 °C, V <sub>DDD</sub> = 5.5 V, process worst (FF), CM0+ and CM4 executing max_power.c from flash with cache enabled.    |
| SID49E4 | DD1_F160_4M               | Active mode (CM4 at<br>160 MHz, CM0+ at 80<br>MHz, all peripherals are<br>enabled) | -   | 52  | 127 | mA    | PLL enabled at 160 MHz with ECO reference. All peripherals are enabled. No I/O toggling. M-DMA transferring data from code + work flash, P-DMA chains with maximum trigger activity. TYP: T <sub>A</sub> = 25 °C, V <sub>DDD</sub> = 5.0 V, process typ (TT), CM4 and CM0+ executing Dhrystone from flash with cache enabled. MAX: T <sub>A</sub> = 125 °C, V <sub>DDD</sub> = 5.5 V, process worst (FF), CM4 and CM0+ executing max_power.c from flash with cache enabled |
| SID53A4 | I <sub>DD2_8_4M</sub>     | All CPUs in Sleep mode                                                             | -   | 4   | 68  | mA    | PLL disabled, CM4 and CM0+ are sleeping at 8 MHz with IMO. All peripherals, peripheral clocks, interrupts, CSV, DMA, FLL, ECO are disabled. No I/O toggling.  Typ: T <sub>A</sub> = 25 °C, V <sub>DDD</sub> = 5.0 V, process typ (TT)  Max: T <sub>A</sub> = 125 °C, V <sub>DDD</sub> = 5.5 V, process worst (FF)                                                                                                                                                          |

# Based on Arm® Cortex®-M4F-single





Table 27-3 DC specifications, CPU current, and transition time specifications (continued)

| Spec ID   | Parameter             | Description                                                                                                                                                            | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID56A    | I <sub>DD_CWU2</sub>  | Average current for cyclic wake-up operation This is the average current for the specified LP Active mode and DeepSleep mode (RTC, WDT and Event generator operating). |     | 46  | 136 | μΑ    | <ul> <li>V<sub>DDD</sub> = 5.5 V, T<sub>A</sub> = 25 °C, 64-KB SRAM retention, ILO0 operation in DeepSleep, Smart I/O operations with ILO0, CMO+, CM4: Retain Typ: process typ (TT)</li> <li>Max: process worst (FF)</li> <li>This average current is achieved under the following conditions.</li> <li>MCU repetitively goes from DeepSleep to LP Active with a period of 32 ms.</li> <li>One of the I/Os is toggled using Smart I/O to activate an external sensor connected to an analog input of A/D in DeepSleep</li> <li>After 200 μs delay, the CM4 wakes up by event generator trigger to LP Active mode with IMO and A/D conversion is triggered by software.</li> <li>Group A/D conversion is performed on 5 channels with the sampling time of 1 μs each.</li> <li>Once the group A/D conversion is finished, and the results fit in the window of the range comparator, the I/O is toggled back by software to de-activate the sensor and the CM4 goes back to DeepSleep.</li> </ul> |
| SID59A    | I <sub>DD_DS64B</sub> | 64-KB SRAM retention,<br>ILO0<br>operation in DeepSleep<br>mode                                                                                                        | -   | 35  | 130 | μА    | DeepSleep Mode (RTC, WDT, and event generator operating, all other peripherals are off except for retention registers),  T <sub>A</sub> = 25 °C, CM0+, CM4: Retained Typ: V <sub>DDD</sub> = 5.0 V, process typ (TT) Max: V <sub>DDD</sub> = 5.5 V, process worst (FF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SID61A    | I <sub>DD_DS64D</sub> | 64-KB SRAM retention,<br>ILO0<br>operation in DeepSleep<br>mode                                                                                                        | -   | 0.9 | 3.5 | mA    | DeepSleep Mode steady state at $T_A$ = 125 °C (RTC, WDT, and event generator operating, all other peripherals are off except for retention registers), CM0+, CM4: Retained Typ: $V_{DDD}$ = 5.0 V, process typ (TT) Max: $V_{DDD}$ = 5.5 V, process worst (FF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Hibernate | mode                  |                                                                                                                                                                        |     |     |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SID62     | I <sub>DD_HIB1</sub>  | Hibernate Mode                                                                                                                                                         | -   | 5   | -   | μА    | ILOO/WDT operating. All other peripherals, and all CPUs are off.  T <sub>A</sub> = 25 °C, V <sub>DDD</sub> = 5.5 V, process typ (TT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SID62A    | I <sub>DD_НІВ2</sub>  | Hibernate Mode                                                                                                                                                         | -   | -   | 130 | μА    | ILOO/WDT operating. All other peripherals, and all CPUs are off.  T <sub>A</sub> = 125 °C, V <sub>DDD</sub> = 5.5 V, process worst (FF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Power mo  | de transition ti      | mes                                                                                                                                                                    |     |     |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SID65     | t <sub>ACT_DS</sub>   | Power down time from<br>Active to DeepSleep                                                                                                                            | -   | -   | 2.5 | μs    | When the IMO is already running and all HFCLK roots are at least 8 MHz. HFCLK roots that are slower than this will require additional time to turn off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# Based on Arm® Cortex®-M4F-single





## **Table 27-3** DC specifications, CPU current, and transition time specifications (continued)

| Spec ID | Parameter                | Description                                                                                                                                      | Min | Тур | Max                  | Units | Details/conditions                                                                                                                              |
|---------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| SID63   | t <sub>DS_ACT</sub>      | DeepSleep to Active<br>transition time (IMO<br>clock, SRAM execution)                                                                            | -   | _   | 10 <sup>[50]</sup>   | μs    | When using the 8-MHz IMO. Measured from wakeup interrupt during DeepSleep until wakeup.                                                         |
| SID63C  | t <sub>DS_ACT</sub>      | DeepSleep to Active<br>transition time (IMO<br>clock, flash execution)                                                                           | _   | -   | 20 <sup>[50]</sup>   | μs    | When using the 8-MHz IMO. Measured from wakeup interrupt during DeepSleep until flash execution.                                                |
| SID63A  | t <sub>DS_ACT_FLL</sub>  | DeepSleep to Active<br>transition time (FLL<br>clock, SRAM execution)                                                                            | -   | -   | 15 <sup>[50]</sup>   | μs    | When using the FLL to generate 96 MHz from the 8-MHz IMO. Measured from wakeup interrupt during DeepSleep until the FLL locks.                  |
| SID63D  | t <sub>DS_ACT_FLL1</sub> | DeepSleep to Active<br>transition time (FLL<br>clock, flash execution)                                                                           | -   | -   | 21.5 <sup>[50]</sup> | μs    | When using the FLL to generate 96 MHz from the 8-MHz IMO. Measured from wakeup interrupt during DeepSleep until flash execution.                |
| SID63B  | t <sub>DS_ACT_PLL</sub>  | DeepSleep to Active<br>transition time (PLL<br>clock, SRAM or flash<br>execution)                                                                | -   | -   | 60 <sup>[50]</sup>   | μs    | When using the PLL to generate 96 MHz from the 8-MHz IMO. Measured from wakeup interrupt during DeepSleep until the PLL locks.                  |
| SID68   | t <sub>HVR_ACT</sub>     | Release time from HV<br>reset (POR, BOD, OVD,<br>OCD, WDT, Hibernate<br>wakeup, or XRES_L)<br>release until CM0+<br>begins executing ROM<br>boot | -   | _   | 265                  | μs    | Without boot runtime.<br>Guaranteed by design                                                                                                   |
| SID68A  | t <sub>LVR_ACT</sub>     | Release time from LV reset (Fault, Internal system reset, MCWDT, or CSV) during Active/Sleep until CM0+begins executing ROM boot                 | -   | -   | 10                   | μs    | Without boot runtime.<br>Guaranteed by design                                                                                                   |
| SID68B  | t <sub>LVR_DS</sub>      | Release time from LV<br>reset (Fault, or MCWDT)<br>during DeepSleep until<br>CM0+ begins executing<br>ROM boot                                   | _   | _   | 15                   | μs    | Without boot runtime.<br>Guaranteed by design                                                                                                   |
| SID80A  | t <sub>RB_N</sub>        | ROM boot startup time<br>or wakeup time from<br>hibernate in NORMAL<br>protection state                                                          | -   | -   | 1800                 | μs    | Guaranteed by Design,<br>CM0+ clocked at 100 MHz<br>(Flash boot version 3.1.0.556 and<br>later)                                                 |
| SID80B  | t <sub>RB_S</sub>        | ROM boot startup time<br>or wakeup time from<br>hibernate in SECURE<br>protection state                                                          | -   | -   | 2740                 | μs    | Guaranteed by Design,<br>CM0+ clocked at 100 MHz<br>(Flash boot version 3.1.0.556 and<br>later)                                                 |
| SID81A  | t <sub>FB</sub>          | Flash boot startup time<br>or wakeup time from<br>hibernate in<br>NORMAL/SECURE<br>protection state                                              | -   | -   | 80                   | μs    | Guaranteed by Design,<br>TOC2_FLAGS = 0x2CF,<br>CM0+ clocked at 100 MHz,<br>Listen window = 0 ms<br>(Flash boot version 3.1.0.556 and<br>later) |

# Based on Arm® Cortex®-M4F-single





Table 27-3 DC specifications, CPU current, and transition time specifications (continued)

All specifications are valid for –40 °C  $\leq$  T  $_{A}$   $\leq$  125 °C and for 2.7 V to 5.5 V except where noted.

| Spec ID   | Parameter             | Description                                                                        | Min  | Тур | Max  | Units | Details/conditions                                                                                                                                                                                                                                                                |
|-----------|-----------------------|------------------------------------------------------------------------------------|------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID81B    | t <sub>FB_A</sub>     | Flash boot with app<br>authentication time in<br>NORMAL/SECURE<br>protection state | -    | -   | 5000 | μs    | Guaranteed by Design, TOC2_FLAGS = 0x24F, CM0+ clocked at 100 MHz, Listen window = 0 ms, Public key exponent e = 0x010001, APP size is 64 KB with the last 256 bytes being a digital signature in RSASSA-PKCS1-v1.5. Valid for RSA-2048. (Flash boot version 3.1.0.556 and later) |
| Regulator | rspecifications       |                                                                                    |      |     |      |       |                                                                                                                                                                                                                                                                                   |
| SID600    | $V_{CCD}$             | Core supply voltage                                                                | 1.05 | 1.1 | 1.15 | V     |                                                                                                                                                                                                                                                                                   |
| SID601    | I <sub>DD_ACT</sub>   | Regulator operating current in Active/Sleep mode                                   | -    | 80  | 150  | μА    | Guaranteed by design                                                                                                                                                                                                                                                              |
| SID602    | I <sub>DD_DPSLP</sub> | Regulator operating current in DeepSleep mode                                      | -    | 1.5 | 20   | μА    | Guaranteed by design                                                                                                                                                                                                                                                              |
| SID604    | I <sub>OUT</sub>      | Available regulator output current for operation                                   | _    | -   | 150  | mA    | Without triggering OVD                                                                                                                                                                                                                                                            |
| SID603    | I <sub>RUSH</sub>     | In-rush current                                                                    | -    | -   | 375  | mA    | Average V <sub>DDD</sub> current until C <sub>s1</sub> (connected to V <sub>CCD</sub> pin) is charged after Active regulator is turned on                                                                                                                                         |

#### Note

50.At cold temperature -5 °C to - 40 °C, the DeepSleep to Active transition time can be higher than the max time indicated by as much as  $20~\mu s$ 

**Electrical specifications** 



# 27.4 Reset specifications

Table 27-4 XRES\_L reset

| Spec ID  | Parameter             | Description                              | Min                        | Тур | Max                  | Units | Details/conditions                                           |
|----------|-----------------------|------------------------------------------|----------------------------|-----|----------------------|-------|--------------------------------------------------------------|
| XRES_L D |                       |                                          |                            |     |                      |       |                                                              |
| SID73    | I <sub>DD_XRES</sub>  | I <sub>DD</sub> when XRES_L asserted     | _                          | -   | 0.9                  | mA    | TA = 125 °C, V <sub>DDD</sub> = 5.5<br>V, process worst (FF) |
| SID74    | V <sub>IH</sub>       | Input voltage HIGH threshold             | $0.7 \times V_{DDD}$       | -   | -                    | V     | CMOS input                                                   |
| SID75    | V <sub>IL</sub>       | Input voltage LOW threshold              | -                          | -   | $0.3 \times V_{DDD}$ | V     | CMOS input                                                   |
| SID76    | R <sub>PULLUP</sub>   | Pull-up resistor                         | 7                          | -   | 20                   | kΩ    |                                                              |
| SID77    | C <sub>IN</sub>       | Input capacitance                        | -                          | -   | 5                    | pF    |                                                              |
| SID78    | V <sub>HYSXRES</sub>  | Input voltage hysteresis                 | 0.05 ×<br>V <sub>DDD</sub> | -   | -                    | V     |                                                              |
| XRES_L A | C specification       | ns                                       |                            |     |                      |       |                                                              |
| SID70    | t <sub>XRES_ACT</sub> | XRES_L release to Active transition time | _                          | _   | 265                  | μs    | Without boot runtime.<br>Guaranteed by design                |
| SID71    | t <sub>XRES_PW</sub>  | XRES_L pulse width                       | 5                          | -   | -                    | μs    |                                                              |
| SID72    | t <sub>XRES_FT</sub>  | Pulse suppression width                  | 100                        | -   | -                    | ns    |                                                              |



Figure 27-3 Reset sequence

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



# 27.5 I/O

Table 27-5 I/O specifications

| Spec ID  | Parameter                  | Description                  | Min                                                                           | Тур      | Мах | Units | Details/conditions                                                                                                                                                                                       |
|----------|----------------------------|------------------------------|-------------------------------------------------------------------------------|----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO_STD | specifications fo          | or ports P1 through          | 1 P23                                                                         | <u> </u> |     | 1     |                                                                                                                                                                                                          |
| SID650   | V <sub>OL1_GPIO_STD</sub>  | Output voltage<br>LOW level  | -                                                                             | -        | 0.6 | V     | $I_{OL}$ = 6 mA<br>drive_sel<1:0> = 0b0X,<br>4.5 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> $\leq$ 5.5 V                                                                 |
| SID650C  | V <sub>OL1C_GPIO_STD</sub> | Output voltage<br>LOW level  | -                                                                             | -        | 0.4 | V     | $I_{OL}$ = 5 mA<br>drive_sel<1:0> = 0b0X,<br>4.5 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> $\leq$ 5.5 V                                                                 |
| SID651   | V <sub>OL2_GPIO_STD</sub>  | Output voltage<br>LOW level  | -                                                                             | -        | 0.4 | V     | $I_{OL}$ = 2 mA<br>drive_sel<1:0> = 0b0X,<br>2.7 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> < 4.5 V                                                                      |
| SID652   | V <sub>OL3_GPIO_STD</sub>  | Output voltage<br>LOW level  | -                                                                             | -        | 0.4 | V     | $\begin{aligned} &  _{OL} = 1 \text{ mA} \\ & \text{drive\_sel} < 1:0 > = 0b10, \\ & 2.7 \text{ V} \le \text{V}_{DDD} \text{ or V}_{DDIO\_1} \\ & \text{or V}_{DDIO\_2} < 4.5 \text{ V} \end{aligned}$   |
| SID652C  | V <sub>OL3C_GPIO_STD</sub> | Output voltage<br>LOW level  | 1                                                                             | -        | 0.4 | V     | $I_{OL}$ = 2 mA<br>drive_sel<1:0> = 0b10,<br>4.5 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> $\leq$ 5.5 V                                                                 |
| SID653   | V <sub>OL4_GPIO_STD</sub>  | Output voltage<br>LOW level  | -                                                                             | -        | 0.4 | V     | $I_{OL} = 0.5 \text{ mA}$<br>drive_sel<1:0> = 0b11,<br>2.7 V \le V_{DDD} \text{ or V}_{DDIO}_1<br>or V_{DDIO}_2 < 4.5 V                                                                                  |
| SID653C  | V <sub>OL4C_GPIO_STD</sub> | Output voltage<br>LOW level  | 1                                                                             | -        | 0.4 | V     | $\begin{aligned} & I_{OL} = 1 \text{ mA} \\ & \text{drive\_sel} < 1:0 > = 0b11, \\ & 4.5 \text{ V} \le \text{V}_{DDD} \text{ or V}_{DDIO\_1} \\ & \text{or V}_{DDIO\_2} \le 5.5 \text{ V} \end{aligned}$ |
| SID654   | V <sub>OH1_GPIO_STD</sub>  | Output voltage<br>HIGH level | $(V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2} - 0.5$                | -        | -   | V     | $I_{OH}$ = -2 mA<br>drive_sel<1:0> = 0b0X,<br>2.7 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> < 4.5 V                                                                     |
| SID655   | V <sub>OH2_GPIO_STD</sub>  | Output voltage<br>HIGH level | $(V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2} - 0.5$                | -        | -   | V     | $I_{OH}$ = -5 mA<br>drive_sel<1:0> = 0b0X,<br>4.5 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> $\leq$ 5.5 V                                                                |
| SID656   | V <sub>OH3_GPIO_STD</sub>  | Output voltage<br>HIGH level | $(V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2}) - 0.5$               | -        | -   | V     | $I_{OH} = -1 \text{ mA}$<br>drive_sel<1:0> = 0b10,<br>2.7 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> < 4.5 V                                                             |
| SID656C  | V <sub>OH3C_GPIO_STD</sub> | Output voltage<br>HIGH level | $(V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2} - 0.5$                | -        | -   | V     | $I_{OH} = -2 \text{ mA}$<br>drive_sel<1:0> = 0b10,<br>$4.5 \text{ V} \le V_{DDD} \text{ or } V_{DDIO\_1}$<br>or $V_{DDIO\_2} \le 5.5 \text{ V}$                                                          |
| SID657   | V <sub>OH4_GPIO_STD</sub>  | Output voltage<br>HIGH level | (V <sub>DDD</sub> or<br>V <sub>DDIO_1</sub> or<br>V <sub>DDIO_2</sub> ) - 0.5 | -        | _   | V     | $I_{OH}$ = -0.5 mA<br>drive_sel<1:0> = 0b11,<br>2.7 V $\leq$ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> < 4.5 V                                                                   |





**Electrical specifications** 

**Table 27-5** I/O specifications (continued)

| Spec ID | Parameter                            | Description                                     | Min                                                                   | Тур  | Max                                                      | Units | Details/conditions                                                                                                                                                                                                                                                                                                       |
|---------|--------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------|------|----------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID657C | V <sub>OH4C_GPIO_STD</sub>           | Output voltage<br>HIGH level                    | $(V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2} - 0.5$        | -    | -                                                        | V     | $I_{OH} = -1 \text{ mA}$<br>drive_sel<1:0> = 0b11,<br>$4.5 \text{ V} \le V_{DDD} \text{ or } V_{DDIO\_1}$<br>or $V_{DDIO\_2} \le 5.5 \text{ V}$                                                                                                                                                                          |
| SID658  | R <sub>PD_GPIO_STD</sub>             | Pull-down resis-<br>tance                       | 25                                                                    | 50   | 100                                                      | kΩ    |                                                                                                                                                                                                                                                                                                                          |
| SID659  | R <sub>PU_GPIO_STD</sub>             | Pull-up resistance                              | 25                                                                    | 50   | 100                                                      | kΩ    |                                                                                                                                                                                                                                                                                                                          |
| SID660  | V <sub>IH_CMOS_GPI</sub> -<br>O_STD  | Input voltage<br>HIGH threshold in<br>CMOS mode | $0.7 \times (V_{DDD} \\ or V_{DDIO_1} or \\ V_{DDIO_2})$              | 1    | -                                                        | ٧     |                                                                                                                                                                                                                                                                                                                          |
| SID661  | V <sub>IH_TTL_GPIO_STD</sub>         | Input voltage<br>HIGH threshold in<br>TTL mode  | 2.0                                                                   | -    | -                                                        | V     |                                                                                                                                                                                                                                                                                                                          |
| SID662  | V <sub>IH_AUTO_GPI</sub> -<br>o_std  | Input voltage<br>HIGH threshold in<br>AUTO mode | $0.8 \times (V_{DDD}$<br>or $V_{DDIO_1}$ or $V_{DDIO_2}$              | _    | -                                                        | V     |                                                                                                                                                                                                                                                                                                                          |
| SID663  | V <sub>IL_CMOS_GPI</sub> -<br>o_STD  | Input voltage LOW<br>threshold in CMOS<br>mode  | -                                                                     | -    | $0.3 \times (V_{DDD} \\ or V_{DDIO_1} or \\ V_{DDIO_2})$ | V     |                                                                                                                                                                                                                                                                                                                          |
| SID664  | V <sub>IL_TTL_GPIO_STD</sub>         | Input voltage LOW<br>threshold in TTL<br>mode   | -                                                                     | -    | 0.8                                                      | V     |                                                                                                                                                                                                                                                                                                                          |
| SID665  | V <sub>IL_AUTO_GPI</sub> -<br>O_STD  | Input voltage LOW<br>threshold in AUTO<br>mode  | -                                                                     | -    | $0.5 \times (V_{DDD}$ or $V_{DDIO_1}$ or $V_{DDIO_2}$    | V     |                                                                                                                                                                                                                                                                                                                          |
| SID666  | V <sub>HYST_CMOS_GPI-</sub><br>o_std | Hysteresis in<br>CMOS mode                      | $0.05 \times (V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2})$ | -    | _                                                        | ٧     |                                                                                                                                                                                                                                                                                                                          |
| SID668  | V <sub>HYST_AUTO_GPI-</sub><br>O_STD | Hysteresis in<br>AUTO mode                      | $0.05 \times (V_{DDD} \text{ or } V_{DDIO_1} \text{ or } V_{DDIO_2})$ | -    | -                                                        | V     |                                                                                                                                                                                                                                                                                                                          |
| SID669  | C <sub>in_GPIO_STD</sub>             | Input pin capaci-<br>tance                      | _                                                                     | ı    | 5                                                        | pF    | For 10 MHz and 100<br>MHz                                                                                                                                                                                                                                                                                                |
| SID670  | I <sub>IL_GPIO_STD</sub>             | Input leakage<br>current                        | -250                                                                  | 0.02 | 250                                                      | nA    | For GPIO_STD except P21.0, P21.1, P21.2, P21.3, P21.4, P23.3, P23.4. $V_{DDIO_1} = V_{DDIO_2} = V_{DDD} = V_{DDA} = 5.5 \text{ V, } V_{SSD} < V_{I} < V_{DDD}, V_{DDIO_1}, V_{DDIO_2} -40 \text{ °C} \le TA \le 125 \text{ °C} $ $TYP: T_A = 25 \text{ °C}, V_{DDIO_1} = V_{DDIO_2} = V_{DDD} = V_{DDA} = 5.0 \text{ V}$ |





**Table 27-5** I/O specifications (continued)

| Spec ID | Parameter                                                                  | Description                                                     | Min  | Тур  | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                                                                          |
|---------|----------------------------------------------------------------------------|-----------------------------------------------------------------|------|------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID670C | I <sub>IL_GPIO_STD_B</sub>                                                 | Input leakage<br>current                                        | -700 | 0.02 | 700 | nA    | Only for P21.0, P21.1,<br>P21.2, P21.3, P21.4,<br>P23.3, P23.4.                                                                                                                                                                                                                                                                                             |
|         |                                                                            |                                                                 |      |      |     |       | $\begin{split} & V_{\rm DDIO\_1} \! = \! V_{\rm DDIO\_2} \! = \! V_{\rm DDD} \\ & = \! V_{\rm DDA} \! = \! 5.5  \text{V}, V_{\rm SSD} \! < \! V_{\rm I} \\ & < \! V_{\rm DDD}, V_{\rm DDIO\_1}, V_{\rm DDIO\_2} \\ & - \! 40  ^{\circ}\text{C} \leq \text{TA} \leq 125  ^{\circ}\text{C} \\ & \text{TYP: T}_{\text{A}} = 25  ^{\circ}\text{C}, \end{split}$ |
|         |                                                                            |                                                                 |      |      |     |       | $V_{DDIO\_1} = V_{DDIO\_2} = V_{DDD}$ $= V_{DDA} = 5.0 \text{ V}$                                                                                                                                                                                                                                                                                           |
| SID671  | t <sub>R</sub> or t <sub>F</sub><br>(fast) <sub>_20_0_GPI-</sub><br>o_STD  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1    | -    | 10  | ns    | 20-pF load,<br>drive_sel<1:0> = 0b00                                                                                                                                                                                                                                                                                                                        |
| SID672  | t <sub>R</sub> or t <sub>F</sub><br>(fast)_ <sub>50_0_GPI-</sub><br>o_STD  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1    | -    | 20  | ns    | 50-pF load,<br>drive_sel<1:0> = 0b00                                                                                                                                                                                                                                                                                                                        |
| SID673  | t <sub>R</sub> or t <sub>F</sub><br>(fast) <sub>_20_1_GPI</sub> -<br>o_STD | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1    | -    | 20  | ns    | 20-pF load,<br>drive_sel<1:0> = 0b01,<br>guaranteed by design                                                                                                                                                                                                                                                                                               |
| SID674  | t <sub>R</sub> or t <sub>F</sub><br>(fast) <sub>_10_2_GPI-</sub><br>o_STD  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1    | -    | 20  | ns    | 10-pF load,<br>drive_sel<1:0> = 0b10,<br>guaranteed by design                                                                                                                                                                                                                                                                                               |
| SID675  | t <sub>R</sub> or t <sub>F</sub><br>(fast)_6_3_GPI-<br>O_STD               | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1    | -    | 20  | ns    | 6-pF load,<br>drive_sel<1:0> = 0b11,<br>guaranteed by design                                                                                                                                                                                                                                                                                                |
| SID676  | t <sub>F</sub> (fast) <sub>_100_GPI</sub> -<br>o_STD                       | Fall time (30% to 70% of V <sub>DDIO</sub> )                    | 0.35 | -    | 250 | ns    | 10-pF to 400-pF load,<br>RPU = 767 Ω,<br>drive_sel<1:0>= 0b00,<br>Freq = 100 kHz                                                                                                                                                                                                                                                                            |
| SID677  | t <sub>F</sub> (fast) <sub>_400_GPI</sub> -<br>o_STD                       | Fall time (30% to 70% of V <sub>DDIO</sub> )                    | 0.35 | -    | 250 | ns    | 10-pF to 400-pF load,<br>RPU = 350 Ω,<br>drive_sel<1:0>= 0b00,<br>Freq = 400 kHz                                                                                                                                                                                                                                                                            |
| SID678  | f <sub>IN_GPIO_STD</sub>                                                   | Input frequency                                                 | ı    | _    | 100 | MHz   |                                                                                                                                                                                                                                                                                                                                                             |
| SID679  | f <sub>OUT_GPIO_STD0H</sub>                                                | Output frequency                                                | ı    | -    | 50  | MHz   | 20-pF load,<br>drive_sel<1:0>= 00,<br>$4.5 \text{ V} \le \text{V}_{DDD} \text{ or V}_{DDIO\_1}$<br>or $\text{V}_{DDIO\_2} \le 5.5 \text{ V}$                                                                                                                                                                                                                |
| SID680  | f <sub>OUT_GPIO_STD0L</sub>                                                | Output frequency                                                | ı    | _    | 32  | MHz   | 20-pF load,<br>drive_sel<1:0>= 00,<br>2.7 V ≤ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> < 4.5 V                                                                                                                                                                                                                                     |
| SID681  | f <sub>OUT_GPIO_STD1H</sub>                                                | Output frequency                                                | _    | _    | 25  | MHz   | 20-pF load,<br>drive_sel<1:0>= 01,<br>$4.5 \text{ V} \le \text{V}_{DDD} \text{ or V}_{DDIO\_1}$<br>or $\text{V}_{DDIO\_2} \le 5.5 \text{ V}$                                                                                                                                                                                                                |





 Table 27-5
 I/O specifications (continued)

| Spec ID  | Parameter                   | Description                  | Min                    | Тур | Max | Units | Details/conditions                                                                                                                           |
|----------|-----------------------------|------------------------------|------------------------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| SID682   | f <sub>OUT_GPIO_STD1L</sub> | Output frequency             | -                      | -   | 15  | MHz   | 20-pF load,<br>drive_sel<1:0>= 01,<br>$2.7 \text{ V} \leq \text{V}_{DDD} \text{ or V}_{DDIO\_1}$<br>or $\text{V}_{DDIO\_2} < 4.5 \text{ V}$  |
| SID683   | f <sub>OUT_GPIO_STD2H</sub> | Output frequency             | 1                      | -   | 25  | MHz   | 10-pF load,<br>drive_sel<1:0>= 10,<br>$4.5 \text{ V} \le \text{V}_{DDD} \text{ or V}_{DDIO\_1}$<br>or $\text{V}_{DDIO\_2} \le 5.5 \text{ V}$ |
| SID684   | f <sub>OUT_GPIO_STD2L</sub> | Output frequency             | 1                      | -   | 15  | MHz   | 10-pF load,<br>drive_sel<1:0>= 10,<br>$2.7 \text{ V} \leq \text{V}_{DDD} \text{ or V}_{DDIO\_1}$<br>or $\text{V}_{DDIO\_2} < 4.5 \text{ V}$  |
| SID685   | f <sub>OUT_GPIO_STD3H</sub> | Output frequency             | -                      | -   | 15  | MHz   | 6-pF load,<br>drive_sel<1:0>= 11,<br>$4.5 \text{ V} \le \text{V}_{DDD} \text{ or V}_{DDIO\_1}$<br>or $\text{V}_{DDIO\_2} \le 5.5 \text{ V}$  |
| SID686   | f <sub>OUT_GPIO_STD3L</sub> | Output frequency             | -                      | -   | 10  | MHz   | 6-pF load,<br>drive_sel<1:0>= 11,<br>2.7 V ≤ V <sub>DDD</sub> or V <sub>DDIO_1</sub><br>or V <sub>DDIO_2</sub> < 4.5 V                       |
| GPIO_ENH | specifications o            | nly for P0                   |                        |     |     |       |                                                                                                                                              |
| SID650A  | V <sub>OL1_GPIO_ENH</sub>   | Output voltage<br>LOW level  | -                      | -   | 0.6 | V     | I <sub>OL</sub> = 6 mA<br>drive_sel<1:0> =<br>0b00/01,<br>2.7 V ≤ V <sub>DDD</sub> ≤ 5.5 V                                                   |
| SID650D  | V <sub>OL1D_GPIO_ENH</sub>  | Output voltage<br>LOW level  | -                      | -   | 0.4 | V     | $I_{OL} = 5 \text{ mA}$<br>drive_sel<1:0> = 0b00/01,<br>$4.5 \text{ V} \le \text{V}_{DDD} \le 5.5 \text{ V}$                                 |
| SID651A  | V <sub>OL2_GPIO_ENH</sub>   | Output voltage<br>LOW level  | _                      | -   | 0.4 | V     | I <sub>OL</sub> = 2 mA<br>drive_sel<1:0> =<br>0b00/01,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V                                                   |
| SID652A  | V <sub>OL3_GPIO_ENH</sub>   | Output voltage<br>LOW level  | -                      | -   | 0.4 | V     | I <sub>OL</sub> = 1 mA<br>drive_sel<1:0> = 0b10,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V                                                         |
| SID652D  | V <sub>OL3D_GPIO_ENH</sub>  | Output voltage<br>LOW level  | _                      | -   | 0.4 | V     | $I_{OL} = 2 \text{ mA}$<br>drive_sel<1:0> = 0b10,<br>$4.5 \text{ V} \le V_{DDD} \le 5.5 \text{ V}$                                           |
| SID653A  | V <sub>OL4_GPIO_ENH</sub>   | Output voltage<br>LOW level  | -                      | _   | 0.4 | V     | $I_{OL} = 0.5 \text{ mA}$<br>drive_sel<1:0> = 0b11,<br>2.7 V \le V_{DDD} < 4.5 V                                                             |
| SID653D  | V <sub>OL4D_GPIO_ENH</sub>  | Output voltage<br>LOW level  | -                      | _   | 0.4 | V     | $I_{OL} = 1 \text{ mA}$<br>drive_sel<1:0> = 0b11,<br>4.5 V \le V_DDD \le 5.5 V                                                               |
| SID654A  | V <sub>OH1_GPIO_ENH</sub>   | Output voltage<br>HIGH level | V <sub>DDD</sub> - 0.5 | -   | _   | V     | I <sub>OL</sub> = -2 mA<br>drive_sel<1:0> =<br>0b00/01,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V                                                  |





 Table 27-5
 I/O specifications (continued)

| Spec ID | Parameter                            | Description                                     | Min                        | Тур   | Max                       | Units | Details/conditions                                                                                                                                                                            |
|---------|--------------------------------------|-------------------------------------------------|----------------------------|-------|---------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID655A | V <sub>OH2_GPIO_ENH</sub>            | Output voltage<br>HIGH level                    | V <sub>DDD</sub> - 0.5     | -     | -                         | V     | I <sub>OL</sub> = -5 mA<br>drive_sel<1:0> =<br>0b00/01,<br>4.5 V ≤ V <sub>DDD</sub> ≤ 5.5 V                                                                                                   |
| SID656A | V <sub>OH3_GPIO_ENH</sub>            | Output voltage<br>HIGH level                    | V <sub>DDD</sub> - 0.5     | Ι     | -                         | V     | $I_{OL} = -1 \text{ mA}$<br>drive_sel<1:0> = 0b10,<br>2.7 V \le V_DDD < 4.5 V                                                                                                                 |
| SID656D | V <sub>OH3D_GPIO_ENH</sub>           | Output voltage<br>HIGH level                    | V <sub>DDD</sub> - 0.5     | I     | -                         | V     | $I_{OL} = -2 \text{ mA}$<br>drive_sel<1:0> = 0b10,<br>$4.5 \text{ V} \le V_{DDD} \le 5.5 \text{ V}$                                                                                           |
| SID657A | V <sub>OH4_GPIO_ENH</sub>            | Output voltage<br>HIGH level                    | V <sub>DDD</sub> - 0.5     | ı     | -                         | V     | $I_{OL} = -0.5 \text{ mA}$<br>drive_sel<1:0> = 0b11,<br>2.7 V \le V_DDD < 4.5 V                                                                                                               |
| SID657D | V <sub>OH4D_GPIO_ENH</sub>           | Output voltage<br>HIGH level                    | V <sub>DDD</sub> – 0.5     | ı     | -                         | V     | $I_{OL} = -1 \text{ mA}$<br>drive_sel<1:0> = 0b11,<br>$4.5 \text{ V} \le V_{DDD} \le 5.5 \text{ V}$                                                                                           |
| SID658A | R <sub>PD_GPIO_ENH</sub>             | Pull-down resis-<br>tance                       | 25                         | 50    | 100                       | kΩ    |                                                                                                                                                                                               |
| SID659A | R <sub>PU_GPIO_ENH</sub>             | Pull-up resistance                              | 25                         | 50    | 100                       | kΩ    |                                                                                                                                                                                               |
| SID660A | V <sub>IH_CMOS_GPI</sub> -<br>O_ENH  | Input voltage<br>HIGH threshold in<br>CMOS mode | 0.70 ×<br>V <sub>DDD</sub> | -     | -                         | V     |                                                                                                                                                                                               |
| SID661A | V <sub>IH_TTL_GPI</sub> -<br>O_ENH   | Input voltage<br>HIGH threshold in<br>TTL mode  | 2                          | -     | -                         | V     |                                                                                                                                                                                               |
| SID662A | V <sub>IH_AUTO_GPI</sub> -<br>O_ENH  | Input voltage<br>HIGH threshold in<br>AUTO mode | 0.8 × V <sub>DDD</sub>     | ı     | -                         | V     |                                                                                                                                                                                               |
| SID663A | V <sub>IL_CMOS_GPI</sub> -<br>O_ENH  | Input voltage LOW<br>threshold in CMOS<br>mode  | -                          | -     | 0.3 ×<br>V <sub>DDD</sub> | V     |                                                                                                                                                                                               |
| SID664A | V <sub>IL_TTL_GPIO_ENH</sub>         | Input voltage LOW<br>threshold in TTL<br>mode   | -                          | -     | 0.8                       | V     |                                                                                                                                                                                               |
| SID665A | V <sub>IL_AUTO_GPI-</sub><br>O_ENH   | Input voltage LOW<br>threshold in AUTO<br>mode  | -                          | -     | 0.5 ×<br>V <sub>DDD</sub> | V     |                                                                                                                                                                                               |
| SID666A | V <sub>HYST_CMOS_GPI-</sub><br>O_ENH | Hysteresis in CMOS mode                         | 0.05 ×<br>V <sub>DDD</sub> | 1     | -                         | V     |                                                                                                                                                                                               |
| SID668A | V <sub>HYST_AUTO_GPI-</sub><br>O_ENH | Hysteresis in AUTO mode                         | 0.05 ×<br>V <sub>DDD</sub> | _     | _                         | V     |                                                                                                                                                                                               |
| SID669A | C <sub>in_GPIO_ENH</sub>             | Input pin capaci-<br>tance                      | -                          | -     | 5                         | pF    | For 10 MHz and 100<br>MHz                                                                                                                                                                     |
| SID670A | I <sub>IL_GPIO_ENH</sub>             | Input leakage<br>current                        | -350                       | 0.055 | 350                       | nA    | $V_{DDD} = V_{DDA} = 5.5 \text{ V},$<br>$V_{SSD} < V_{I} < V_{DDD},$<br>$-40 \text{ °C} \le T_{A} \le 125 \text{ °C}$<br>$TYP: T_{A} = 25 \text{ °C},$<br>$V_{DDD} = V_{DDA} = 5.0 \text{ V}$ |





 Table 27-5
 I/O specifications (continued)

| Spec ID | Parameter                                                                  | Description                                                     | Min                            | Тур | Max | Units | Details/conditions                                                                       |
|---------|----------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------|-----|-----|-------|------------------------------------------------------------------------------------------|
| SID671A | t <sub>R</sub> or t <sub>F</sub><br>(fast)_ <sub>20_0_GPI-</sub><br>o_ENH  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1                              | -   | 10  | ns    | 20-pF load,<br>drive_sel<1:0> = 0b00,<br>slow = 0                                        |
| SID672A | t <sub>R</sub> or t <sub>F</sub><br>(fast)_ <sub>50_0_GPI-</sub><br>0_ENH  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1                              | -   | 20  | ns    | 50-pF load,<br>drive_sel<1:0> = 0b00,<br>slow = 0                                        |
| SID673A | t <sub>R</sub> or t <sub>F</sub><br>(fast) <sub>_20_1_GPI</sub> -<br>o_ENH | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1                              | 1   | 20  | ns    | 20-pF load,<br>drive_sel<1:0> = 0b01,<br>slow = 0,<br>guaranteed by design               |
| SID674A | t <sub>R</sub> or t <sub>F</sub><br>(fast) <sub>_10_2_GPI-</sub><br>O_ENH  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1                              | -   | 20  | ns    | 10-pF load,<br>drive_sel<1:0> = 0b10,<br>slow = 0,<br>guaranteed by design               |
| SID675A | t <sub>R</sub> or t <sub>F</sub><br>(fast) <sub>_6_3_GPI</sub> -<br>O_ENH  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 1                              | I   | 20  | ns    | 6-pF load,<br>drive_sel<1:0> = 0b11,<br>slow = 0,<br>guaranteed by design                |
| SID676A | t <sub>F_I2C</sub><br>(slow)_ <sub>GPIO_ENH</sub>                          | Fall time (30% to 70% of V <sub>DDIO</sub> )                    | 20×(V <sub>DDD</sub><br>/ 5.5) | I   | 250 | ns    | 10-pF to 400-pF load,<br>drive_sel<1:0> = 0b00,<br>slow = 1,<br>minimum $R_{PU}$ = 400 Ω |
| SID677A | t <sub>R</sub> or t <sub>F</sub> (slow) <sub>_20_GPI</sub> -<br>O_ENH      | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 20×(V <sub>DDD</sub><br>/ 5.5) | _   | 160 | ns    | 20-pF load,<br>drive_sel<1:0> = 0b00,<br>slow = 1,<br>output frequency = 1<br>MHz        |
| SID678A | t <sub>R</sub> or t <sub>F</sub><br>(slow) <sub>_400_GPI</sub> -<br>O_ENH  | Rise time or fall<br>time (10% to 90%<br>of V <sub>DDIO</sub> ) | 20×(V <sub>DDD</sub><br>/ 5.5) | -   | 250 | ns    | 400-pF load,<br>drive_sel<1:0> = 0b00,<br>slow = 1,<br>output frequency = 400<br>kHz     |
| SID679A | f <sub>IN_GPIO_ENH</sub>                                                   | Input frequency                                                 | _                              | 1   | 100 | MHz   |                                                                                          |
| SID680A | f <sub>OUT_GPIO_ENH0H</sub>                                                | Output frequency                                                | -                              | -   | 50  | MHz   | 20-pF load,<br>drive_sel<1:0>= 0b00,<br>4.5 V ≤ V <sub>DDD</sub> ≤ 5.5 V                 |
| SID681A | f <sub>OUT_GPIO_ENHOL</sub>                                                | Output frequency                                                | -                              | _   | 32  | MHz   | 20-pF load,<br>drive_sel<1:0>= 0b00,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V                 |
| SID682A | f <sub>OUT_GPIO_ENH1H</sub>                                                | Output frequency                                                | _                              | _   | 25  | MHz   | 20-pF load,<br>drive_sel<1:0>= 0b01,<br>4.5 V ≤ V <sub>DDD</sub> ≤ 5.5 V                 |
| SID683A | f <sub>OUT_GPIO_ENH1L</sub>                                                | Output frequency                                                | -                              | -   | 15  | MHz   | 20-pF load,<br>drive_sel<1:0>= 0b01,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V                 |





**Electrical specifications** 

I/O specifications (continued) **Table 27-5** 

| Spec ID   | Parameter                   | Description                                             | Min | Тур | Max                | Units | Details/conditions                                                       |
|-----------|-----------------------------|---------------------------------------------------------|-----|-----|--------------------|-------|--------------------------------------------------------------------------|
| SID684A   | f <sub>OUT_GPIO_ENH2H</sub> | Output frequency                                        | _   | -   | 25                 | MHz   | 10-pF load,<br>drive_sel<1:0>= 0b10,<br>4.5 V ≤ V <sub>DDD</sub> ≤ 5.5 V |
| SID685A   | f <sub>OUT_GPIO_ENH2L</sub> | Output frequency                                        | -   | 1   | 15                 | MHz   | 10-pF load,<br>drive_sel<1:0>= 0b10,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V |
| SID686A   | f <sub>OUT_GPIO_ENH3H</sub> | Output frequency                                        | -   | 1   | 15                 | MHz   | 6-pF load,<br>drive_sel<1:0>= 0b11,<br>4.5 V ≤ V <sub>DDD</sub> ≤ 5.5 V  |
| SID687A   | f <sub>OUT_GPIO_ENH3L</sub> | Output frequency                                        | -   | 1   | 10                 | MHz   | 6-pF load,<br>drive_sel<1:0>= 0b11,<br>2.7 V ≤ V <sub>DDD</sub> < 4.5 V  |
| GPIO inpu | t specifications            |                                                         |     | •   |                    | •     |                                                                          |
| SID98     | t <sub>FT</sub>             | Analog glitch filter<br>(pulse<br>suppression<br>width) | -   | -   | 50 <sup>[51]</sup> | ns    | One filter per port<br>group                                             |
| SID99     | t <sub>INT</sub>            | Minimum pulse<br>width for GPIO<br>interrupt            | 160 | -   | _                  | ns    |                                                                          |

51.If longer pulse suppression width is required, use Smart I/O.

### Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



# 27.6 Analog peripherals

All specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C and for 2.7 V to 5.5 V except where noted.

#### 27.6.1 SAR ADC



Figure 27-4 ADC characteristics and error definitions

Table 27-6 12-Bit SAR ADC DC specifications

| Spec ID | Parameter                          | Description                                                                                          | Min               | Тур | Max              | Units | Details/conditions                                                 |
|---------|------------------------------------|------------------------------------------------------------------------------------------------------|-------------------|-----|------------------|-------|--------------------------------------------------------------------|
| SID100  | A_RES                              | SAR ADC resolution                                                                                   | -                 | -   | 12               | bits  |                                                                    |
| SID101  | A_V <sub>INS</sub>                 | Input voltage range                                                                                  | V <sub>REFL</sub> | -   | $V_{REFH}$       | V     |                                                                    |
| SID102  | A_V <sub>REFH</sub>                | V <sub>REFH</sub> voltage range                                                                      | 2.7               | -   | $V_{DDA}$        | V     | ADC performance degrades when high reference is higher than supply |
| SID102A | A_V <sub>DDA</sub> <sup>[52]</sup> | V <sub>DDA</sub> voltage range                                                                       | 2.7               | -   | 5.5              | V     |                                                                    |
| SID103  | A_V <sub>REFL</sub>                | V <sub>REFL</sub> voltage range                                                                      | V <sub>SSA</sub>  | _   | V <sub>SSA</sub> | V     | ADC performance degrades when low reference is lower than ground   |
| SID103A | V <sub>band_gap</sub>              | Internal band gap reference voltage                                                                  | 0.882             | 0.9 | 0.918            | V     |                                                                    |
| SID19A  | CLAMP_COU-<br>PLING_RA-<br>TIO_POS | Ratio of current collected on<br>a pin to the positive current<br>injected into a neighboring<br>pin | -                 | -   | 0.25             | %     |                                                                    |
| SID19B  | CLAMP_COU-<br>PLING_RA-<br>TIO_NEG | Ratio of current collected on<br>a pin to the negative current<br>injected into a neighboring<br>pin | -                 | _   | 1.2              | %     |                                                                    |
| SID19C  | R <sub>CLAMP_INTERNAL</sub>        | Internal pin resistance to current collection point                                                  | -                 | -   | 50               | Ω     |                                                                    |

#### Note

 $52.V_{DDD}$  must be greater than  $0.8 \times V_{DDA}$  when ADC[2] is enabled.  $V_{DDIO\_1}$  must be greater than  $0.8 \times V_{DDA}$  when ADC[0] is enabled.

**Electrical specifications** 



#### 27.6.2 Calculating the impact of neighboring pins

The three ADC specifications based on SID19A, SID19B, and SID19C, can be used to calculate the pin leakage and resulting ADC offset caused by injection current using the below formula:

$$I_{LEAK} = I_{INJECTED} \times CLAMP\_COUPLING\_RATIO$$
 $V_{ERROR} = I_{LEAK} \times (R_{CLAMP\_INTERNAL} + R_{SOURCE})$ 
Code Error =  $V_{ERROR} \times 2^{12} / V_{REF}$ 

#### Where:

I<sub>INJECTED</sub> is the injected current in mA.

I<sub>I FAK</sub> is the calculated leakage current in mA.

V<sub>ERROR</sub> is the voltage error calculated due to leakage currents in V.

V<sub>RFF</sub> is the ADC reference voltage in V.



Figure 27-5 Integral and differential linearity errors

#### Based on Arm® Cortex®-M4F-single





Figure 27-6 ADC equivalent circuit for analog input

**Table 27-7 SAR ADC AC specifications** 

| Spec ID | Parameter             | Description                                                            | Min | Тур | Max   | Units | Details/conditions                                                                                          |
|---------|-----------------------|------------------------------------------------------------------------|-----|-----|-------|-------|-------------------------------------------------------------------------------------------------------------|
| SID104  | V <sub>ZT</sub>       | Zero transition voltage                                                | -20 | -   | 20    | mV    | $V_{DDA}$ = 2.7 V to 5.5 V,<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 125 °C<br>before offset adjustment       |
| SID105  | V <sub>FST</sub>      | Full-scale transition voltage                                          | -20 | 1   | 20    | mV    | $V_{DDA}$ = 2.7 V to 5.5 V,<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 125 °C<br>before offset adjustment       |
| SID114  | f <sub>ADC_4P5</sub>  | ADC operating frequency                                                | 2   | -   | 26.67 | MHz   | $4.5~V \leq V_{DDA} \leq 5.5~V$                                                                             |
| SID114A | f <sub>ADC_2P7</sub>  | ADC operating frequency                                                | 2   | -   | 13.34 | MHz   | $2.7 \text{ V} \le \text{V}_{\text{DDA}} < 4.5 \text{ V}$                                                   |
| SID113  | t <sub>S_4P5</sub>    | Analoginput sample time for channels of own SARMUX                     | 412 | -   | -     | ns    | 4.5 V ≤ V <sub>DDA</sub> ≤ 5.5 V<br>Guaranteed by design                                                    |
| SID113A | t <sub>S_2P7</sub>    | Analoginput sample time for channels of own SARMUX                     | 600 | 1   | -     | ns    | 2.7 V ≤ V <sub>DDA</sub> < 4.5 V<br>Guaranteed by design                                                    |
| SID113B | t <sub>S_DR_4P5</sub> | Analoginput sample time when input is from diagnostic reference        | 2   | -   | -     | μs    | 4.5 V ≤ V <sub>DDA</sub> ≤ 5.5 V<br>Guaranteed by design                                                    |
| SID113C | t <sub>S_DR_2P7</sub> | Analoginput sample time when input is from diagnostic reference        | 2.5 | -   | -     | μs    | 2.7 V ≤ V <sub>DDA</sub> < 4.5 V<br>Guaranteed by design                                                    |
| SID113D | t <sub>S_TS</sub>     | Analog input sample time for temperature sensor                        | 3   | -   | 1     | μs    | 2.7 V ≤ V <sub>DDA</sub> ≤ 5.5 V<br>Guaranteed by design                                                    |
| SID113E | t <sub>S_4P5_</sub> A | Analog input sample time<br>for channels of another<br>SARMUXn (n=1,2) | 824 | _   | -     | ns    | 4.5 V ≤ V <sub>DDA</sub> ≤ 5.5 V<br>When ADC0 borrows the<br>SARMUX of another ADC,<br>guaranteed by design |

# Based on Arm® Cortex®-M4F-single



**Table 27-7 SAR ADC AC specifications** (continued)

| Spec ID | Parameter             | Description                                                                                            | Min   | Тур | Max  | Units | Details/conditions                                                                                                                                                                               |
|---------|-----------------------|--------------------------------------------------------------------------------------------------------|-------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID113F | t <sub>S_2P7_A</sub>  | Analoginput sample time<br>for channels of another<br>SARMUXn (n=1,2)                                  | 1648  | -   | -    | ns    | 2.7V ≤ V <sub>DDA</sub> ≤ 4.5 V When<br>ADC0 borrows the<br>SARMUX of another ADC,<br>guaranteed by design                                                                                       |
| SID106  | t <sub>ST_4P5</sub>   | ADC max throughput<br>(samples per second)<br>when using the SARMUX<br>of own ADC                      | _     | -   | 1    | Msps  | 4.5 V ≤ V <sub>DDA</sub> ≤ 5.5 V,<br>80 MHz / 3 = 26.67 MHz,<br>11 sampling cycles,<br>15 conversion cycles                                                                                      |
| SID106A | t <sub>ST_2P7</sub>   | ADC max throughput<br>(samples per second)<br>when using the SARMUX<br>of own ADC                      | 1     | -   | 0.5  | Msps  | 2.7 V \le V <sub>DDA</sub> < 4.5 V<br>80 MHz / 6 = 13.3 MHz,<br>11 sampling cycles,<br>15 conversion cycles                                                                                      |
| SID106B | t <sub>ST_4P5_A</sub> | ADC0 max throughput<br>(samples per second)<br>when borrowing the<br>SARMUXn of another ADC<br>(n=1,2) | -     | -   | 0.5  | Msps  | 4.5 V ≤ V <sub>DDA</sub> ≤ 5.5 V,<br>80 MHz/6 = 13.3 MHz,<br>11 sampling cycles,<br>15 conversion cycles                                                                                         |
| SID106C | t <sub>ST_2P7_A</sub> | ADC0 max throughput<br>(samples per second)<br>when borrowing the<br>SARMUXn of another ADC<br>(n=1,2) | -     | ı   | 0.25 | Msps  | 2.7V ≤ VDDA < 4.5 V, 80<br>MHz / 12 = 6.67 MHz,<br>11 sampling cycles,<br>15 conversion cycles                                                                                                   |
| SID107  | C <sub>VIN</sub>      | ADC input sampling capacitance                                                                         | -     | ı   | 4.8  | pF    | Guaranteed by design                                                                                                                                                                             |
| SID108  | R <sub>VIN1</sub>     | Input path ON resistance (4.5 V to 5.5 V)                                                              | _     | ı   | 9.4  | kΩ    | Guaranteed by design                                                                                                                                                                             |
| SID108A | R <sub>VIN2</sub>     | Input path ON resistance (2.7 V to 4.5 V)                                                              | -     | 1   | 13.9 | kΩ    | Guaranteed by design                                                                                                                                                                             |
| SID108B | R <sub>DREF1</sub>    | Diagnostic path ON resistance (4.5 V to 5.5 V)                                                         | _     | 1   | 40   | kΩ    | Guaranteed by design                                                                                                                                                                             |
| SID108C | R <sub>DREF2</sub>    | Diagnostic path ON resistance (2.7 V to 4.5 V)                                                         | -     | -   | 50   | kΩ    | Guaranteed by design                                                                                                                                                                             |
| SID119  | ACC_RLAD              | Diagnostic reference resistor ladder accuracy                                                          | -4    | -   | 4    | %     |                                                                                                                                                                                                  |
| SID109  | A_TE                  | Total error                                                                                            | -5    | 1   | 5    | LSb   | $V_{DDA} = V_{REFH} = 2.7 \text{ V to}$<br>5.5 V, $V_{REFL} = V_{SSA}$<br>-40 °C $\leq T_A \leq 125$ °C<br>Total error after offset<br>and gain adjustment at<br>12 bit resolution mode          |
| SID109A | A_TEB                 | Total error                                                                                            | -12   | -   | 12   | LSb   | $V_{DDA} = V_{REFH} = 2.7 \text{ V to}$<br>5.5 V, $V_{REFL} = V_{SSA}$<br>$-40 \text{ °C} \le T_A \le 125 \text{ °C}$<br>Total error before offset and gain adjustment at 12 bit resolution mode |
| SID110  | A_INL                 | Integral nonlinearity                                                                                  | -2.5  | -   | 2.5  | LSb   | $V_{DDA} = 2.7 \text{ V to } 5.5 \text{ V},$<br>-40 °C \le T <sub>A</sub> \le 125 °C                                                                                                             |
| SID111  | A_DNL                 | Differential nonlinearity                                                                              | -0.99 | -   | 1.9  | LSb   | $V_{DDA} = 2.7 \text{ V to } 5.5 \text{ V},$<br>-40 °C \le T <sub>A</sub> \le 125 °C                                                                                                             |

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



**Table 27-7 SAR ADC AC specifications** (continued)

| Spec ID | Parameter              | Description                                                       | Min  | Тур | Max | Units | Details/conditions                                                        |
|---------|------------------------|-------------------------------------------------------------------|------|-----|-----|-------|---------------------------------------------------------------------------|
| SID112  | A_CE                   | Channel-to-channel variation (for channels connected to same ADC) | -1   | -   | 1   | LSb   | $V_{DDA}$ = 2.7 V to 5.5 V,<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 125 °C |
| SID115  | I <sub>AIC</sub>       | Analog input leakage current                                      | -350 | 70  | 350 | nA    | When input pad is selected for conversion                                 |
| SID116  | I <sub>DIAGREF</sub>   | Diagnostic reference current                                      | -    | ı   | 70  | μΑ    |                                                                           |
| SID117  | I <sub>VDDA</sub>      | Analog power supply current while ADC is operating                | -    | 360 | 550 | μА    | Per enabled ADC                                                           |
| SID117A | I <sub>VDDA_DS</sub>   | Analog power supply current while ADC is not operating            | -    | -   | 21  | μА    | Per enabled ADC                                                           |
| SID118  | I <sub>VREF</sub>      | Analog reference voltage current while ADC is operating           | -    | 360 | 550 | μА    | Per enabled ADC                                                           |
| SID118A | I <sub>VREF_LEAK</sub> | Analog reference voltage current while ADC is not operating       | -    | 1.8 | 5   | μА    | Per enabled ADC                                                           |

# **27.6.3** Temperature sensor

**Table 27-8** Temperature sensor specifications

| Spec ID | Parameter             | Description                   | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|-----------------------|-------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID201  | T <sub>SENSACC2</sub> | Temperature sensor accuracy 2 | -5  | -   | 5   | °C    | $ -40  ^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150  ^{\circ}\text{C} $ This spec is valid when using ADC[0] $(\text{V}_{\text{DDIO}\_1})$ , ADC[1] $(\text{V}_{\text{DDIO}\_2})$ or ADC[2] $(\text{V}_{\text{DDD}})$ with the following conditions: a. $3.0  \text{V} \leq \text{V}_{\text{DDD}}$ , $\text{V}_{\text{DDIO}\_1}$ or $\text{V}_{\text{DDIO}\_2} = \text{V}_{\text{DDA}} = \text{V}_{\text{REFH}} \leq 3.6  \text{V}$ or b. $4.5  \text{V} \leq \text{V}_{\text{DDD}}$ , $\text{V}_{\text{DDIO}\_1}$ or $\text{V}_{\text{DDIO}\_2} = \text{V}_{\text{DDA}} = \text{V}_{\text{REFH}} \leq 5.5  \text{V}$ |
| SID201A | T <sub>SENSACC3</sub> | Temperature sensor accuracy 3 | -10 | -   | 10  | °C    | -40 °C ≤ T <sub>J</sub> ≤ 150 °C<br>This spec is valid when using ADC[0] (V <sub>DDIO_1</sub> ) or ADC[2] (V <sub>DDD</sub> ) with the following condition: 2.7 V ≤ V <sub>DDD</sub> or V <sub>DDIO_1</sub> ≤ 5.5 V and 2.7 V ≤ V <sub>DDA</sub> = V <sub>REFH</sub> ≤ 5.5 V and 0.8 × V <sub>DDA</sub> < V <sub>DDD</sub> or V <sub>DDIO_1</sub>                                                                                                                                                                                                                                                                           |

# 27.6.4 Voltage divider accuracy

Table 27-9 Voltage divider accuracy

| Spec ID | Parameter           | Description                                                                                | Min | Тур | Max | Units | Details/conditions                                     |
|---------|---------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------------------------------------------|
| SID202  | V <sub>MONDIV</sub> | Uncorrected monitor voltage divider accuracy (measured by ADC), compared to ideal supply/2 | -20 | 2   | 20  | %     | Any HV supply pad within 2.7 V - 5.5 V operating range |

infineon

**Electrical specifications** 

# 27.7 AC specifications

Unless otherwise noted, the timings are defined with the guidelines mentioned in the Figure 27-7



Figure 27-7 AC timings specifications

**Electrical specifications** 



# 27.8 Digital peripherals

All specifications are valid for –40 °C  $\leq$  T  $_{A}$   $\leq$  125 °C and for 2.7 V to 5.5 V except where noted.

Table 27-10 Timer/counter/PWM (TCPWM) specifications

| Spec ID | Parameter             | Description                                      | Min                | Тур | Max | Units | Details/conditions                                                                                                                  |
|---------|-----------------------|--------------------------------------------------|--------------------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| SID120  | f <sub>C</sub>        | TCPWM operating frequency                        | -                  | _   | 100 | MHz   | f <sub>C</sub> = peripheral clock                                                                                                   |
| SID121  | t <sub>PWMENEXT</sub> | Input trigger pulse width for all trigger events | 2/f <sub>C</sub>   | -   | 1   | ns    | Trigger Events can be<br>Stop, Start, Reload,<br>Count, Capture, or Kill<br>depending on which<br>mode of operation is<br>selected. |
| SID122  | t <sub>PWMEXT</sub>   | Output trigger pulse widths                      | 2 / f <sub>C</sub> | -   | -   | ns    | Minimum possible width of Overflow, Underflow, and Counter = Compare (CC) value trigger outputs                                     |
| SID123  | t <sub>CRES</sub>     | Resolution of counter                            | 1 / f <sub>C</sub> | -   | _   | ns    | Minimum time<br>between successive<br>counts                                                                                        |
| SID124  | t <sub>PWMRES</sub>   | PWM resolution                                   | 1 / f <sub>C</sub> | -   | -   | ns    | Minimum pulse width of PWM output                                                                                                   |
| SID125  | t <sub>QRES</sub>     | Quadrature inputs resolution                     | 2 / f <sub>C</sub> | _   | _   | ns    | Minimum pulse width between Quadrature phase inputs.                                                                                |



Figure 27-8 TCPWM timing diagrams





Table 27-11 Serial communication block (SCB) specifications

| Spec ID                  | Parameter             | Description                                        | Min                                 | Тур | Max  | Units | Details/conditions                                                                                                              |
|--------------------------|-----------------------|----------------------------------------------------|-------------------------------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| SID129                   | f <sub>SCB</sub>      | SCB operating frequency                            | -                                   | _   | 100  | MHz   |                                                                                                                                 |
| I <sup>2</sup> C interfa | ce - standard r       | node                                               |                                     |     |      | •     |                                                                                                                                 |
| SID130                   | f <sub>SCL</sub>      | SCL clock frequency                                | _                                   | _   | 100  | kHz   |                                                                                                                                 |
| SID131                   | t <sub>HD;STA</sub>   | Hold time, START condition                         | 4000                                | _   | -    | ns    |                                                                                                                                 |
| SID132                   | t <sub>LOW</sub>      | Low period of SCL                                  | 4700                                | _   | -    | ns    |                                                                                                                                 |
| SID133                   | t <sub>HIGH</sub>     | High period of SCL                                 | 4000                                | _   | -    | ns    |                                                                                                                                 |
| SID134                   | t <sub>SU;STA</sub>   | Setup time for a repeated START                    | 4700                                | _   | -    | ns    |                                                                                                                                 |
| SID135                   | t <sub>HD;DAT</sub>   | Data hold time, for receiver                       | 0                                   | _   | _    | ns    |                                                                                                                                 |
| SID136                   | t <sub>SU;DAT</sub>   | Data setup time                                    | 250                                 | _   | -    | ns    |                                                                                                                                 |
| SID138                   | t <sub>F</sub>        | Fall time of SCL and SDA                           | -                                   | -   | 300  | ns    | Input and output                                                                                                                |
| SID139                   | t <sub>SU;STO</sub>   | Setup time for STOP                                | 4000                                | _   | -    | ns    |                                                                                                                                 |
| SID140                   | t <sub>BUF</sub>      | Bus-free time between START and STOP               | 4700                                | -   | -    | ns    |                                                                                                                                 |
| SID141                   | C <sub>B</sub>        | Capacitive load for each bus line                  | _                                   | _   | 400  | pF    |                                                                                                                                 |
| SID142                   | t <sub>VD;DAT</sub>   | Time for data signal from SCL<br>LOW to SDA output | -                                   | -   | 3450 | ns    |                                                                                                                                 |
| SID143                   | t <sub>VD;ACK</sub>   | Data valid acknowledge time                        | -                                   | -   | 3450 | ns    |                                                                                                                                 |
| SID144                   | V <sub>OL</sub>       | LOW level output voltage                           | 0                                   | -   | 0.4  | V     | Open-drain at 3 mA sink current                                                                                                 |
| SID145                   | I <sub>OL</sub>       | LOW level output current                           | 3                                   | -   | -    | mA    | V <sub>OL</sub> = 0.4 V                                                                                                         |
| I <sup>2</sup> C interfa | ce-fast-mode          |                                                    |                                     |     |      | •     |                                                                                                                                 |
| SID150                   | f <sub>SCL_F</sub>    | SCL clock frequency                                | _                                   | _   | 400  | kHz   |                                                                                                                                 |
| SID151                   | t <sub>HD;STA_F</sub> | Hold time, START condition                         | 600                                 | _   | _    | ns    |                                                                                                                                 |
| SID152                   | t <sub>LOW_F</sub>    | Low period of SCL                                  | 1300                                | _   | _    | ns    |                                                                                                                                 |
| SID153                   | t <sub>HIGH_F</sub>   | High period of SCL                                 | 600                                 | _   | -    | ns    |                                                                                                                                 |
| SID154                   | t <sub>SU;STA_F</sub> | Setup time for a repeated START                    | 600                                 | _   | -    | ns    |                                                                                                                                 |
| SID155                   | t <sub>HD;DAT_F</sub> | Data hold time, for receiver                       | 0                                   | _   | -    | ns    |                                                                                                                                 |
| SID156                   | t <sub>SU;DAT_F</sub> | Data setup time                                    | 100                                 | -   | -    | ns    |                                                                                                                                 |
| SID158                   | t <sub>F_F</sub>      | Fall time of SCL and SDA                           | 20 ×<br>(V <sub>DDD</sub> /<br>5.5) | -   | 300  | ns    | Input and output,<br>GPIO_ENH: slow<br>mode, 400 pF load                                                                        |
| SID158A                  | t <sub>FA_F</sub>     | Fall time of SCL and SDA                           | 0.35                                | -   | 300  | ns    | Input and output<br>GPIO_STD:<br>drive_sel<1:0>= 0b00<br>MIN: 10 pF load,<br>RPU = 35.41 kΩ<br>MAX: 400 pF load,<br>RPU = 350 Ω |
| SID159                   | t <sub>SU;STO_F</sub> | Setup time for STOP                                | 600                                 | -   | _    | ns    | Input and output                                                                                                                |
| SID160                   | t <sub>BUF_F</sub>    | Bus free time between START and STOP               | 1300                                | _   | -    | ns    |                                                                                                                                 |
| SID161                   | C <sub>B_F</sub>      | Capacitive load for each bus line                  | -                                   | _   | 400  | pF    |                                                                                                                                 |





Serial communication block (SCB) specifications (continued) **Table 27-11** 

| Spec ID                  | Parameter              | Description                                                       | Min                             | Тур       | Max        | Units    | Details/conditions                                        |
|--------------------------|------------------------|-------------------------------------------------------------------|---------------------------------|-----------|------------|----------|-----------------------------------------------------------|
| SID162                   | t <sub>VD;DAT_F</sub>  | Time for data signal from SCL<br>LOW to SDA output                | -                               | _         | 900        | ns       |                                                           |
| SID163                   | t <sub>VD;ACK_F</sub>  | Data valid acknowledge time                                       | -                               | -         | 900        | ns       |                                                           |
| SID164                   | t <sub>SP_F</sub>      | Pulse width of spikes that must be suppressed by the input filter | _                               | -         | 50         | ns       |                                                           |
| SID165                   | V <sub>OL_F</sub>      | LOW level output voltage                                          | 0                               | 1         | 0.4        | V        | Open-drain at 3 mA sink current                           |
| SID165                   | I <sub>OL_F</sub>      | LOW level output current                                          | 3                               | I         | -          | mA       | V <sub>OL</sub> = 0.4 V                                   |
| SID167                   | I <sub>OL2_F</sub>     | LOW level output current                                          | 6                               | I         | -          | mA       | $V_{OL} = 0.6 V^{[53]}$                                   |
| I <sup>2</sup> C interfa | ce-fast-plus m         | ode                                                               |                                 |           |            |          |                                                           |
| SID170                   | f <sub>SCL_FP</sub>    | SCL clock frequency                                               | _                               | ı         | 1          | MHz      |                                                           |
| SID171                   | t <sub>HD;STA_FP</sub> | Hold time, START condition                                        | 260                             | ı         | -          | ns       |                                                           |
| SID172                   | t <sub>LOW_FP</sub>    | Low period of SCL                                                 | 500                             | ı         | -          | ns       |                                                           |
| SID173                   | t <sub>HIGH_FP</sub>   | High period of SCL                                                | 260                             | -         | -          | ns       |                                                           |
| SID174                   | t <sub>SU;STA_FP</sub> | Setup time for a repeated START                                   | 260                             | -         | -          | ns       |                                                           |
| SID175                   | t <sub>HD;DAT_FP</sub> | Data hold time, for receiver                                      | 0                               | ı         | -          | ns       |                                                           |
| SID176                   | t <sub>SU;DAT_FP</sub> | Data setup time                                                   | 50                              | -         | _          | ns       |                                                           |
| SID178                   | t <sub>F_FP</sub>      | Fall time of SCL and SDA                                          | 20 × (V <sub>DDD</sub><br>/5.5) | ı         | 160        | ns       | Input and output<br>20-pF load<br>GPIO_ENH: slow mode     |
| SID179                   | t <sub>SU;STO_FP</sub> | Setup time for STOP                                               | 260                             | -         | _          | ns       | Input and output                                          |
| SID180                   | t <sub>BUF_FP</sub>    | Bus free time between START and STOP                              | 500                             | _         | -          | ns       |                                                           |
| SID181                   | C <sub>B_FP</sub>      | Capacitive load for each bus line                                 | _                               | _         | 20         | pF       |                                                           |
| SID182                   | t <sub>VD;DAT_FP</sub> | Time for data signal from SCL<br>LOW to SDA output                | _                               | ı         | 450        | ns       |                                                           |
| SID183                   | t <sub>VD;ACK_FP</sub> | Data valid acknowledge time                                       | _                               | -         | 450        | ns       |                                                           |
| SID184                   | t <sub>SP_FP</sub>     | Pulse width of spikes that must be suppressed by the input filter | -                               | -         | 50         | ns       |                                                           |
| SID186                   | V <sub>OL_FP</sub>     | LOW level output voltage                                          | 0                               | -         | 0.4        | V        | Open-drain at 3 mA sink current                           |
| SID187                   | I <sub>OL_FP</sub>     | LOW level output current                                          | 3                               | -         | -          | mA       | $V_{OL} = 0.4 V^{[54]}$                                   |
| SPI interfa              | ce master (Ful         | l-clock mode: LATE_MISO_SAM                                       | 1PLE = 1) [C                    | onditions | : drive_se | el<1:0>= | 0x]                                                       |
| SID190                   | f <sub>SPI</sub>       | SPI operating frequency                                           | -                               | -         | 12.5       | MHz      | Do not use half-clock<br>mode:<br>LATE_MISO_SAMPLE =<br>0 |
| SID191                   | t <sub>DMO</sub>       | SPI Master: MOSI valid after<br>SCLK driving edge                 | -                               | -         | 15         | ns       |                                                           |

<sup>53.</sup>To drive full bus load at 400 kHz, 6 mA I<sub>OL</sub> is required at 0.6 V V<sub>OL</sub>.
54.To drive full bus load at 1 MHz, 20 mA I<sub>OL</sub> is required at 0.4 V V<sub>OL</sub>. However, this device does not support it.





 Table 27-11
 Serial communication block (SCB) specifications (continued)

| Spec ID     | Parameter                 | Description                                                                         | Min                            | Тур                              | Max  | Units | Details/conditions       |
|-------------|---------------------------|-------------------------------------------------------------------------------------|--------------------------------|----------------------------------|------|-------|--------------------------|
| SID192      | t <sub>DSI</sub>          | SPI Master: MISO valid before<br>SCLK capturing edge                                | 40                             | _                                | -    | ns    |                          |
| SID193      | t <sub>HMO</sub>          | SPI Master: Previous MOSI<br>data hold time                                         | 0                              | -                                | -    | ns    |                          |
| SID194      | t <sub>W_SCLK_H_L</sub>   | SPI SCLK pulse width HIGH or LOW                                                    | -                              | 0.4 × (1 /<br>f <sub>SPI</sub> ) | -    | ns    |                          |
| SID196      | t <sub>DHI</sub>          | SPI Master: MISO hold time after SCLK capturing edge                                | 0                              | _                                | -    | ns    |                          |
| SID198      | t <sub>EN_SETUP</sub>     | SSEL valid, before the first SCK capturing edge                                     | 0.5 ×<br>(1/f <sub>SPI</sub> ) | _                                | -    | ns    | Min is half clock period |
| SID199      | t <sub>EN_SHOLD</sub>     | SSEL hold, after the last SCK capturing edge                                        | 0.5 ×<br>(1/f <sub>SPI</sub> ) | _                                | -    | ns    | Min is half clock period |
| SID195      | C <sub>SPIM_MS</sub>      | SPI capacitive load                                                                 | _                              | _                                | 10   | pF    |                          |
| SPI interfa | ace slave (inter          | nally clocked) [Conditions: driv                                                    | ve_sel<1:0                     | >= 0x]                           |      |       |                          |
| SID205      | f <sub>SPI_INT</sub>      | SPI operating frequency                                                             | _                              | -                                | 10   | MHz   |                          |
| SID206      | t <sub>DMI_INT</sub>      | SPI Slave: MOSI valid before<br>Sclock capturing edge                               | 5                              | _                                | -    | ns    |                          |
| SID207      | t <sub>DSO_INT</sub>      | SPI Slave: MISO valid after<br>Sclock driving edge, in the<br>internal-clocked mode | -                              | _                                | 62   | ns    |                          |
| SID208      | t <sub>HSP</sub>          | SPI Slave: Previous MISO data hold time                                             | 3                              | _                                | -    | ns    |                          |
| SID209      | t <sub>EN_SETUP_INT</sub> | SPI Slave: SSEL valid to first<br>SCK valid edge                                    | 33                             | _                                | -    | ns    |                          |
| SID210      | t <sub>EN_HOLD_INT</sub>  | SPI Slave Select active (LOW) from last SCLK hold                                   | 33                             | _                                | -    | ns    |                          |
| SID211      | t <sub>EN_SETUP_PRE</sub> | SPI Slave: from SSEL valid, to<br>SCK falling edge before the<br>first data bit     | 20                             | -                                | _    | ns    |                          |
| SID212      | t <sub>EN_HOLD_PRE</sub>  | SPI Slave: from SCK falling edge before the first data bit, to SSEL invalid         | 20                             | _                                | -    | ns    |                          |
| SID213      | t <sub>EN_SETUP_CO</sub>  | SPI Slave: from SSEL valid, to<br>SCK falling edge in the first<br>data bit         | 20                             | _                                | -    | ns    |                          |
| SID214      | t <sub>EN_HOLD_CO</sub>   | SPI Slave: from SCK falling edge in the first data bit, to SSEL invalid             | 20                             | -                                | -    | ns    |                          |
| SID215      | t <sub>W_DIS_INT</sub>    | SPI Slave Select inactive time                                                      | 40                             | _                                | _    | ns    |                          |
| SID216      | t <sub>W_SCLKH_INT</sub>  | SPI SCLK pulse width HIGH                                                           | 20                             | -                                | -    | ns    |                          |
| SID217      | t <sub>W_SCLKL_INT</sub>  | SPI SCLK pulse width LOW                                                            | 20                             | -                                | -    | ns    |                          |
| SID218      | t <sub>SIH_INT</sub>      | SPI MOSI hold from SCLK                                                             | 12                             | -                                | -    | ns    |                          |
| SID219      | C <sub>SPIS_INT</sub>     | SPI Capacitive Load                                                                 | -                              | -                                | 10   | pF    |                          |
| SPI interfa |                           | nally clocked) [Conditions: dri                                                     | ve_sel<1:0                     | >= 0x]                           |      | 1     | 1                        |
| SID220      | f <sub>SPI_EXT</sub>      | SPI operating frequency                                                             | -                              | _                                | 12.5 | MHz   |                          |
| SID221      | t <sub>DMI_EXT</sub>      | SPI Slave: MOSI valid before<br>Sclock capturing edge                               | 5                              | -                                | _    | ns    |                          |





Serial communication block (SCB) specifications (continued) **Table 27-11** 

| Spec ID          | Parameter                 | Description                                                                         | Min | Тур | Max | Units | Details/conditions |
|------------------|---------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID222           | t <sub>DSO_EXT</sub>      | SPI Slave: MISO valid after<br>Sclock driving edge, in the<br>external-clocked mode | -   | _   | 32  | ns    |                    |
| SID223           | t <sub>HSO_EXT</sub>      | SPI Slave: Previous MISO data<br>hold time                                          | 3   | -   | -   | ns    |                    |
| SID224           | t <sub>EN_SETUP_EXT</sub> | SPI Slave: SSEL valid to first<br>SCK valid edge                                    | 40  | -   | _   | ns    |                    |
| SID225           | t <sub>EN_HOLD_EXT</sub>  | SPI Slave Select active (LOW) from last SCLK hold                                   | 40  | -   | -   | ns    |                    |
| SID226           | t <sub>W_DIS_EXT</sub>    | SPI Slave Select inactive time                                                      | 80  | _   | -   | ns    |                    |
| SID227           | t <sub>W_SCLKH_EXT</sub>  | SPI SCLK pulse width HIGH                                                           | 34  | _   | -   | ns    |                    |
| SID228           | t <sub>W_SCLKL_EXT</sub>  | SPI SCLK pulse width LOW                                                            | 34  | _   | -   | ns    |                    |
| SID229           | t <sub>SIH_EXT</sub>      | SPI MOSI hold from SCLK                                                             | 20  | _   | -   | ns    |                    |
| SID230           | C <sub>SPIS_EXT</sub>     | SPI capacitive load                                                                 | -   | _   | 10  | pF    |                    |
| SID231           | t <sub>VSS_EXT</sub>      | SPI Slave: MISO valid after<br>SSEL falling edge (CPHA = 0)                         | -   | -   | 33  | ns    |                    |
| <b>UART</b> inte | rface                     |                                                                                     |     |     | •   |       |                    |
| SID240           | f <sub>BPS</sub>          | Data rate                                                                           | -   | _   | 10  | Mbps  |                    |
|                  | •                         |                                                                                     |     | •   |     |       |                    |

#### Based on Arm® Cortex®-M4F-single





Figure 27-9 I<sup>2</sup>C timing diagrams

#### Based on Arm® Cortex®-M4F-single





Figure 27-10 SPI master timing diagrams with LOW clock phase

#### Based on Arm® Cortex®-M4F-single





Figure 27-11 SPI master timing diagrams with HIGH clock phase





Figure 27-12 SPI slave timing diagrams with LOW clock phase

#### Based on Arm® Cortex®-M4F-single





Figure 27-13 SPI slave timing diagrams with HIGH clock phase

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



# 27.8.1 LIN specifications

#### Table 27-12 LIN specifications

| Spec ID | Parameter        | Description                                                                                            | Min | Тур | Max   | Units | Details/conditions   |
|---------|------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|----------------------|
| SID249  | f <sub>LIN</sub> | Internal clock frequency to the LIN block                                                              | -   | -   | 100   | MHz   |                      |
| SID250  | BR_NOM           | Bit rate on the LIN bus                                                                                | 1   | _   | 20    | kbps  | Guaranteed by design |
| SID250A | BR_REF           | Bit rate on the LIN bus (not in<br>standard LIN specification)<br>for re-flashing in LIN slave<br>mode | 1   | -   | 115.2 | kbps  | Guaranteed by design |

# 27.8.2 CAN FD specifications

#### Table 27-13 CAN FD specifications

| Spec ID | Parameter         | Description            | Min | Тур | Max | Units | Details/conditions                                              |
|---------|-------------------|------------------------|-----|-----|-----|-------|-----------------------------------------------------------------|
| SID630  | f <sub>HCLK</sub> | System clock frequency | -   | _   | 100 | MHz   | f <sub>cclk</sub> ≤ f <sub>hclk</sub> ,<br>Guaranteed by design |
| SID631  | f <sub>CCLK</sub> | CAN clock frequency    | -   | _   | 100 | MHz   | f <sub>cclk</sub> ≤ f <sub>hclk</sub> ,<br>Guaranteed by design |

# 27.8.3 CXPI specifications

#### Table 27-14 CXPI specifications for PWM mode

| Spec ID | Parameter                       | Description                                                                                                                                                                                                              | Min  | Тур | Max    | Units            | Details/conditions                                                                                |
|---------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------|------------------|---------------------------------------------------------------------------------------------------|
| SID400  | f <sub>CXPI</sub>               | CXPI operating frequency                                                                                                                                                                                                 | ı    | _   | 100    | MHz              | Guaranteed by design                                                                              |
| SID401  | f <sub>BRC</sub>                | Bit rate of CXPI bus                                                                                                                                                                                                     | 1    | -   | 20     | kbps             | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>Guaranteed by design                                 |
| SID402  | dt <sub>BIT_CONT</sub>          | Difference between the signal output on TXD and the bit width (t <sub>BIT_REF</sub> ) of the reference communication speed                                                                                               | -0.5 | -   | 0.5    | %                | Guaranteed by design                                                                              |
| SID403  | t <sub>TX_0_HI_CONT</sub>       | Time to detect the signal input on RXD as HIGH                                                                                                                                                                           | 0.02 | -   | -      | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> '<br>Guaranteed by design                                 |
| SID404  | t <sub>TX_DIF_CONT</sub>        | Difference between the LOW width of a certain threshold value to be correctly discriminated as the logic value 1 and the logic value 0 for the signal input on RXD $t_{TX\_DIF\_CONT} = (t_{TX\_0\_LO} - t_{TX\_1\_LO})$ | 0.05 | 1   | -      | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> '<br>Guaranteed by design                                 |
| SID406  | t <sub>TX_0_P</sub> -<br>D_CONT | Time from the falling edge input of RXD to the falling edge output of TXD when the logic value 0 outputs at the slave node                                                                                               | ı    | -   | 0.01   | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>CTL0.FILTER_EN bit =<br>'0', Guaranteed by<br>design |
| SID406A | t <sub>TX_0_P</sub> .<br>D_CONT | Time from the falling edge input of RXD to the falling edge output of TXD when the logic value 0 outputs at the slave node                                                                                               | -    | -   | 0.0125 | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>CTL0.FILTER_EN bit =<br>'1', Guaranteed by<br>design |

# Based on Arm® Cortex®-M4F-single





Figure 27-14 CXPI specifications

#### Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



#### 27.9 Memory

All specifications are valid for –40 °C  $\leq$  T  $_{A}$   $\leq$  125 °C and for 2.7 V to 5.5 V except where noted.

#### Table 27-15 Flash DC specifications

| Spec ID | Parameter | Description               | Min | Тур | Max | Units | Details/conditions |
|---------|-----------|---------------------------|-----|-----|-----|-------|--------------------|
| SID260  | $V_{PE}$  | Erase and program voltage | 2.7 | -   | 5.5 | V     |                    |

#### Table 27-16 Flash AC specifications

| Spec ID | Parameter                 | Description                                                          | Min | Тур | Max                | Units | Details/conditions                                                                                            |
|---------|---------------------------|----------------------------------------------------------------------|-----|-----|--------------------|-------|---------------------------------------------------------------------------------------------------------------|
| SID257  | f <sub>FO</sub>           | Maximum flash memory operation frequency                             | -   | _   | 100                | MHz   | Zero wait access to<br>code-flash memory up to<br>100 MHz<br>Zero wait access with cache<br>hit up to 160 MHz |
| SID254  | t <sub>ERS_SUS</sub>      | Maximum time from erase suspend command till erase is indeed suspend | -   | -   | 37.5               | μs    |                                                                                                               |
| SID255  | t <sub>ERS_RES_SUS</sub>  | Minimum time allowed from erase resume to erase suspend              | 250 | -   | -                  | μs    | Guaranteed by design                                                                                          |
| SID258  | t <sub>BC_WF</sub>        | Blank check time for N-bytes of work-flash                           | _   | _   | 10 +<br>0.3 ×<br>N | μs    | At 100 MHz, N ≥ 4 and<br>multiple of 4, excludes<br>system overhead time                                      |
| SID259  | t <sub>SECTORERASE1</sub> | Sector erase time<br>(Code-flash: 32 KB)                             | -   | 45  | 90                 | ms    | Includes internal preprogramming time                                                                         |
| SID259A | t <sub>SECTORERASE2</sub> | Sector erase time<br>(Code-flash: 8 KB)                              | -   | 15  | 30                 | ms    | Includes internal preprogramming time                                                                         |
| SID261  | t <sub>SECTORERASE3</sub> | Sector erase time<br>(Work-flash, 2 KB)                              | _   | 80  | 160                | ms    | Includes internal preprogramming time                                                                         |
| SID262  | t <sub>SECTORERASE4</sub> | Sector erase time<br>(Work-flash, 128 bytes)                         | -   | 5   | 15                 | ms    | Includes internal preprogramming time                                                                         |
| SID263  | t <sub>WRITE1</sub>       | 64-bit write time (Code-flash)                                       | -   | 30  | 60                 | μs    | Excludes system overhead time                                                                                 |
| SID264  | t <sub>WRITE2</sub>       | 256-bit write time (Code-flash)                                      | -   | 40  | 70                 | μs    | Excludes system overhead time                                                                                 |
| SID265  | t <sub>WRITE3</sub>       | 4096-bit write time<br>(Code-flash) <sup>[55]</sup>                  | -   | 320 | 1200               | μs    | Excludes system overhead time                                                                                 |
| SID266  | t <sub>WRITE4</sub>       | 32-bit write time (Work-flash)                                       | -   | 30  | 60                 | μs    | Excludes system overhead time                                                                                 |
| SID267  | t <sub>FRET1</sub>        | Code-flash retention.<br>1000 program/erase cycles                   | 20  | -   | -                  | years | T <sub>A</sub> (power on and off) ≤ 85 °C average                                                             |
| SID268  | t <sub>FRET3</sub>        | Work-flash retention.<br>125,000 program/erase cycles                | 20  | -   | -                  | years | T <sub>A</sub> (power on and off) ≤ 85 °C average                                                             |
| SID269  | t <sub>FRET4</sub>        | Work-flash retention.<br>250,000 program/erase cycles                | 10  | -   | -                  | years | T <sub>A</sub> (power on and off) ≤ 85 °C average                                                             |
| SID612A | I <sub>CC_ACT2</sub>      | Program operating current (Code or Work-flash)                       | -   | 15  | 53                 | mA    | V <sub>DDD</sub> = 5 V<br>Guaranteed by design                                                                |
| SID613A | I <sub>CC_ACT3</sub>      | Erase operating current (Code or Work-flash)                         | -   | 15  | 53                 | mA    | V <sub>DDD</sub> = 5 V<br>Guaranteed by design                                                                |
|         | •                         | •                                                                    | •   |     |                    | •     |                                                                                                               |

#### Note

<sup>55.</sup> The code-flash includes a 'Write Buffer' of 4096-bit. If the application software writes this buffer multiple times, to get the overall write time multiply one sector write time with the corresponding factor (say for factor 64, example, 64 x 512 B = 32 KB [one sector])

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



# 27.10 System resources

All specifications are valid for –40 °C  $\leq$  T  $_{A}$   $\leq$  125 °C and for 2.7 V to 5.5 V except where noted.

Table 27-17 System resources

| Spec ID   | Parameter                   | Description                                                                                                                                                                                      | Min   | Тур   | Max   | Units | Details/<br>conditions                                                                |
|-----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|---------------------------------------------------------------------------------------|
| Power-or  | n-reset specifica           | ations                                                                                                                                                                                           |       |       |       |       |                                                                                       |
| SID270    | V <sub>POR_R</sub>          | V <sub>DDD</sub> rising voltage to de assert<br>POR                                                                                                                                              | 1.5   | -     | 2.35  | V     | Guaranteed by design                                                                  |
| SID276    | V <sub>POR_F</sub>          | V <sub>DDD</sub> falling voltage to assert<br>POR                                                                                                                                                | 1.45  | -     | 2.1   | V     |                                                                                       |
| SID271    | V <sub>POR_H</sub>          | Level detection hysteresis                                                                                                                                                                       | 20    | -     | 300   | mV    | Guaranteed by design                                                                  |
| SID272    | t <sub>DLY_POR</sub>        | Delay between V <sub>DDD</sub> rising<br>through 2.3 V and an internal<br>deassertion of POR                                                                                                     | _     | _     | 3     | μs    | Guaranteed by design                                                                  |
| SID273    | t <sub>POFF</sub>           | V <sub>DDD</sub> Power off time                                                                                                                                                                  | 100   | -     | -     | μs    | V <sub>DDD</sub> < 1.45 V                                                             |
| SID274    | POR_RR1                     | V <sub>DDD</sub> power ramp rate with robust BOD (BOD operation is guaranteed)                                                                                                                   | -     | -     | 100   | mV/μs | This ramp<br>supports robust<br>BOD                                                   |
| SID275    | POR_RR2                     | V <sub>DDD</sub> power ramp rate without robust BOD                                                                                                                                              | ł     | -     | 1000  | mV/μs | This ramp does<br>not support<br>robust BOD<br>t <sub>POFF</sub> must be<br>satisfied |
| High-volt | age BOD (HV B               | OD) specifications                                                                                                                                                                               |       | •     | -     | •     | •                                                                                     |
| SID500    | V <sub>TR_2P7_R</sub>       | HV BOD 2.7 V rising detection point for V <sub>DDD</sub> and V <sub>DDA</sub> (default)                                                                                                          | 2.474 | 2.55  | 2.627 | V     |                                                                                       |
| SID501    | V <sub>TR_2P7_F</sub>       | HV BOD 2.7 V falling detection point for V <sub>DDD</sub> and V <sub>DDA</sub> (default)                                                                                                         | 2.449 | 2.525 | 2.601 | V     |                                                                                       |
| SID502    | V <sub>TR_3P0_R</sub>       | HV BOD 3.0 V rising detection point for V <sub>DDD</sub> and V <sub>DDA</sub>                                                                                                                    | 2.765 | 2.85  | 2.936 | V     |                                                                                       |
| SID503    | V <sub>TR_3P0_F</sub>       | HV BOD 3.0 V falling detection point for V <sub>DDD</sub> and V <sub>DDA</sub>                                                                                                                   | 2.74  | 2.825 | 2.91  | V     |                                                                                       |
| SID505    | HVBOD_RR_A                  | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA</sub> (Active)                                                                                                                                  | 1     | -     | 100   | mV/μs |                                                                                       |
| SID506    | HVBOD_RR_D<br>S             | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA</sub> (DeepSleep)                                                                                                                               | -     | -     | 10    | mV/μs |                                                                                       |
| SID507    | t <sub>DLY_ACT_HVBO</sub> D | Active mode delay between V <sub>DDD</sub> falling/rising through V <sub>TR_2P7_F/R</sub> or V <sub>TR_3P0_F/R</sub> and an internal HV BOD signal transitioning                                 | -     | -     | 0.5   | μѕ    | Guaranteed by design                                                                  |
| SID507A   | t <sub>DLY_ACT_HVBO</sub>   | Active mode delay between V <sub>DDA</sub> falling/rising through V <sub>TR_2P7_F/R</sub> or V <sub>TR_3P0_F/R</sub> and internal HV BOD signal transitioning                                    | -     | -     | 1     | μs    | Guaranteed by design                                                                  |
| SID507B   | t <sub>DLY_DS_HVBOD</sub>   | DeepSleep mode delay between V <sub>DDD</sub> /V <sub>DDA</sub> falling/rising through V <sub>TR_2P7</sub> <sub>F/R</sub> or V <sub>TR_3P0_F/R</sub> and an internal HV BOD signal transitioning | -     | _     | 4     | μs    | Guaranteed by design                                                                  |





 Table 27-17
 System resources (continued)

| Spec ID  | Parameter                  | Description                                                                                                                                                                          | Min         | Тур   | Мах         | Units | Details/<br>conditions |
|----------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------------|-------|------------------------|
| SID508   | t <sub>RES_HVBOD</sub>     | Response time of HV BOD, V <sub>DDD</sub> /V <sub>DDA</sub> supply. (For falling-then-rising supply at max ramp rate; threshold is V <sub>TR_2P7_F</sub> or V <sub>TR_3P0_F</sub> .) | 100         | -     | -           | ns    | Guaranteed by design   |
| Low-volt | age BOD (LV BO             | D) specifications                                                                                                                                                                    |             |       |             |       | •                      |
| SID510   | V <sub>TR_R_LVBOD</sub>    | LV BOD rising detection point for V <sub>CCD</sub>                                                                                                                                   | 0.917       | 0.945 | 0.973       | V     |                        |
| SID511   | V <sub>TR_F_LVBOD</sub>    | LV BOD falling detection point for V <sub>CCD</sub>                                                                                                                                  | 0.892       | 0.92  | 0.948       | V     |                        |
| SID515   | t <sub>DLY_ACT_LVBOD</sub> | Active delay between V <sub>CCD</sub> falling/rising through V <sub>TR_R/F_LVBOD</sub> and an internal LV BOD signal transitioning                                                   | -           |       | 1           | μs    | Guaranteed by design   |
| SID515A  | t <sub>DLY_DS_LVBOD</sub>  | DeepSleep mode delay between V <sub>CCD</sub> falling/rising through V <sub>TR R/F_LVBOD</sub> and an internal LV BOD signal transitioning                                           | -           | _     | 12          | μs    | Guaranteed by design   |
| SID516   | t <sub>RES_LVBOD</sub>     | Response time of LV BOD. (For falling-then-rising supply at max ramp rate; threshold is $V_{TR_F\_LVBOD}$ .)                                                                         | 100         | -     | -           | ns    | Guaranteed by design   |
| Low-volt | age detector (L\           | /D) DC specifications                                                                                                                                                                |             |       |             |       |                        |
| SID520   | V <sub>TR_2P8_F</sub>      | LVD 2.8 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 2800  | Typ +<br>4% | mV    |                        |
| SID521   | V <sub>TR_2P9_F</sub>      | LVD 2.9 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 2900  | Typ +<br>4% | mV    |                        |
| SID522   | V <sub>TR_3P0_F</sub>      | LVD 3.0 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3000  | Typ +<br>4% | mV    |                        |
| SID523   | V <sub>TR_3P1_F</sub>      | LVD 3.1 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3100  | Typ +<br>4% | mV    |                        |
| SID524   | V <sub>TR_3P2_F</sub>      | LVD 3.2 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3200  | Typ +<br>4% | mV    |                        |
| SID525   | V <sub>TR_3P3_F</sub>      | LVD 3.3 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3300  | Typ +<br>4% | mV    |                        |
| SID526   | V <sub>TR_3P4_F</sub>      | LVD 3.4 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3400  | Typ +<br>4% | mV    |                        |
| SID527   | V <sub>TR_3P5_F</sub>      | LVD 3.5 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3500  | Typ +<br>4% | mV    |                        |
| SID528   | V <sub>TR_3P6_F</sub>      | LVD 3.6 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3600  | Typ +<br>4% | mV    |                        |
| SID529   | V <sub>TR_3P7_F</sub>      | LVD 3.7 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3700  | Typ +<br>4% | mV    |                        |
| SID530   | V <sub>TR_3P8_F</sub>      | LVD 3.8 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3800  | Typ +<br>4% | mV    |                        |
| SID531   | V <sub>TR_3P9_F</sub>      | LVD 3.9 V falling detection point for V <sub>DDD</sub>                                                                                                                               | Typ –<br>4% | 3900  | Typ +<br>4% | mV    |                        |





 Table 27-17
 System resources (continued)

| Spec ID | Parameter             | Description                                            | Min         | Тур  | Max         | Units | Details/<br>conditions                   |
|---------|-----------------------|--------------------------------------------------------|-------------|------|-------------|-------|------------------------------------------|
| SID532  | V <sub>TR_4P0_F</sub> | LVD 4.0 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4000 | Typ +<br>4% | mV    |                                          |
| SID533  | V <sub>TR_4P1_F</sub> | LVD 4.1 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4100 | Typ +<br>4% | mV    |                                          |
| SID534  | V <sub>TR_4P2_F</sub> | LVD 4.2 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4200 | Typ +<br>4% | mV    |                                          |
| SID535  | V <sub>TR_4P3_F</sub> | LVD 4.3 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4300 | Typ +<br>4% | mV    |                                          |
| SID536  | V <sub>TR_4P4_F</sub> | LVD 4.4 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4400 | Typ +<br>4% | mV    |                                          |
| SID537  | V <sub>TR_4P5_F</sub> | LVD 4.5 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4500 | Typ +<br>4% | mV    |                                          |
| SID538  | V <sub>TR_4P6_F</sub> | LVD 4.6 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4600 | Typ +<br>4% | mV    |                                          |
| SID539  | V <sub>TR_4P7_F</sub> | LVD 4.7 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4700 | Typ + 4%    | mV    |                                          |
| SID540  | V <sub>TR_4P8_F</sub> | LVD 4.8 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4800 | Typ + 4%    | mV    |                                          |
| SID541  | V <sub>TR_4P9_F</sub> | LVD 4.9 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 4900 | Typ + 4%    | mV    |                                          |
| SID542  | V <sub>TR_5P0_F</sub> | LVD 5.0 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 5000 | Typ + 4%    | mV    |                                          |
| SID543  | V <sub>TR_5P1_F</sub> | LVD 5.1 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 5100 | Typ + 4%    | mV    |                                          |
| SID544  | V <sub>TR_5P2_F</sub> | LVD 5.2 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 5200 | Typ + 4%    | mV    |                                          |
| SID545  | V <sub>TR_5P3_F</sub> | LVD 5.3 V falling detection point for V <sub>DDD</sub> | Typ –<br>4% | 5300 | Typ + 4%    | mV    |                                          |
| SID546  | V <sub>TR_2P8_R</sub> | LVD 2.8 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 2825 | Typ + 4%    | mV    | Same as V <sub>TR_2P8_F</sub><br>+ 25 mV |
| SID547  | V <sub>TR_2P9_R</sub> | LVD 2.9 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 2925 | Typ + 4%    | mV    | Same as V <sub>TR_2P9_F</sub><br>+ 25 mV |
| SID548  | V <sub>TR_3P0_R</sub> | LVD 3.0 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3025 | Typ + 4%    | mV    | Same as V <sub>TR_3P0_F</sub><br>+ 25 mV |
| SID549  | V <sub>TR_3P1_R</sub> | LVD 3.1 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3125 | Typ + 4%    | mV    | Same as V <sub>TR_3P1_F</sub><br>+ 25 mV |
| SID550  | V <sub>TR_3P2_R</sub> | LVD 3.2 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3225 | Typ +<br>4% | mV    | Same as V <sub>TR_3P2_F</sub><br>+ 25 mV |
| SID551  | V <sub>TR_3P3_R</sub> | LVD 3.3 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3325 | Typ + 4%    | mV    | Same as V <sub>TR_3P3_F</sub><br>+ 25 mV |
| SID552  | V <sub>TR_3P4_R</sub> | LVD 3.4 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3425 | Typ + 4%    | mV    | Same as V <sub>TR_3P4_F</sub><br>+ 25 mV |
| SID553  | V <sub>TR_3P5_R</sub> | LVD 3.5 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3525 | Typ + 4%    | mV    | Same as V <sub>TR_3P5_F</sub><br>+ 25 mV |
| SID554  | V <sub>TR_3P6_R</sub> | LVD 3.6 V rising detection point for V <sub>DDD</sub>  | Typ –<br>4% | 3625 | Typ + 4%    | mV    | Same as V <sub>TR_3P6_F</sub><br>+ 25 mV |





 Table 27-17
 System resources (continued)

| Spec ID | Parameter                | Description                                                                                                                         | Min         | Тур  | Max         | Units | Details/<br>conditions                   |
|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------------|-------|------------------------------------------|
| SID555  | V <sub>TR_3P7_R</sub>    | LVD 3.7 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 3725 | Typ + 4%    | mV    | Same as V <sub>TR_3P7_F</sub><br>+ 25 mV |
| SID556  | V <sub>TR_3P8_R</sub>    | LVD 3.8 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 3825 | Typ +<br>4% | mV    | Same as V <sub>TR_3P8_F</sub><br>+ 25 mV |
| SID557  | V <sub>TR_3P9_R</sub>    | LVD 3.9 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 3925 | Typ + 4%    | mV    | Same as V <sub>TR_3P9_F</sub><br>+ 25 mV |
| SID558  | V <sub>TR_4P0_R</sub>    | LVD 4.0 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4025 | Typ +<br>4% | mV    | Same as V <sub>TR_4P0_F</sub><br>+ 25 mV |
| SID559  | V <sub>TR_4P1_R</sub>    | LVD 4.1 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4125 | Typ +<br>4% | mV    | Same as V <sub>TR_4P1_F</sub><br>+ 25 mV |
| SID560  | V <sub>TR_4P2_R</sub>    | LVD 4.2 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4225 | Typ +<br>4% | mV    | Same as V <sub>TR_4P2_F</sub><br>+ 25 mV |
| SID561  | V <sub>TR_4P3_R</sub>    | LVD 4.3 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4325 | Typ +<br>4% | mV    | Same as V <sub>TR_4P3_F</sub><br>+ 25 mV |
| SID562  | V <sub>TR_4P4_R</sub>    | LVD 4.4 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4425 | Typ +<br>4% | mV    | Same as V <sub>TR_4P4_F</sub><br>+ 25 mV |
| SID563  | V <sub>TR_4P5_R</sub>    | LVD 4.5 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4525 | Typ +<br>4% | mV    | Same as V <sub>TR_4P5_F</sub><br>+ 25 mV |
| SID564  | V <sub>TR_4P6_R</sub>    | LVD 4.6 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4625 | Typ +<br>4% | mV    | Same as V <sub>TR_4P6_F</sub><br>+ 25 mV |
| SID565  | V <sub>TR_4P7_R</sub>    | LVD 4.7 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4725 | Typ + 4%    | mV    | Same as V <sub>TR_4P7_F</sub><br>+ 25 mV |
| SID566  | V <sub>TR_4P8_R</sub>    | LVD 4.8 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4825 | Typ + 4%    | mV    | Same as V <sub>TR_4P8_F</sub><br>+ 25 mV |
| SID567  | V <sub>TR_4P9_R</sub>    | LVD 4.9 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 4925 | Typ + 4%    | mV    | Same as V <sub>TR_4P9_F</sub><br>+ 25 mV |
| SID568  | V <sub>TR_5P0_R</sub>    | LVD 5.0 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 5025 | Typ + 4%    | mV    | Same as V <sub>TR_5P0_F</sub><br>+ 25 mV |
| SID569  | V <sub>TR_5P1_R</sub>    | LVD 5.1 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 5125 | Typ + 4%    | mV    | Same as V <sub>TR_5P1_F</sub><br>+ 25 mV |
| SID570  | V <sub>TR_5P2_R</sub>    | LVD 5.2 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 5225 | Typ + 4%    | mV    | Same as V <sub>TR_5P2_F</sub><br>+ 25 mV |
| SID571  | V <sub>TR_5P3_R</sub>    | LVD 5.3 V rising detection point for V <sub>DDD</sub>                                                                               | Typ –<br>4% | 5325 | Typ + 4%    | mV    | Same as V <sub>TR_5P3_F</sub><br>+ 25 mV |
| SID573  | LVD_RR_A                 | Power ramp rate: V <sub>DDD</sub> (Active)                                                                                          | -           | -    | 100         | mV/μs |                                          |
| SID574  | LVD_RR_DS                | Power ramp rate: V <sub>DDD</sub> (DeepSleep)                                                                                       | _           | -    | 10          | mV/μs |                                          |
| SID575  | t <sub>DLY_ACT_LVD</sub> | Active mode delay between V <sub>DDD</sub> falling/rising through LVD rising/falling point and an internal LVD signal transitioning | -           | -    | 1           | μs    | Guaranteed by design                     |
| SID575A | t <sub>DLY_DS_LVD</sub>  | DeepSleep mode delay between V <sub>DDD</sub> falling/rising through LVD rising/falling point and an internal LVD signal rising     | _           | -    | 4           | μs    | Guaranteed by design                     |





 Table 27-17
 System resources (continued)

| Spec ID   | Parameter                          | Description                                                                                                                                                                                                                        | Min   | Тур   | Max   | Units | Details/<br>conditions  |
|-----------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------------------------|
| SID576    | t <sub>RES_LVD</sub>               | Response time of LVD, V <sub>DDD</sub> supply. LVD guaranteed to generate pulse for V <sub>DDD</sub> pulse width greater than this. (For falling-then-rising supply at max ramp rate; pulse width is time below LVD falling point) | 100   | -     | -     | ns    | Guaranteed by<br>design |
| High-volt | age OVD (HV O\                     | /D) specifications                                                                                                                                                                                                                 |       |       |       |       |                         |
| SID580    | V <sub>TR_5P0_R</sub>              | HV OVD 5.0-V rising detection point for V <sub>DDD</sub> and V <sub>DDA</sub>                                                                                                                                                      | 5.049 | 5.205 | 5.361 | V     |                         |
| SID581    | V <sub>TR_5P0_F</sub>              | HV OVD 5.0-V falling detection point for V <sub>DDD</sub> and V <sub>DDA</sub>                                                                                                                                                     | 5.025 | 5.18  | 5.335 | V     |                         |
| SID582    | V <sub>TR_5P5_R</sub>              | HV OVD 5.5-V rising detection point for V <sub>DDD</sub> and V <sub>DDA</sub> (default)                                                                                                                                            | 5.548 | 5.72  | 5.892 | V     |                         |
| SID583    | V <sub>TR_5P5_F</sub>              | HV OVD 5.5-V falling detection point for V <sub>DDD</sub> and V <sub>DDA</sub> (default)                                                                                                                                           | 5.524 | 5.695 | 5.866 | V     |                         |
| SID585    | HVOVD_RR_A                         | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA</sub> (Active)                                                                                                                                                                    | -     | -     | 100   | mV/μs |                         |
| SID586    | HVOVD_RR_D<br>S                    | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA</sub> (DeepSleep)                                                                                                                                                                 | -     | _     | 10    | mV/μs |                         |
| SID587    | t <sub>DLY_ACT_HVOV</sub>          | Active mode delay between V <sub>DDD</sub> falling/rising through V <sub>TR_5P0_F/R</sub> or V <sub>TR_5P5_F/R</sub> and an internal HV OVD signal transitioning                                                                   | -     | _     | 1     | μs    | Guaranteed by<br>design |
| SID587A   | t <sub>DLY_ACT_H</sub> -<br>VOVD_A | Active mode delay between V <sub>DDA</sub> falling/rising through V <sub>TR_5P0_F/R</sub> or V <sub>TR_5P5_F/R</sub> and an internal HV OVD signal transitioning                                                                   | -     | _     | 1.5   | μs    | Guaranteed by<br>design |
| SID587B   | t <sub>DLY_DS_HVOVD</sub>          | DeepSleep mode delay between V <sub>DDD</sub> /V <sub>DDA</sub> falling/rising through V <sub>TR_5P0_F/R</sub> or V <sub>TR_5P5_F/R</sub> and an internal HV OVD signal transitioning                                              | -     | -     | 4     | μs    | Guaranteed by<br>design |
| SID588    | t <sub>RES_HVOVD</sub>             | Response time of HV OVD. (For rising-then-falling supply at max ramp rate; threshold is V <sub>TR_5P0_R</sub> or V <sub>TR_5P5_R</sub> .)                                                                                          | 100   | -     | -     | ns    | Guaranteed by design    |
| Low-volt  | age OVD (LV OVI                    | D) specifications                                                                                                                                                                                                                  |       |       |       |       |                         |
| SID590    | V <sub>TR_R_LVOVD</sub>            | LV OVD rising detection point for V <sub>CCD</sub>                                                                                                                                                                                 | 1.261 | 1.3   | 1.339 | V     |                         |
| SID591    | V <sub>TR_F_LVOVD</sub>            | LV OVD falling detection point for V <sub>CCD</sub>                                                                                                                                                                                | 1.237 | 1.275 | 1.313 | V     |                         |
| SID595    | t <sub>DLY_ACT_LVOVD</sub>         | Active mode delay between V <sub>CCD</sub> falling/rising through V <sub>TR F/R_LVOVD</sub> and an internal LV OVD signal transitioning                                                                                            | _     | -     | 1     | μѕ    | Guaranteed by design    |





**Table 27-17** System resources (continued)

| Spec ID   | Parameter                 | Description                                                                                                                                | Min | Тур | Max | Units | Details/<br>conditions |
|-----------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|------------------------|
| SID595A   | t <sub>DLY_DS_LVOVD</sub> | DeepSleep mode delay between V <sub>CCD</sub> falling/rising through V <sub>TR_F/R_LVOVD</sub> and an internal LV OVD signal transitioning | -   | -   | 12  | μs    | Guaranteed by design   |
| SID596    | t <sub>RES_LVOVD</sub>    | Response time of LV OVD. (For rising-then-falling supply at max ramp rate; threshold is $V_{TR_RLVOVD}$ .)                                 | 100 | -   | -   | ns    | Guaranteed by design   |
| Over curr | ent detection (           | OCD) specifications                                                                                                                        |     |     |     |       |                        |
| SID598    | I <sub>OCD</sub>          | OCD detection range for V <sub>CCD</sub>                                                                                                   | 156 | -   | 315 | mA    | Guaranteed by design   |
| SID599    | I <sub>OCD_DPSLP</sub>    | Over current detection range in DeepSleep mode                                                                                             | 18  | -   | 72  | mA    | Guaranteed by design   |



Figure 27-15 Device operations supply range





Figure 27-16 POR specifications



Figure 27-17 High-voltage BOD specifications

# Based on Arm® Cortex®-M4F-single





Figure 27-18 Low-voltage BOD specifications

# Based on Arm® Cortex®-M4F-single





Figure 27-19 High-voltage OVD specifications

# Based on Arm® Cortex®-M4F-single





Figure 27-20 Low-voltage OVD specifications

# Based on Arm® Cortex®-M4F-single





Figure 27-21 LVD specifications

**Electrical specifications** 



# 27.10.1 SWD, JTAG, and Trace specifications

Table 27-18 SWD interface specifications [Conditions: drive\_sel<1:0>= 00]

| Spec ID | Parameter               | Description               | Min    | Тур | Max     | Units | Details/conditions                                          |
|---------|-------------------------|---------------------------|--------|-----|---------|-------|-------------------------------------------------------------|
| SID300  | f <sub>SWDCLK</sub>     | SWD clock input frequency | _      | -   | 10      | MHz   | $2.7 \text{ V} \le \text{V}_{\text{DDD}} \le 5.5 \text{ V}$ |
| SID301  | t <sub>SWDI_SETUP</sub> | SWDI setup time           | 0.25×T | -   | _       | ns    | $T = 1 / f_{SWDCLK}$                                        |
| SID302  | t <sub>SWDI_HOLD</sub>  | SWDI hold time            | 0.25×T | -   | _       | ns    | T = 1 / f <sub>SWDCLK</sub>                                 |
| SID303  | t <sub>SWDO_VALID</sub> | SWDO valid time           | _      | _   | 0.5 × T | ns    | $T = 1 / f_{SWDCLK}$                                        |
| SID304  | t <sub>SWDO_HOLD</sub>  | SWDO hold time            | 1      | -   | _       | ns    | $T = 1 / f_{SWDCLK}$                                        |

Table 27-19 JTAG AC specifications [Conditions: drive\_sel<1:0>=00]

| Spec ID | Parameter         | Description          | Min  | Тур | Max | Units | Details/conditions |
|---------|-------------------|----------------------|------|-----|-----|-------|--------------------|
| SID620  | t <sub>JCKH</sub> | TCK HIGH time        | 30   | _   | _   | ns    | 30-pF load         |
| SID621  | t <sub>JCKL</sub> | TCK LOW time         | 30   | _   | _   | ns    | 30-pF load         |
| SID622  | $t_{JCP}$         | TCK clock period     | 66.7 | _   | _   | ns    | 30-pF load         |
| SID623  | $t_{JSU}$         | TDI/TMS setup time   | 12   | _   | _   | ns    | 30-pF load         |
| SID624  | t <sub>JH</sub>   | TDI/TMS hold time    | 12   | _   | _   | ns    | 30-pF load         |
| SID625  | $t_{JZX}$         | TDO High-Z to active | _    | _   | 30  | ns    | 30-pF load         |
| SID626  | $t_{JXZ}$         | TDO active to High-Z | _    | -   | 30  | ns    | 30-pF load         |
| SID627  | t <sub>JCO</sub>  | TDO clock to output  | _    | _   | 30  | ns    | 30-pF load         |



Figure 27-22 JTAG specifications

Table 27-20 Trace specifications [Conditions: drive\_sel<1:0>=00]

| Spec ID  | Parameter                | Description                  | Min | Тур | Max | Units | Details/conditions                |
|----------|--------------------------|------------------------------|-----|-----|-----|-------|-----------------------------------|
| SID1412A | C <sub>TRACE</sub>       | Trace capacitive load        | -   | _   | 30  | pF    |                                   |
| SID1412  | t <sub>TRACE_CYC</sub>   | Trace clock period           | 40  | -   | -   | ns    | Trace clock cycle time for 25 MHz |
| SID1413  | t <sub>TRACE_CLKL</sub>  | Trace clock LOW pulse width  | 2   | _   | _   | ns    | Clock low pulse width             |
| SID1414  | t <sub>TRACE_CLKH</sub>  | Trace clock HIGH pulse width | 2   | _   | -   | ns    | Clock high pulse width            |
| SID1415A | t <sub>TRACE_SETUP</sub> | Trace data setup time        | 3   | _   | -   | ns    | Trace data setup time             |
| SID1416A | t <sub>TRACE_HOLD</sub>  | Trace data hold time         | 2   | _   | _   | ns    | Trace data hold time              |

**Electrical specifications** 

#### **Clock specifications** 27.11

All specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C and for 2.7 V to 5.5 V except where noted.

The basic requirement on the clock-frequency dependency of the cores is that the Cortex-M0+ core should run at an integer divider from the Cortex-M4F core clock. Example combinations are listed in **Table 27-21**.

Table 27-21 Clock requirements

| Core Cortex-M4F clock (MHz) | Core Cortex-CM0+ clock (MHz) |
|-----------------------------|------------------------------|
| 160                         | 80                           |
| 120                         | 60                           |
| 100                         | 100                          |
| 80                          | 80                           |

**Table 27-22** Root and intermediate clocks<sup>[56]</sup>

| Clock       | Max permitted                            | Source   | Maximum permitte<br>setting (                | ed clock frequency<br>MHz) <sup>[57]</sup>   | Description                                                                                                   |  |  |  |
|-------------|------------------------------------------|----------|----------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| Clock       | clock frequency<br>(MHz) <sup>[57]</sup> | Source   | PLL/FLL Clock<br>source: ECO <sup>[58]</sup> | PLL/FLL Clock<br>source: IMO <sup>[59]</sup> |                                                                                                               |  |  |  |
|             | 160                                      | PLL200#0 | 160                                          | 155                                          |                                                                                                               |  |  |  |
| CLK HEO     | 160                                      | FLL      | 100                                          | 96                                           | –<br>– Root clock for CPUSS, PERI                                                                             |  |  |  |
| CLK_HF0     | 100                                      | PLL200#0 | 100                                          | 98                                           | - ROOL CLOCK TOT CPOSS, PERI                                                                                  |  |  |  |
|             | 100                                      | FLL      | 100                                          | 96                                           |                                                                                                               |  |  |  |
| CLK_HF1     | 100                                      | PLL200#0 | 100                                          | 98                                           | - Event generator (CLK_REF), Clock output on EXT_CLK pins (when used as output)                               |  |  |  |
| CLK_HF1     | 100                                      | FLL      | 100                                          | 96                                           | event generator (CER_REF), Clock output on EXT_CER pins (when used as output)                                 |  |  |  |
| CLK_HF2     | 2                                        | ILO      | NA                                           | NA                                           | CSV                                                                                                           |  |  |  |
|             | 160                                      | PLL200#0 | 160                                          | 155                                          | _                                                                                                             |  |  |  |
| CLK_FAST    | 100                                      | FLL      | 100                                          | 96                                           | Generated by dividing CLK_HF0, intermediate clock for CM4                                                     |  |  |  |
| CLN_IASI    | 100                                      | PLL200#0 | 100                                          | 98                                           |                                                                                                               |  |  |  |
|             | 100                                      | FLL      | 100                                          | 96                                           |                                                                                                               |  |  |  |
| CLK_SLOW    | 100                                      | PLL200#0 | 100                                          | 98                                           | Generated by clock gating CLK_PERI, intermediate clock for CM0+, Crypto, P-DMA, M-DMA                         |  |  |  |
| CLK_SLOW    | 100                                      | FLL      | 100                                          | 96                                           | Generated by clock gating CLN_r LN, intermediate clock for CMO*, Crypto, r-DMA, M-DMA                         |  |  |  |
| CLK_PERI    | 100                                      | PLL200#0 | 100                                          | 98                                           | — Generated by clock gating CLK_HF0, intermediate clock for LIN, SCB, PASS, CAN, TCPWM, CXPI, IOSS, CPU trace |  |  |  |
| CLI\_F LI\l | 100                                      | FLL      | 100                                          | 96                                           | — Generated by Clock gating CLN_FIFU, intermediate Clock for Lin, SCB, PASS, CAN, TCPWM, CAPI, 10SS, CPI      |  |  |  |

#### Note

56. Intermediate clocks that are not listed have the same limitations as that of their parent clock.

57. Maximum clock frequency after the corresponding clock source (PLL/FLL + dividers). All internal tolerances and affects are covered by these frequencies.

58. For ECO: up to ±150 ppm uncertainty of the external clock source are tolerated by design.

59. The IMO operation frequency tolerance is included. When DeepSleep mode isn't used, maximum permitted clock frequency setting of clock source IMO case is equal to clock source ECO case.



# Based on Arm® Cortex®-M4F-single





#### **Table 27-23 IMO AC specifications**

| Spec ID | Parameter             | Description             | Min  | Тур  | Max  | Units | Details/conditions                     |
|---------|-----------------------|-------------------------|------|------|------|-------|----------------------------------------|
| SID310A | f <sub>IMOTOLA</sub>  | IMO operating frequency | 7.68 | 8    | 8.32 | MHz   |                                        |
| SID311  | t <sub>STARTIMO</sub> | IMO startup time        | -    | -    | 7.5  |       | Startup time to 90% of final frequency |
| SID312  | I <sub>IMO_ACT</sub>  | IMO current             | _    | 13.5 | 22   | μΑ    | Guaranteed by design                   |

#### Table 27-24 ILO AC specifications

| Spec ID | Parameter             | Description             | Min     | Тур    | Max     | Units | Details/conditions                     |
|---------|-----------------------|-------------------------|---------|--------|---------|-------|----------------------------------------|
| SID320  | f <sub>ILOTRIM</sub>  | ILO operating frequency | 31.1296 | 32.768 | 34.4064 | kHz   |                                        |
| SID321  | t <sub>STARTILO</sub> | ILO startup time        | -       | 8      | 12      | μs    | Startup time to 90% of final frequency |
| SID323  | I <sub>ILO</sub>      | ILO current             | -       | 500    | 2800    | nA    | Guaranteed by design                   |

#### Table 27-25 ECO specifications

| Spec ID | Parameter              | Description                                                                                     | Min   | Тур | Max   | Units | Details/conditions                                                                                               |
|---------|------------------------|-------------------------------------------------------------------------------------------------|-------|-----|-------|-------|------------------------------------------------------------------------------------------------------------------|
| SID330  | f <sub>ECO</sub>       | Crystal frequency range                                                                         | 3.988 | -   | 33.34 | MHz   |                                                                                                                  |
| SID332  | R <sub>FDBK</sub>      | Feedback resistor value.<br>Min: RTRIM = 3; Max:<br>RTRIM = 0 with 100 kΩ step<br>size on RTRIM | 100   | -   | 400   | kΩ    | Guaranteed by design                                                                                             |
| SID333  | I <sub>ECO3</sub>      | ECO current at T <sub>J</sub> = 150 °C                                                          | -     | -   | 2000  | μА    | Maximum operation<br>current with a 33-MHz<br>crystal, max 18-pF load                                            |
| SID334  | t <sub>START_4M</sub>  | 4-MHz ECO startup<br>time <sup>[60]</sup>                                                       | -     | -   | 10    | ms    | Time from set CLK_ECO CONFIG.ECO_EN to 1 until CLK_ECO_STATUS.EC O_READY is set to 1 (See Clock Timing Diagrams) |
| SID335  | t <sub>START_33M</sub> | 33-MHz ECO startup time <sup>[60]</sup>                                                         | -     | -   | 1     | ms    | Time from set CLK_ECO CONFIG.ECO_EN to 1 until CLK_ECO_STATUS.EC O_READY is set to 1 (See Clock Timing Diagrams) |

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 





ECO\_IN: External crystal oscillator input pin ECO\_OUT: External crystal oscillator output pin C1, C2: Load Capacitors C3\*, C4\*: Stray Capacitance of the PCB

Figure 27-23 ECO connection scheme $^{[61]}$ 

#### Notes

60. Mainly depends on the external crystal.

61. See the family-specific Architecture TRM for more information on crystal requirements (002-19314, TRAVEO™ T2G Automotive MCU body controller entry architecture technical reference manual).

# Based on Arm® Cortex®-M4F-single

**Electrical specifications** 



#### Table 27-26 PLL specifications

| Spec ID | Parameter              | Description                                        | Min   | Тур | Max   | Units | Details/conditions                                                                                                                                                            |
|---------|------------------------|----------------------------------------------------|-------|-----|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID340  | PLL_LOCK               | Time to achieve PLL lock                           | _     | -   | 35    | μs    |                                                                                                                                                                               |
| SID341  | f <sub>PLL_OUT</sub>   | Output frequency from PLL block                    | 11    | -   | 160   | MHz   |                                                                                                                                                                               |
| SID342  | PLL_LJIT1              | Long term jitter                                   | -0.25 | -   | 0.25  | ns    | For 125 ns<br>f <sub>PLL_VCO</sub> : 320 MHz<br>f <sub>PLL_OUT</sub> : 40 MHz to 160 MH<br>f <sub>PLL_PFD</sub> : 8 MHz<br>f <sub>PLL_IN</sub> : ECO                          |
| SID343  | PLL_LJIT2              | Long term jitter                                   | -0.5  | -   | 0.5   | ns    | For 500 ns<br>f <sub>PLL_VCO</sub> : 320 MHz<br>f <sub>PLL_OUT</sub> : 40 MHz to 160 MH<br>f <sub>PLL_PFD</sub> : 8 MHz<br>f <sub>PLL_IN</sub> : ECO                          |
| SID344  | PLL_LJIT3              | Long term jitter                                   | -0.5  | -   | 0.5   | ns    | For 1000 ns<br>f <sub>PLL_VCO</sub> : 320 MHz<br>f <sub>PLL_OUT</sub> : 40 MHz to 160 MH<br>f <sub>PLL_PFD</sub> : 8 MHz<br>f <sub>PLL_IN</sub> : ECO                         |
| SID345A | PLL_LJIT5              | Long term jitter                                   | -0.75 | -   | 0.75  | ns    | For 10000 ns<br>f <sub>PLL_VCO</sub> : 320 MHz<br>f <sub>PLL_OUT</sub> : 40 MHz to 160 MHz<br>f <sub>PLL_PFD</sub> : 8 MHz<br>f <sub>PLL_IN</sub> : ECO                       |
| SID346  | f <sub>PLL_IN</sub>    | PLL input frequency                                | 3.988 | -   | 33.34 | MHz   |                                                                                                                                                                               |
| SID347  | I <sub>PLL_160M1</sub> | PLL operating current (f <sub>OUT</sub> = 160 MHz) |       | 740 | 1110  | μА    | $\begin{split} f_{\text{IN}} &= 4 \text{ MHz,} \\ f_{\text{PFD}} &= 4 \text{ MHz,} \\ f_{\text{VCO}} &= 320 \text{ MHz,} \\ f_{\text{OUT}} &= 160 \text{ MHz} \end{split}$    |
| SID347A | I <sub>PLL_160M2</sub> | PLL operating current (f <sub>OUT</sub> = 160 MHz) | -     | 750 | 1125  | μА    | $f_{IN} = 8 \text{ MHz},$<br>$f_{PFD} = 8 \text{ MHz},$<br>$f_{VCO} = 320 \text{ MHz},$<br>$f_{OUT} = 160 \text{ MHz}$                                                        |
| SID347B | I <sub>PLL_160M3</sub> | PLL operating current (f <sub>OUT</sub> = 160 MHz) |       | 750 | 1125  | μА    | $f_{IN} = 16 \text{ MHz},$<br>$f_{PFD} = 8 \text{ MHz},$<br>$f_{VCO} = 320 \text{ MHz},$<br>$f_{OUT} = 160 \text{ MHz}$                                                       |
| SID339  | I <sub>PLL_100M1</sub> | PLL operating current (f <sub>OUT</sub> = 100 MHz) | 1     | 520 | 780   | μА    | $\begin{split} f_{\text{IN}} &= 4 \text{ MHz,} \\ f_{\text{PFD}} &= 4 \text{ MHz,} \\ f_{\text{VCO}} &= 200 \text{ MHz,} \\ f_{\text{OUT}} &= 100 \text{ MHz} \end{split}$    |
| SID339A | I <sub>PLL_100M2</sub> | PLL operating current (f <sub>OUT</sub> = 100 MHz) | -     | 530 | 795   | μА    | $f_{IN} = 8 \text{ MHz},$<br>$f_{PFD} = 8 \text{ MHz},$<br>$f_{VCO} = 200 \text{ MHz},$<br>$f_{OUT} = 100 \text{ MHz}$                                                        |
| SID339B | I <sub>PLL_100M3</sub> | PLL operating current (f <sub>OUT</sub> = 100 MHz) | _     | 530 | 795   | μА    | $f_{IN} = 16 \text{ MHz},$<br>$f_{PFD} = 8 \text{ MHz},$<br>$f_{VCO} = 200 \text{ MHz},$<br>$f_{OUT} = 100 \text{ MHz}$                                                       |
| SID348  | I <sub>PLL_80M1</sub>  | PLL operating current (f <sub>OUT</sub> = 80 MHz)  | _     | 520 | 780   | μА    | $\begin{aligned} f_{\text{IN}} &= 4 \text{ MHz,} \\ f_{\text{PFD}} &= 4 \text{ MHz,} \\ f_{\text{VCO}} &= 240 \text{ MHz,} \\ f_{\text{OUT}} &= 80 \text{ MHz} \end{aligned}$ |

# Based on Arm® Cortex®-M4F-single





 Table 27-26
 PLL specifications (continued)

| Spec ID | Parameter             | Description                                       | Min   | Тур | Max | Units | Details/conditions                                                                                                     |
|---------|-----------------------|---------------------------------------------------|-------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------|
| SID348A | I <sub>PLL_80M2</sub> | PLL operating current (f <sub>OUT</sub> = 80 MHz) | _     | 530 | 795 | μА    | $f_{IN} = 8 \text{ MHz},$<br>$f_{PFD} = 8 \text{ MHz},$<br>$f_{VCO} = 240 \text{ MHz},$<br>$f_{OUT} = 80 \text{ MHz}$  |
| SID348B | I <sub>PLL_80M3</sub> | PLL operating current (f <sub>OUT</sub> = 80 MHz) | -     | 530 | 795 | μА    | $f_{IN} = 16 \text{ MHz},$<br>$f_{PFD} = 8 \text{ MHz},$<br>$f_{VCO} = 240 \text{ MHz},$<br>$f_{OUT} = 80 \text{ MHz}$ |
| SID348C | f <sub>PLL_VCO</sub>  | VCO frequency                                     | 170   | _   | 400 | MHz   |                                                                                                                        |
| SID349C | f <sub>PLL_PFD</sub>  | PFD frequency                                     | 3.988 | -   | 8   | MHz   |                                                                                                                        |

#### Table 27-27 FLL specifications

| Spec ID | Parameter             | Description                     | Min  | Тур | Max | Units | Details/conditions                                                                                                                                                                                         |
|---------|-----------------------|---------------------------------|------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID350  | t <sub>fll_wake</sub> | FLL wake up time                | _    | -   | 5   | μs    | Wakeup with < 10 °C temperature change while in DeepSleep.  f <sub>FLL_IN</sub> = 8 MHz,  f <sub>FLL_OUT</sub> = 100 MHz, Time from stable reference clock until FLL frequency is within 5% of final value |
| SID351  | f <sub>FLL_OUT</sub>  | Output frequency from FLL block | 24   | -   | 100 | MHz   | Output range of FLL divided-by-2 output                                                                                                                                                                    |
| SID352  | FLL_CJIT              | FLL frequency accuracy          | -1   | -   | 1   | %     | This is added to the error of the source                                                                                                                                                                   |
| SID353  | f <sub>FLL_IN</sub>   | Input frequency                 | 0.25 | -   | 80  | MHz   |                                                                                                                                                                                                            |
| SID354  | I <sub>FLL</sub>      | FLL operating current           | _    | 250 | 360 | μА    | Reference clock: IMO, CCO<br>frequency: 200 MHz, FLL<br>frequency: 100 MHz,<br>guaranteed by design                                                                                                        |

#### Table 27-28 WCO specifications

| Spec ID | Parameter               | Description                       | Min | Тур    | Max  | Units | Details/conditions                                                                                             |
|---------|-------------------------|-----------------------------------|-----|--------|------|-------|----------------------------------------------------------------------------------------------------------------|
| SID360  | f <sub>WCO</sub>        | Watch Crystal frequency           | -   | 32.768 | -    | kHz   | Maximum drive level:<br>0.5 μW                                                                                 |
| SID361  | WCO_DC                  | WCO duty cycle                    | 10  | _      | 90   | %     |                                                                                                                |
| SID362  | t <sub>START_WCO</sub>  | WCO start-up time <sup>[62]</sup> | _   | -      | 1000 | ms    | For Grade-S devices Time from set CTL.WCO_EN to 1 until STATUS.WCO_OK is set to 1. (See Clock Timing Diagrams) |
| SID362E | t <sub>START_WCOE</sub> | WCO start-up time <sup>[62]</sup> | -   | -      | 1400 | ms    | For Grade-E devices Time from set CTL.WCO_EN to 1 until STATUS.WCO_OK is set to 1. (See Clock Timing Diagrams) |
| SID363  | I <sub>wco</sub>        | WCO current                       | _   | 1.4    | -    | μΑ    |                                                                                                                |

#### Based on Arm® Cortex®-M4F-single

**Electrical specifications** 





 $\mbox{Figure 27-24} \quad \mbox{WCO connection scheme}^{[63]}$ 

**Table 27-29 External clock input specifications** 

| Spec ID | Parameter        | Description                    | Min  | Тур | Max | Units | <b>Details/conditions</b>                                         |
|---------|------------------|--------------------------------|------|-----|-----|-------|-------------------------------------------------------------------|
| SID366  | f <sub>EXT</sub> | External clock input frequency | 0.25 | -   | 80  |       | For EXT_CLK pin (all input level settings: CMOS, TTL, Automotive) |
| SID367  | EXT_DC           | External clock duty cycle      | 45   | _   | 55  | %     |                                                                   |

#### **Notes**

<sup>62.</sup>Mainly depends on the external crystal.
63.See the family specific Architecture TRM for more information on crystal requirements (002-19314, TRAVEO™ T2G Automotive MCU body controller entry architecture technical reference manual).

Clock timing diagrams



#### **Clock timing diagrams** 28



Figure 28-1 **ECO to PLL or FLL diagram** 

# Based on Arm® Cortex®-M4F-single

Clock timing diagrams





Figure 28-2 WCO to FLL diagram

Table 28-1 MCWDT timeout specifications

| Spec ID | Parameter           | Description           | Min   | Тур | Max  | Units | Details/conditions                                                                          |
|---------|---------------------|-----------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------|
| SID410  | t <sub>MCWDT1</sub> | Minimum MCWDT timeout | 58.12 | -   | -    | μs    | When using the ILO<br>(32.768 kHz + 5%) and<br>16-bit MCWDT counter<br>Guaranteed by design |
| SID411  | t <sub>MCWDT2</sub> | Maximum MCWDT timeout | -     | -   | 2.11 | S     | When using the ILO<br>(32.768 kHz – 5%) and<br>16-bit MCWDT counter<br>Guaranteed by design |

Table 28-2 WDT timeout specifications

| Spec ID | Parameter         | Description         | Min   | Тур  | Max   | Units | Details/conditions                                                                        |
|---------|-------------------|---------------------|-------|------|-------|-------|-------------------------------------------------------------------------------------------|
| SID412  | t <sub>WDT1</sub> | Minimum WDT timeout | 58.12 | -    | _     | μs    | When using the ILO<br>(32.768 kHz + 5%) and<br>32-bit WDT counter<br>Guaranteed by design |
| SID413  | t <sub>WDT2</sub> | Maximum WDT timeout | -     | -    | 38.33 | h     | When using the ILO<br>(32.768 kHz – 5%) and<br>32-bit WDT counter<br>Guaranteed by design |
| SID414  | t <sub>WDT3</sub> | Default WDT timeout | _     | 1000 | -     | ms    | When using the ILO and 32-bit WDT counter at 0x8000 (default value), guaranteed by design |

Ordering information

#### **Ordering information** 29

The CYT2BL microcontroller part numbers and features are listed in **Table 29-1**. The Arm® TAP JTAG ID is 0x6BA0 0477.

**CYT2BL ordering information Table 29-1** 

| Device code                | Ordering code <sup>[64]</sup> | Package  | Code-flash<br>(KB)   | Work-flash<br>(KB)  | RAM<br>(KB) | ADC channels | SCB<br>channels | LIN<br>channels | CANFD channels | CXPI<br>channels | eSHE/<br>HSM | Temperature grade | JTAG ID CODE               |
|----------------------------|-------------------------------|----------|----------------------|---------------------|-------------|--------------|-----------------|-----------------|----------------|------------------|--------------|-------------------|----------------------------|
| CYT2BL3BAS <sup>[65]</sup> | CYT2BL3BAAQ0AZSGS             | 64-LQFP  | 4160 <sup>[66]</sup> | 128 <sup>[67]</sup> | 512         | 27           | 7               | 7               | 5              | 2                | eSHE         | S <sup>[68]</sup> | 0x1EA01069 <sup>[70]</sup> |
| CYT2BL3BAE <sup>[65]</sup> | CYT2BL3BAAQ0AZEGS             | 64-LQFP  | 4160                 | 128                 | 512         | 27           | 7               | 7               | 5              | 2                | eSHE         | E                 | 0x1EA01069                 |
| CYT2BL3CAS                 | CYT2BL3CAAQ0AZSGS             | 64-LQFP  | 4160                 | 128                 | 512         | 27           | 7               | 7               | 5              | 2                | HSM          | S                 | 0x1EA02069                 |
| CYT2BL3CAE                 | CYT2BL3CAAQ0AZEGS             | 64-LQFP  | 4160                 | 128                 | 512         | 27           | 7               | 7               | 5              | 2                | HSM          | E                 | 0x1EA02069                 |
| CYT2BL4BAS <sup>[65]</sup> | CYT2BL4BAAQ0AZSGS             | 80-LQFP  | 4160                 | 128                 | 512         | 34           | 8               | 9               | 7              | 3                | eSHE         | S                 | 0x1EA03069                 |
| CYT2BL4BAE <sup>[65]</sup> | CYT2BL4BAAQ0AZEGS             | 80-LQFP  | 4160                 | 128                 | 512         | 34           | 8               | 9               | 7              | 3                | eSHE         | E                 | 0x1EA03069                 |
| CYT2BL4CAS                 | CYT2BL4CAAQ0AZSGS             | 80-LQFP  | 4160                 | 128                 | 512         | 34           | 8               | 9               | 7              | 3                | HSM          | S                 | 0x1EA04069                 |
| CYT2BL4CAE                 | CYT2BL4CAAQ0AZEGS             | 80-LQFP  | 4160                 | 128                 | 512         | 34           | 8               | 9               | 7              | 3                | HSM          | E                 | 0x1EA04069                 |
| CYT2BL5BAS <sup>[65]</sup> | CYT2BL5BAAQ0AZSGS             | 100-LQFP | 4160                 | 128                 | 512         | 39           | 8               | 9               | 8              | 4                | eSHE         | S                 | 0x1EA05069                 |
| CYT2BL5BAE <sup>[65]</sup> | CYT2BL5BAAQ0AZEGS             | 100-LQFP | 4160                 | 128                 | 512         | 39           | 8               | 9               | 8              | 4                | eSHE         | E                 | 0x1EA05069                 |
| CYT2BL5CAS                 | CYT2BL5CAAQ0AZSGS             | 100-LQFP | 4160                 | 128                 | 512         | 39           | 8               | 9               | 8              | 4                | HSM          | S                 | 0x1EA06069                 |
| CYT2BL5CAE                 | CYT2BL5CAAQ0AZEGS             | 100-LQFP | 4160                 | 128                 | 512         | 39           | 8               | 9               | 8              | 4                | HSM          | E                 | 0x1EA06069                 |
| CYT2BL7BAS <sup>[65]</sup> | CYT2BL7BAAQ0AZSGS             | 144-LQFP | 4160                 | 128                 | 512         | 54           | 8               | 12              | 8              | 4                | eSHE         | S                 | 0x1EA07069                 |
| CYT2BL7BAE <sup>[65]</sup> | CYT2BL7BAAQ0AZEGS             | 144-LQFP | 4160                 | 128                 | 512         | 54           | 8               | 12              | 8              | 4                | eSHE         | E                 | 0x1EA07069                 |
| CYT2BL7CAS                 | CYT2BL7CAAQ0AZSGS             | 144-LQFP | 4160                 | 128                 | 512         | 54           | 8               | 12              | 8              | 4                | HSM          | S                 | 0x1EA08069                 |
| CYT2BL7CAE                 | CYT2BL7CAAQ0AZEGS             | 144-LQFP | 4160                 | 128                 | 512         | 54           | 8               | 12              | 8              | 4                | HSM          | E                 | 0x1EA08069                 |
| CYT2BL8BAS <sup>[65]</sup> | CYT2BL8BAAQ0AZSGS             | 176-LQFP | 4160                 | 128                 | 512         | 64           | 8               | 12              | 8              | 4                | eSHE         | S                 | 0x1EA09069                 |
| CYT2BL8BAE <sup>[65]</sup> | CYT2BL8BAAQ0AZEGS             | 176-LQFP | 4160                 | 128                 | 512         | 64           | 8               | 12              | 8              | 4                | eSHE         | Е                 | 0x1EA09069                 |
| CYT2BL8CAS                 | CYT2BL8CAAQ0AZSGS             | 176-LQFP | 4160                 | 128                 | 512         | 64           | 8               | 12              | 8              | 4                | HSM          | S                 | 0x1EA0A069                 |
| CYT2BL8CAE                 | CYT2BL8CAAQ0AZEGS             | 176-LQFP | 4160                 | 128                 | 512         | 64           | 8               | 12              | 8              | 4                | HSM          | E                 | 0x1EA0A069                 |

#### **Notes**

64. Supported shipment types are "Tray" (default) and "Tape and Reel". Add the character 'T' at the end to get the ordering code for "Tape and Reel" shipment type. 65.3DES/SHA-1/SHA-2/SHA-3/CRC/Vector unit for asymmetric cryptography features are not supported.

66.Code-flash size 4160 KB = 32 KB × 126 (Large Sectors) + 8 KB × 16 (Small Sectors). 67.Work-flash size 128 KB = 2 KB × 48 (Large Sectors) + 128 B × 256 (Small Sectors).

68.S-grade Temperature (-40 °C to 105 °C). 69.E-grade Temperature (-40 °C to 125 °C). 70.JTAG ID CODE bits 12 through 27, represents the Silicon ID of the device.



# Based on Arm® Cortex®-M4F-single





### 29.1 Part number nomenclature

### Table 29-2 Device code nomenclature

| Field | Description                         | Value | Meaning                        |
|-------|-------------------------------------|-------|--------------------------------|
| CY    | Cypress Prefix                      | CY    |                                |
| T     | Category                            | Т     | TRAVEO™                        |
| 2     | Family                              | 2     | TRAVEO™ T2G (Core M4)          |
| В     | Application                         | В     | Body                           |
| D     | Code-flash/Work-flash/SRAM quantity | L     | 4160 KB / 128 KB / 512 KB      |
|       |                                     | 3     | 64-LQFP                        |
|       | Packages                            | 4     | 80-LQFP                        |
| Р     |                                     | 5     | 100-LQFP                       |
|       |                                     | 7     | 144-LQFP                       |
|       |                                     | 8     | 176-LQFP                       |
| Н     | Hardware Option                     | В     | eSHE – on, HSM – off, RSA-2048 |
| П     | nardware Option                     | С     | eSHE – on, HSM – on, RSA-2048  |
| I     | Marketing Option                    | A     | No options                     |
| C     | Tomporatura Crada                   | S     | S-grade (-40 °C to 105 °C)     |
| С     | Temperature Grade                   | E     | E-grade (-40 °C to 125 °C)     |

### Table 29-3 Ordering code nomenclature

| Field | Description                         | Value | Meaning                        |
|-------|-------------------------------------|-------|--------------------------------|
| CY    | Cypress Prefix                      | CY    |                                |
| Т     | Category                            | Т     | TRAVEO™                        |
| 2     | Family Name                         | 2     | TRAVEO™ T2G (Core M4)          |
| В     | Application                         | В     | Body                           |
| D     | Code-flash/Work-flash/SRAM quantity | L     | 4160 KB / 128 KB / 512 KB      |
|       |                                     | 3     | 64-LQFP                        |
|       |                                     | 4     | 80-LQFP                        |
| Р     | Packages                            | 5     | 100-LQFP                       |
|       |                                     | 7     | 144-LQFP                       |
|       |                                     | 8     | 176-LQFP                       |
|       |                                     | В     | eSHE – on, HSM – off, RSA-2048 |
| Н     | Hardware Option                     | С     | eSHE – on, HSM – on, RSA-2048  |
| I     | Marketing Option                    | А     | No options                     |
| R     | Revision                            | A     | First revision                 |
| F     | Fab Location                        | Q     | UMC (Fab 12i) Singapore        |
| Х     | Reserved                            | 0     | Reserved                       |
| К     | Package Code                        | AZ    | LQFP                           |
| 6     | To any construct Constru            | S     | S-grade (-40 °C to 105 °C)     |
| С     | Temperature Grade                   | E     | E-grade (–40 °C to 125 °C)     |
|       |                                     | ES    | Engineering samples            |
| Q     | Quality Grade                       | GS    | Standard grade of automotive   |
|       | Chiaman Tama                        | Blank | Tray shipment                  |
| S     | Shipment Type                       | Т     | Tape and reel shipment         |

Based on Arm® Cortex®-M4F-single

**Packaging** 



#### **Packaging** 30

CYT2BL is offered in the packages listed in the **Table 30-1**.

**Table 30-1 Package Information** 

| Package  | Dimensions             | Contact/lead pitch | Coefficient of Thermal Expansion <sup>[75]</sup>                  | I/O Pins |
|----------|------------------------|--------------------|-------------------------------------------------------------------|----------|
| 176-LQFP | 24 × 24 × 1.7 mm (max) | 0.5 mm             | a1 <sup>[71]</sup> = 8.5 ppm/°C, a2 <sup>[72]</sup> = 33.8 ppm/°C | 152      |
| 144-LQFP | 20 × 20 × 1.7 mm (max) | 0.5 mm             | a1 <sup>[71]</sup> = 8.5 ppm/°C, a2 <sup>[72]</sup> = 33.7 ppm/°C | 122      |
| 100-LQFP | 14 × 14 × 1.7 mm (max) | 0.5 mm             | a1 <sup>[71]</sup> = 8.5 ppm/°C, a2 <sup>[72]</sup> = 33.6 ppm/°C | 78       |
| 80-LQFP  | 12 × 12 × 1.7 mm (max) | 0.5 mm             | a1 <sup>[71]</sup> = 8.5 ppm/°C, a2 <sup>[72]</sup> = 33.5 ppm/°C | 63       |
| 64-LQFP  | 10 × 10 × 1.7 mm (max) | 0.5 mm             | a1 <sup>[71]</sup> = 8.5 ppm/°C, a2 <sup>[72]</sup> = 33.2 ppm/°C | 49       |

**Table 30-2 Package characteristics** 

| Parameter      | Description                                                             | Conditions | Min | Тур | Max  | Units   |
|----------------|-------------------------------------------------------------------------|------------|-----|-----|------|---------|
| T <sub>A</sub> | Operating ambient temperature                                           | S-grade    | -40 | -   | 105  | °C      |
| T <sub>A</sub> | Operating ambient temperature                                           | E-grade    | -40 | -   | 125  | °C      |
| TJ             | Operating junction temperature                                          | -          | -   | -   | 150  | °C      |
|                |                                                                         | 64 LQFP    | -   | _   | 30.2 | °C/Watt |
|                |                                                                         | 80 LQFP    | -   | _   | 25.7 | °C/Watt |
| $R_{\thetaJA}$ | Package thermal resistance, junction to ambient $\theta_{JA}^{[73,74]}$ | 100 LQFP   | -   | _   | 22.7 | °C/Watt |
|                | junction to ambient o <sub>JA</sub>                                     | 144 LQFP   | -   | -   | 20.5 | °C/Watt |
|                |                                                                         | 176 LQFP   | -   | -   | 24.9 | °C/Watt |
|                |                                                                         | 64 LQFP    | -   | _   | 24.6 | °C/Watt |
|                |                                                                         | 80 LQFP    | -   | -   | 19.8 | °C/Watt |
| $R_{	heta JB}$ | Package thermal resistance, junction to board θ <sub>JB</sub>           | 100 LQFP   | -   | -   | 13.8 | °C/Watt |
|                |                                                                         | 144 LQFP   | -   | _   | 15.3 | °C/Watt |
|                |                                                                         | 176 LQFP   | -   | -   | 20.3 | °C/Watt |
|                |                                                                         | 64 LQFP    | -   | -   | 7.3  | °C/Watt |
|                |                                                                         | 80 LQFP    | -   | _   | 5.8  | °C/Watt |
| $R_{	heta JC}$ | Package thermal resistance, junction to case θ <sub>IC</sub>            | 100 LQFP   | -   | -   | 4.4  | °C/Watt |
|                | janistion to ease of                                                    | 144 LQFP   | -   | _   | 3.46 | °C/Watt |
|                |                                                                         | 176 LQFP   | -   | -   | 3.7  | °C/Watt |

<sup>71.</sup>a1 = CTE (Coefficient of Thermal Expansion) value below  $T_g$  (ppm/°C) ( $T_g$  is glass transition temperature which is 131°C). 72.a2 = CTE value above  $T_g$  (ppm/°C). 73.Board condition complies to JESD51-7 (4 Layers). 74.Maximum value °C/Watt shown is for  $T_A$  = 125 °C.

<sup>75.</sup> The numbers are estimated values based simulation only and are based on a single bill of material combination per package type.

# Based on Arm® Cortex®-M4F-single



Table 30-3 Solder reflow peak temperature, package moisture sensitivity level (MSL), IPC/JEDEC J-STD-2

| Package  | Maximum peak temperature (°C) | Maximum time at peak temperature (seconds) | MSL |
|----------|-------------------------------|--------------------------------------------|-----|
| 176-LQFP | 260                           | 30                                         | 3   |
| 144-LQFP | 260                           | 30                                         | 3   |
| 100-LQFP | 260                           | 30                                         | 3   |
| 80-LQFP  | 260                           | 30                                         | 3   |
| 64-LQFP  | 260                           | 30                                         | 3   |





Figure 30-1 Package outline - 176-LQFP





Figure 30-2 Package outline - 144-LQFP





Figure 30-3 Package outline - 100-LQFP





Figure 30-4 Package outline - 80-LQFP





Figure 30-5 Package outline – 64-LQFP

**Appendix** 



# 31 Appendix

### 31.1 Bootloading or end-of-line programming

- Triggered at device startup, if a trigger condition is applied
- Either CAN or LIN communication may be used
- Bootloader polls for the communication on CAN or LIN at separate time frames, until the overall 300-second timeout is reached
- If a bootloader command is received on either communication interface, the polling stops and bootloader starts using this interface



Figure 31-1 Bootloading sequence

Table 31-1 CAN interface details

| Sl. No. | CAN interface                   | Configuration               |
|---------|---------------------------------|-----------------------------|
| 1       | CAN Mode                        | Classic CAN                 |
| 2       | CAN Instance                    | CAN0, Channel#1             |
| 3       | CAN TX                          | P0.2 / CAN0_1_TX            |
| 4       | CAN RX                          | P0.3 / CAN0_1_RX            |
| 5       | CAN Transceiver NSTB / EN (Low) | P23.3 (optional)            |
| 6       | CAN Transceiver EN / EN (High)  | P2.1 (optional)             |
| 7       | CAN RX Message ID               | 0x1A1                       |
| 8       | CAN TX Message ID               | 0x1B1                       |
| 9       | Baud                            | 100 or 500 kbps alternating |



Figure 31-2 MCU to CAN transceiver connections

**Appendix** 



Table 31-2 LIN interface details

| Sl. No. | LIN interface          | Configuration    |
|---------|------------------------|------------------|
| 1       | LIN Type               | LIN0, Channel#1  |
| 2       | LIN Mode               | Slave            |
| 3       | LIN Checksum Type      | Classic          |
| 4       | LIN TX                 | P0.1 / LIN1_TX   |
| 5       | LIN RX                 | P0.0 / LIN1_RX   |
| 6       | LIN EN / EN (High)     | P2.1 (optional)  |
| 7       | LIN EN (Low)           | P23.3 (optional) |
| 8       | LIN TX PID             | 0x46             |
| 9       | LIN RX PID             | 0x45             |
| 10      | Baud                   | 20 or 115.2 kbps |
| 11      | Break Field Length     | 11               |
| 12      | Break Delimiter Length | 1 bit            |



Figure 31-3 MCU to LIN transceiver connections

# 31.2 External IP revisions

Table 31-3 IP revisions

| Module IP        |                | Revision                       | Vendor |
|------------------|----------------|--------------------------------|--------|
| CAN FD           | mxttcanfd      | M_TTCAN IP revision: Rev.3.2.3 | Bosch  |
| Arm® Cortex®-M0+ | armcm0p        | Cortex <sup>®</sup> -M0+-r0p1  | Arm®   |
| Arm® Cortex®-M4F | armcm4         | Cortex <sup>®</sup> -M4-r0p1   | Arm®   |
| Arm® Coresight   | armcoresighttk | CoreSight-SoC-TM100-r3p2       | Arm®   |

Based on Arm® Cortex®-M4F-single

Acronyms



# 32 Acronyms

Table 32-1 Acronyms used in the Document

| Acronym          | Description                                                                                   | Acronym | Description                                              |
|------------------|-----------------------------------------------------------------------------------------------|---------|----------------------------------------------------------|
| A/D              | Analog to Digital                                                                             | IRQ     | Interrupt request                                        |
| ABS              | Absolute                                                                                      | JTAG    | Joint test action group                                  |
| ADC              | Analog to Digital converter                                                                   | LDO     | Low drop out regulators                                  |
| AES              | Advanced encryption standard                                                                  | LIN     | Local Interconnect Network, a communications protocol    |
| AHB              | AMBA (advanced microcontroller bus architecture) high-performance bus, Arm® data transfer bus | LVD     | Low voltage detection                                    |
| Arm®             | Advanced RISC machine, a CPU architecture                                                     | ОТА     | Over-the-air programming                                 |
| ASIL             | Automotive safety integrity level                                                             | ОТР     | One-time programmable                                    |
| BOD              | Brown-out detection                                                                           | OVD     | Overvoltage detection                                    |
| CAN FD           | Controller Area Network with Flexible<br>Data rate                                            | P-DMA   | Peripheral-Direct Memory Access same as DW               |
| CMOS             | Complementary metal-oxide-semiconductor                                                       | PLL     | Phase Locked Loop                                        |
| CPU              | Central Processing Unit                                                                       | POR     | Power-on reset                                           |
| CRC              | Cyclic redundancy check, an error-checking protocol                                           | PPU     | Peripheral protection unit                               |
| CSV              | Clock supervisor                                                                              | PRNG    | Pseudorandom number generator                            |
| CTI              | Cross trigger interface                                                                       | PWM     | Pulse-width modulation                                   |
| CXPI             | Clock Extension Peripheral Interface                                                          | MCU     | Microcontroller Unit                                     |
| DES              | Data encryption standard                                                                      | MCWDT   | Multi-counter watchdog timer                             |
| DFT              | Design-For-Test                                                                               | M-DMA   | Memory-Direct Memory Access                              |
| DW               | Datawire same as P-DMA                                                                        | MISO    | SPI Master-in slave-out                                  |
| ECC              | Error correcting code/Elliptical curve cryptography                                           | MMIO    | Memory mapped I/O                                        |
| ECO              | External crystal oscillator                                                                   | MOSI    | SPI Master-out slave-in                                  |
| ETM              | Embedded Trace Macrocell                                                                      | MPU     | Memory protection unit                                   |
| EVTGEN           | Event Generator                                                                               | МТВ     | Micro trace buffer                                       |
| FLL              | Frequency Locked Loop                                                                         | MUL     | Multiplier                                               |
| FPU              | Floating point unit                                                                           | MUX     | Multiplexer                                              |
| GHS              | Green Hills tool chain with Multi IDE                                                         | NVIC    | Nested vectored interrupt controller                     |
| GPIO             | General purpose input/output                                                                  | RAM     | Random access memory                                     |
| HSM              | Hardware security module                                                                      | RISC    | Reduced-instruction-set computing                        |
| I/O              | Input/output                                                                                  | ROM     | Read only memory                                         |
| I <sup>2</sup> C | Inter-Integrated Circuit, a communications protocol                                           | RSA     | Rivest-Shamir-Adleman Public Key<br>Encryption Algorithm |
| ILO              | Internal low-speed oscillator                                                                 | RTC     | Real-time clock                                          |
| IMO              | Internal main oscillator                                                                      | SAR     | Successive approximation register                        |

# Based on Arm® Cortex®-M4F-single

Acronyms



 Table 32-1
 Acronyms used in the Document (continued)

| Acronym | Description                                            | Acronym | Description                                    |
|---------|--------------------------------------------------------|---------|------------------------------------------------|
| IOSS    | Input/output sub-system                                | SCB     | Serial communication block                     |
| IPC     | Inter-processor communication                          | SCL     | I <sup>2</sup> C serial clock                  |
| IrDA    | Infrared interface                                     | SDA     | I <sup>2</sup> C serial data                   |
| SECDED  | Single error correction, double error detection        | TCPWM   | Timer/Counter Pulse-width modulator            |
| SHA     | Secure hash algorithm                                  | TTL     | Transistor-transistor logic                    |
| SHE     | Secure hardware extension                              | TRNG    | True random number generator                   |
| SMPU    | Shared memory protection unit                          | UART    | Universal Asynchronous Transmitter<br>Receiver |
| SPI     | Serial peripheral interface, a communications protocol | WCO     | Watch crystal oscillator                       |
| SRAM    | Static random access memory                            | WDT     | Watchdog timer reset                           |
| SWD     | Serial wire debug                                      | XRES_L  | External reset I/O pin                         |
| SWJ     | Serial wire JTAG                                       |         | ·                                              |

Based on Arm® Cortex®-M4F-single

Errata



### 33 Errata

This section describes the errata for the CYT2BL product family. Details include trigger conditions, scope of impact, available workaround, and silicon revision applicability. Contact your local Infineon Sales Representative if you have further questions.

#### Part numbers affected

| Part numbers     |  |
|------------------|--|
| All CYT2BL parts |  |

### **CYT2BL Qualification status**

**Production samples** 

# Based on Arm® Cortex®-M4F-single





### **CYT2BL Errata summary**

The following table defines the errata applicability to available CYT2BL family devices.

| Items                                                                                                                                                    | Errata ID                                                                                 | CYT2BL                                                                             | Silicon<br>rev.                          | Fix status                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------|
| [1.] ConfigureFmInterrupt API assumes a parameter with 8-byte boundary but the actual boundary is 4 bytes                                                | 67                                                                                        |                                                                                    |                                          | No silicon fix<br>planned.<br>Use workaround.               |
| [2] SMPU/MPU/PPU protection region size is limited to 2 GB                                                                                               | 68                                                                                        |                                                                                    |                                          | No silicon fix<br>planned.<br>Use workaround.               |
| [3] DirectExecute API may return error if called with arguments placed in SRAM memory                                                                    | 69                                                                                        |                                                                                    |                                          | No silicon fix<br>planned.<br>Use workaround.               |
| [4] CAN FD RX FIFO top pointer feature does not function as expected                                                                                     | 96                                                                                        |                                                                                    |                                          | No silicon fix<br>planned.<br>Use workaround.               |
| [5] CAN FD debug message handling state machine is not reset to Idle state when CANFD_CH_CCCR.INIT is set                                                | 97                                                                                        |                                                                                    |                                          | No silicon fix<br>planned.<br>Use workaround.               |
| [6] TPIU Peripheral ID mismatch                                                                                                                          | 98                                                                                        |                                                                                    |                                          | No silicon fix planned.                                     |
| [7] CAN FD controller message order inversion when transmitting from dedicated Tx buffers configured with same Message ID                                | 147                                                                                       | CYT2BL3BAAQ0AZSGS<br>CYT2BL3BAAQ0AZEGS<br>CYT2BL3CAAQ0AZSGS<br>CYT2BL3CAAQ0AZEGS   |                                          | No silicon fix<br>planned.<br>Use workaround.               |
| [8] CAN FD incomplete description of dedicated Tx buffers and Tx queue related to transmission from multiple buffers configured with the same Message ID | CYT2BL4BAAQ0AZSGS CYT2BL4BAAQ0AZEGS CYT2BL4CAAQ0AZSGS CYT2BL4CAAQ0AZSGS CYT2BL4CAAQ0AZEGS | No silicon fix<br>planned. Use<br>workaround. TRM<br>was updated.                  |                                          |                                                             |
| [9] Misleading status is returned for Flash and eFuse system calls, if there are pending NC ECC faults in SRAM controller #0                             | 175                                                                                       | - CYT2BL5BAAQ0AZSGS<br>CYT2BL5BAAQ0AZEGS<br>CYT2BL5CAAQ0AZSGS<br>CYT2BL5CAAQ0AZEGS | No silicon fix planned. TRM was updated. |                                                             |
| [10] WDT reset causes loss of SRAM retention                                                                                                             | 176                                                                                       | CYT2BL7BAAQ0AZSGS<br>CYT2BL7BAAQ0AZEGS<br>CYT2BL7CAAQ0AZSGS<br>CYT2BL7CAAQ0AZEGS   |                                          | No silicon fix planned. TRM was updated.                    |
| [11]Crypto ECC errors may be set after boot with application authentication                                                                              | 185                                                                                       | CYT2BL8BAAQ0AZEGS<br>CYT2BL8BAAQ0AZEGS<br>CYT2BL8BAAQ0AZEGS                        |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [12]Incomplete erase of Code Flash cells could<br>happen Erase Suspend / Erase Resume is used along<br>with Erase Sector operation in Non-Blocking mode  | 198                                                                                       | CYT2BL8CAAQ0AZSGS<br>CYT2BL8CAAQ0AZEGS                                             |                                          | Fixed to update the Flash settings from date code 304xxxxx. |
| [13]Limitation for keeping the port state from peripheral IP after wakeup from DeepSleep                                                                 | 199                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [14]A part of the PWR_CTL2.BGREF_LPMODE description is missing in the existing register TRM                                                              | 202                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [15]Limitation of clock configuration before entering DeepSleep mode.                                                                                    | 202                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [16] Several data retention information in the Register TRM are incorrect.                                                                               | 203                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [17]SCBx_INTR_TX.UNDERFLOW bit may be set unintentionally.                                                                                               | 204                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [18]Hardfault may occur when calling ReadSWPU or<br>WriteSWPU while executing EraseSector or ProgramRow<br>in non-blocking mode                          | 206                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>TRM was updated.                 |
| [19] CAN FD sporadic data corruption (payload) in case acceptance filtering does not finish before reception of data R3 (DB7DB4) is complete             | 209                                                                                       |                                                                                    |                                          | No silicon fix planned.<br>Use workaround.                  |





| 1. ConfigureFmInterrupt API assumes a parameter with 8-byte boundary but the actual boundary is 4 bytes |                                                                                                                                                                                      |  |
|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                                                                      | STATUS_ADDR_PROTECTED will be returned if the ConfigureFmInterrupt API is called with arguments stored in SRAM with 4-byte boundary (available SRAM or protected boundary SRAM).     |  |
| Parameters affected                                                                                     | NA                                                                                                                                                                                   |  |
| Trigger condition(s)                                                                                    | Call ConfigureFmInterrupt API with arguments stored in SRAM at 4-byte boundary of available SRAM or protected boundary of SRAM.                                                      |  |
| Scope of impact                                                                                         | ConfigureFmInterrupt API will fail by returning STATUS_ADDR_PROTECTED error status when called with argument having 4-byte boundary of available SRAM or protected boundary of SRAM. |  |
| Workaround                                                                                              | Allow 4 bytes margin (that is, assume that API parameter size is 8 and store the arguments) for the ConfigureFmInterruptAPI.                                                         |  |
| Fix status                                                                                              | No silicon fix planned. Use workaround.                                                                                                                                              |  |

| 2. SMPU/MPU/PPU protection region size is limited to 2 GB |                                                                                                                                                                                                                                                                                                                           |  |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                        | If SMPU/MPU/PPU protection block size is configured for 4 GB (PROT_SMPU_SMPUSTRUCT_ATTO.REGION.SIZE = 31), then during protection check in SROM, the value of the internal uint32 variable will overflow (4G = 0x1 0000 0000). Therefore, SROM assumes the protection size equals zero and no protection will be applied. |  |
| Parameters affected                                       | NA                                                                                                                                                                                                                                                                                                                        |  |
| Trigger condition(s)                                      | Configure SMPU/MPU/PPU to protect with region size equal to 4 GB or the region size with value 31u.                                                                                                                                                                                                                       |  |
| Scope of impact                                           | If SMPU/MPU/PPU is configured to protect region size of 4 GB, then SROM software does not apply any protection per the request.                                                                                                                                                                                           |  |
| Workaround                                                | Use two protection blocks of region size equal to 2 GB if 4-GB region size protection is required.                                                                                                                                                                                                                        |  |
| Fix status                                                | No silicon fix planned. Use workaround.                                                                                                                                                                                                                                                                                   |  |

| 3. DirectExecute API may return error if called with arguments placed in SRAM memory |                                                                                                                                                                     |  |
|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition                                                                   | If DirectExecute API is called in the master PC (other than PC0 or PC1) with arguments in SRAM_SCRATCH_ADDR, then the API will return STATUS_ADDR_PROTECTED status. |  |
| Parameters affected                                                                  | NA                                                                                                                                                                  |  |
| Trigger condition(s)                                                                 | Call DirectExecute API with arguments in SRAM_SCRATCH_ADDR and master PC configured > 1.                                                                            |  |
| Scope of impact                                                                      | DirectExecute API, if called with master PC configured > 1 and arguments in SRAM_SCRATCH_ADDR, will return STATUS_ADDR_PROTECTED.                                   |  |
| Workaround                                                                           | Call DirectExecute API with master PC0 or PC1 if the arguments are stored in SRAM memory.                                                                           |  |
| Fix status                                                                           | No silicon fix planned. Use workaround.                                                                                                                             |  |





| 4. CAN FD RX FIFO top pointer feature does not function as expected                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                               |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Problem definition  RX FIFO top pointer function calculates the address for received messages in Message RA  This address should restart from the start address after reading all messages of RX FIFO r  However, the address does not restart from the start address when RX FIFO n size is set to  1(CANFD_CH_RXFnC.FnS = 0x01). This results in CPU/DMA reading messages from the wr  Message RAM. |                                                                                                                                                                                                                                                                                                               |  |
| Parameters affected                                                                                                                                                                                                                                                                                                                                                                                   | NA NA                                                                                                                                                                                                                                                                                                         |  |
| Trigger condition(s)                                                                                                                                                                                                                                                                                                                                                                                  | The RX FIFO top pointer function is used when RX FIFO n size is set to 1 element (CANFD_CH_RXFnC.FnS = 0x01).                                                                                                                                                                                                 |  |
| Scope of impact                                                                                                                                                                                                                                                                                                                                                                                       | Received message cannot be correctly read by using the RX FIFO top pointer function, when RX FIFO n size is set to 1 element.                                                                                                                                                                                 |  |
| Workaround                                                                                                                                                                                                                                                                                                                                                                                            | Any of the following can be used as a workaround:  1) Set RX FIFO n size to 2 or more when using RX FIFO top pointer function.  2) Do not use the RX FIFO top pointer function when RX FIFO n size is set to 1 element. Instead of RX FIFO top pointer, read received messages from the Message RAM directly. |  |
| Fix status                                                                                                                                                                                                                                                                                                                                                                                            | No silicon fix planned. Use workaround.                                                                                                                                                                                                                                                                       |  |

| 5. CAN FD debug messa                                                                                                                                                                                                                                                                    | 5. CAN FD debug message handling state machine is not reset to Idle state when CANFD_CH_CCCR.INIT is set                                                                                                                                                                                                                                                                                                                                                         |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem definition  If either of the CANFD_CH_CCCR.INIT bits is set by the Host or when the M_TTCAN module estate, the debug message handling state machine stays in its current state instead of being state. Configuring the bit CANFD_CH_CCCR.CCE does not change CANFD_CH_RXF1S.DMS. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Parameters affected                                                                                                                                                                                                                                                                      | NA                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Trigger condition(s)                                                                                                                                                                                                                                                                     | Either of the CANFD_CH_CCCR.INIT bits is set by the Host or when the M_TTCAN module enters BusOff state.                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Scope of impact                                                                                                                                                                                                                                                                          | The errata is limited to the use case when the debug on CAN functionality is active. Normal operation of the CAN module is not affected, in which case the debug message handling state machine always remains in Idle state. In the described use case, the debug message handling state machine is stopped and remains in the current state signaled by the CANFD_CH_RXF1S.DMS bit. In case CANFD_CH_RXF1S.DMS is set to 0b11, the DMA request remains active. |  |  |
| Workaround                                                                                                                                                                                                                                                                               | In case the debug message handling state machine has stopped while CANFD_CH_RXF1S.DMS is 0b01 or 0b10, it can be reset to Idle state by hardware reset or by reception of debug messages after CANFD_CH_CCCR.INIT is reset to zero.                                                                                                                                                                                                                              |  |  |
| Fix status                                                                                                                                                                                                                                                                               | No silicon fix planned. Use workaround.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

| 6. TPIU Peripheral ID mismatch |                                                                     |  |
|--------------------------------|---------------------------------------------------------------------|--|
| Problem definition             | TPIU peripheral ID indicates that it is M3-TPIU instead of M4-TPIU. |  |
| Parameters affected            | NA NA                                                               |  |
| Trigger condition(s)           | When debugger reads PID registers for component identification.     |  |
| Scope of impact                | The only impact is that the debugger reads the TPIU as M3-TPIU.     |  |
| Workaround                     | No specific workaround required. Debugger can use trace features.   |  |
| Fix status                     | No silicon fix planned.                                             |  |

# Based on Arm® Cortex®-M4F-single





| 7. CAN FD controller n | nessage order inversion when transmitting from dedicated Tx buffers configured with same Message ID                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Problem definition     | Configuration: Several Tx buffers are configured with same Message ID. Transmission of these Tx buffers is requested sequentially with a delay between the individual Tx requests.  Expected behavior:                                                                                                                                                                                                                                                                                                             |
|                        | When multiple Tx buffers that are configured with the same Message ID have pending Tx requests, they shall be transmitted in ascending order of their Tx buffer numbers. The Tx Buffer with lowest buffer number and pending Tx request is transmitted first.                                                                                                                                                                                                                                                      |
|                        | Observed behavior: It may happen, depending on the delay between the individual Tx requests, that in the case where multiple Tx buffers are configured with the same Message ID the Tx buffers are not transmitted in order of the Tx buffer number (lowest number first).                                                                                                                                                                                                                                         |
| Parameters affected    | NA NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Trigger condition(s)   | When multiple Tx buffers that are configured with the same Message ID have pending Tx requests.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Scope of impact        | In the case described it may happen, that Tx buffers configured with the same Message ID and pending Tx request are not transmitted with lowest Tx buffer number first (message order inversion).                                                                                                                                                                                                                                                                                                                  |
| Workaround             | Any of the following:  1) First write the group of Tx message with the same Message ID to the Message RAM and then afterwards request transmission of all these messages concurrently by a single write access to CANFDx_CHy_TXBAR. Before requesting a group of Tx messages with this Message ID ensure that no message with this Message ID has a pending Tx request.  2) Use the Tx FIFO instead of dedicated Tx buffers for the transmission of several messages with the same Message ID in a specific order. |
|                        | Applications not able to use workaround #1 or #2 can implement a counter within the data section of their messages sent with same ID in order to allow the recipients to determine the correct sending sequence.                                                                                                                                                                                                                                                                                                   |
| Fix status             | No silicon fix planned. Use workaround.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# 8. CAN FD incomplete description of dedicated Tx buffers and Tx queue related to transmission from multiple buffers configured

| Problem definition   | The following are the updated description in Sections "Dedicated Tx Buffers" and "Tx Queue" of the Architecture TRM related to the transmission from multiple buffers configured with the same Message ID.  Dedicated Tx buffers - TRM Statement: If multiple Tx buffers are configured with the same Message ID, the Tx buffer with the lowest buffer number is transmitted first.                                                                                                                         |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | - Enhancement: These Tx buffers shall be requested in ascending order with lowest buffer number first. Alternatively all Tx buffers configured with the same Message ID can be requested simultaneously by a single write access to CANFDx_CHy_TXBAR.                                                                                                                                                                                                                                                       |
|                      | Tx Queue - TRM Statement: If multiple queue buffers are configured with the same Message ID, the queue buffer with the lowest buffer number is transmitted first Replacement: In case that multiple Tx Queue buffers are configured with the same Message ID, the transmission order depends on numbers of the buffers where the messages were stored for transmission. As these buffer numbers depend on the then current states of the PUT Index, a prediction of the transmission order is not possible. |
|                      | - TRM Statement: An Add Request cyclically increments the Put Index to the next free Tx buffer Replacement: The PUT Index always points to the free buffer of the Tx Queue with the lowest number.                                                                                                                                                                                                                                                                                                          |
| Parameters affected  | NA NA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Trigger condition(s) | Using multiple dedicated Tx buffers or Tx Queue buffers configured with the same Message ID.                                                                                                                                                                                                                                                                                                                                                                                                                |

# Based on Arm® Cortex®-M4F-single



Errata

| Scope of impact | In the case the dedicated Tx buffers with the same Message ID are not requested in ascending order or at the same time or in case of multiple Tx Queue buffers with the same Message ID, it cannot be guaranteed, that these messages are transmitted in ascending order with lowest buffer number first.                                                                                                            |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Workaround      | In case a defined order of transmission is required the Tx FIFO shall be used for transmission of messages with the same Message ID. Alternatively dedicated Tx buffers with the same Message ID shall be requested in ascending order with lowest buffer number first or by a single write access to CANFDx_CHy_TXBAR. Alternatively a single Tx buffer can be used to transmit those messages one after the other. |
| Fix status      | No silicon fix planned. Use workaround. TRM was updated.                                                                                                                                                                                                                                                                                                                                                             |

| 9. Misleading status is returned for Flash and eFuse system calls, if there are pending NC ECC faults in SRAM controller #0 |                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Problem definition                                                                                                          | Flash and eFuse system calls will return misleading status of 0xF0000005 ("Page is write protected") even for non-protected row, or 0xF0000002 ("Invalid eFuse address") for valid eFuse address in case of pending NC ECC faults in SRAM controller #0. |  |  |  |  |  |
| Parameters affected                                                                                                         | Return status of Flash and eFuse system calls.                                                                                                                                                                                                           |  |  |  |  |  |
| Trigger condition(s)                                                                                                        | NC ECC fault(s) pending in SRAM controller #0 and SWPUs are populated in the design.                                                                                                                                                                     |  |  |  |  |  |
| Scope of impact                                                                                                             | Flash and eFuse system calls will not work until the NC ECC fault(s) pending in SRAM controller #0 is/are properly handled.                                                                                                                              |  |  |  |  |  |
| Workaround                                                                                                                  | If the NC ECC fault(s) are not due to HW malfunction (i.e. if the faults are due to usage of non-initialized SRAM or improper SRAM initialization), then clearing of these pending faults will resolve the issue.                                        |  |  |  |  |  |
| Fix status                                                                                                                  | No silicon fix planned. TRM was updated.                                                                                                                                                                                                                 |  |  |  |  |  |

| 10.WDT reset causes loss of SRAM retention |                                                                                                                                                                                                                                             |  |  |  |  |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Problem Definition                         | Architecture TRM table on "Reset Cause Distribution" shows that the WDT reset can retain SRAM if there is an orderly shutdown of the SRAM only during a warning interrupt. However, this is wrong. WDT reset causes loss of SRAM retention. |  |  |  |  |
| Parameters Affected                        | NA NA                                                                                                                                                                                                                                       |  |  |  |  |
| Trigger Condition(s)                       | WDT reset                                                                                                                                                                                                                                   |  |  |  |  |
| Scope of Impact                            | WDT reset causes loss of SRAM retention.                                                                                                                                                                                                    |  |  |  |  |
| Workaround                                 | None                                                                                                                                                                                                                                        |  |  |  |  |
| Fix Status                                 | No silicon fix planned. TRM was updated.                                                                                                                                                                                                    |  |  |  |  |

| 11.Crypto ECC errors may be set after boot with application authentication |                                                                                                                                                     |  |  |  |  |  |  |
|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Problem Definition                                                         | <b>Definition</b> Due to the improper initialization of the Crypto memory buffer, Crypto ECC errors may be set aft with application authentication. |  |  |  |  |  |  |
| Parameters Affected                                                        | N/A                                                                                                                                                 |  |  |  |  |  |  |
| Trigger Condition(s)                                                       | Boot device with application authentication.                                                                                                        |  |  |  |  |  |  |
| Scope of Impact                                                            | Crypto ECC errors may be set after boot with application authentication.                                                                            |  |  |  |  |  |  |
| Workaround                                                                 | Clear or ignore Crypto ECC errors which generated during boot with application authentication.                                                      |  |  |  |  |  |  |
| Fix Status                                                                 | No silicon fix planned. TRM was updated.                                                                                                            |  |  |  |  |  |  |





| 12.Incomplete erase of Code Flash cells could happen Erase Suspend / Erase Resume is used along with Erase Sector operation in Non-Blocking mode |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Problem Definition                                                                                                                               | Code Flash memory can be erased in "Non-Blocking" mode; a Non-Blocking mode supported option allows users to suspend an ongoing erase sector operation. When an ongoing erase operation is interrupted using "Erase Suspend" and "Erase Resume", Flash cells may not have been erased completely, even after the erase operation complete is indicated by FLASHC_STATUS register. Only Code Flash is impacted by this issue, Work Flash and Supervisory Flash (SFlash) are not impacted. |  |  |  |  |
| Parameters Affected                                                                                                                              | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Trigger Condition(s)                                                                                                                             | Using EraseSector System Call in Non-Blocking mode for CM0+ to erase Code Flash and the ongoing erase operation is interrupted using EraseSuspend and EraseResume System calls.                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Scope of Impact                                                                                                                                  | When Code Flash sectors are erased in Non-Blocking mode and the ongoing erase operation is interrupted by Erase Suspend / Erase Resume, it cannot be guaranteed that the Code Flash cells are fully erased. Any read on the Code Flash area after the erase is complete or read on the programmed data after ProgramRow is complete can trigger ECC errors.                                                                                                                              |  |  |  |  |
| Workaround                                                                                                                                       | Use any of the following: 1) User can use Non-Blocking mode for EraseSector, but must not interrupt the erase operation using Erase Suspend / Erase Resume. 2) If a Code Flash sector erase operation is interrupted using Erase Suspend / Erase Resume, then erase the same sector again without Erase Suspend / Erase Resume before reading the sector or programming the sector.                                                                                                      |  |  |  |  |
| Fix Status                                                                                                                                       | Fixed to update the Flash settings from date code 304xxxxx.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

| 13.Limitation for keeping the port state from peripheral IP after wakeup from DeepSleep |                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Problem Definition                                                                      | The port state is not retained when the port selects peripheral IP (except LIN or CAN FD) and MCU wakes up from DeepSleep.                                                                                                                                                                                                                                        |  |  |  |
| Parameters Affected                                                                     | N/A                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Trigger Condition(s)                                                                    | The port selects peripherals (except LIN or CAN FD) and MCU wakes up from DeepSleep.                                                                                                                                                                                                                                                                              |  |  |  |
| Scope of Impact                                                                         | Unexpected port output change might affect user system.                                                                                                                                                                                                                                                                                                           |  |  |  |
| Workaround                                                                              | If the port selects peripherals (except for LIN or CAN FD), and the port output value needs to be maintained after wakeup from DeepSleep, set HSIOM_PRTx_PORT_SEL.IOy_SEL = 0 (GPIO) before DeepSleep and set the required output value in GPIO configuration registers. After wakeup, change HSIOM_PRTxPORT_SEL.IOy_SEL back to the peripheral module as needed. |  |  |  |
| Fix Status                                                                              | No silicon fix planned. TRM was updated.                                                                                                                                                                                                                                                                                                                          |  |  |  |

| 14.A part of the PWR_CTL2.BGREF_LPMODE description is missing in the existing register TRM                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Problem Definition  The following is missing from the PWR_CTL2.BGREF_LPMODE description in the existing regist register will not set unless CLK_ILOO_CONFIG.ILOO_ENABLE = 1. When changing back to continue keep ILOO enabled for at least 5 ILOO cycles after clearing this bit to allow for internal synchroniza |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Parameters Affected                                                                                                                                                                                                                                                                                                | N/A                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Trigger Condition(s)                                                                                                                                                                                                                                                                                               | Using the PWR_CTL2.BGREF_LPMODE                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Scope of Impact                                                                                                                                                                                                                                                                                                    | PWR_CTL2.BGREF_LPMODE may not be set or cleared.                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Workaround                                                                                                                                                                                                                                                                                                         | Use the PWR_CTL2.BGREF_LPMODE according to the following description. "This register will not set unless CLK_ILO0_CONFIG.ILO0_ENABLE = 1. When changing back to continuous operation, keep ILO0 enabled for at least 5 ILO0 cycles after clearing this bit to allow for internal synchronization." |  |  |  |  |  |
| Fix Status                                                                                                                                                                                                                                                                                                         | No silicon fix planned. Register TRM was updated.                                                                                                                                                                                                                                                  |  |  |  |  |  |





| 15.Limitation of clock configuration before entering DeepSleep mode.                                                                                                                                                                              |                                                                                                                                                                 |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Problem Definition  DeepSleep should not be entered while any FLL/PLL is enabled and uses ECO as its reference of the unstable ECO clock after wakeup is outside the allowed reference clock limits for FLL/PLL, if for DeepSleep wakeup to fail. |                                                                                                                                                                 |  |  |  |  |  |  |
| Parameters Affected                                                                                                                                                                                                                               | N/A                                                                                                                                                             |  |  |  |  |  |  |
| Trigger Condition(s)                                                                                                                                                                                                                              | DeepSleep transition while any FLL/PLL is enabled and uses ECO as its reference clock.                                                                          |  |  |  |  |  |  |
| Scope of Impact                                                                                                                                                                                                                                   | Possibility of DeepSleep wakeup failure.                                                                                                                        |  |  |  |  |  |  |
| Workaround                                                                                                                                                                                                                                        | If any FLL/PLL operates with the ECO as its reference clock, change the clock to either ECO direct or IMO direct or IMO with FLL/PLL before entering DeepSleep. |  |  |  |  |  |  |
| Fix Status                                                                                                                                                                                                                                        | No silicon fix planned. TRM was updated.                                                                                                                        |  |  |  |  |  |  |

| 16.Several data retenti | 16. Several data retention information in the Register TRM are incorrect.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Problem Definition      | The following registers are described as 'Retained' in the Register TRM while it is not guaranteed that the value before entering DeepSleep mode is still readable from the register SARADC: PASSx_SARy_CHz_RESULT - SRSS: PWR_LVD_STATUS - SRSS: PWR_LVD_STATUS2 - SRSS: CLK_CAL_CNT1 - SRSS: CLK_CAL_CNT2 - SRSS: CLK_FLL_STATUS - SRSS: WDT_INTR - SRSS: WDT_INTR_MASKED - SRSS: CLK_PLL400Mx_STATUS |  |  |  |  |  |
| Parameters Affected     | N/A                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Trigger Condition(s)    | Use of the related function and wakeup from DeepSleep mode.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Scope of Impact         | The values before entering DeepSleep are not retained.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Workaround              | For PASSx_SARy_CHz_RESULT, do any of the following: 1) Store the conversion values at another memory location before entering DeepSleep mode 2) Restart the conversion after wakeup from DeepSleep mode For the other registers: Rewrite the register value or read the status flags again after wakeup.                                                                                                |  |  |  |  |  |
| Fix Status              |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |

| 17.SCBx_INTR_TX.UNDERFLOW bit may be set unintentionally. |                                                                                                                                                                  |  |  |  |  |  |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Problem Definition                                        | There is possibility of setting the SCBx_INTR_TX.UNDERFLOW bit even if the FIFO is not empty.                                                                    |  |  |  |  |  |
| Parameters Affected N/A                                   |                                                                                                                                                                  |  |  |  |  |  |
| Trigger Condition(s)                                      | Using the TX FIFO for SCB when the AHB-Lite interface clock (CLK_GR6) frequency of the AHB bus is greater than 3x the SCB functionality clock (PCLK_SCBx_CLOCK). |  |  |  |  |  |
| Scope of Impact                                           | SCBx_INTR_TX.UNDERFLOW bit may be set unintentionally.                                                                                                           |  |  |  |  |  |
| Workaround                                                | Ignore the SCBx_INTR_TX.UNDERFLOW bit if the FIFO is not empty.                                                                                                  |  |  |  |  |  |
| Fix Status                                                | No silicon fix planned. TRM was updated.                                                                                                                         |  |  |  |  |  |





| 18.Hardfault may occu<br>mode  | 18.Hardfault may occur when calling ReadSWPU or WriteSWPU while executing EraseSector or ProgramRow in non-blocking mode                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Problem Definition             | ReadSWPU or WriteSWPU read data from bank#0 (or bank#1 if dual bank mode with mapping B is used) in SFlash. While doing that, the check for active non-blocking erase or program of bank#0 (or bank#1 if dual bank mode with mapping B is used) is not performed. Therefore, reading bank#0 (or bank#1 if dual bank mode with mapping B is used) while there is an active erase/program operation will trigger a bus error, which can result in a hardfault occurrence based on FLASHC_FLASH_CTL register settings. |  |  |  |  |  |
| Parameters Affected            | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Trigger Condition(s)           | Calling ReadSWPU or WriteSWPU while executing EraseSector or ProgramRow in non-blocking mode on bank#0 (or bank#1 if dual bank mode with mapping B is used).                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Scope of Impact                | ReadSWPU or WriteSWPU can't be used while executing EraseSector or ProgramRow in non-blocking mode on bank#0 (or bank#1 if dual bank mode with mapping B is used).                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Workaround                     | Do not use ReadSWPU or WriteSWPU while executing EraseSector or ProgramRow in non-blocking mode on bank#0 (or bank#1 if dual bank mode with mapping B is used).                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Fix Status                     | No silicon fix planned. TRM was updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Impact on Infineon<br>Software | S-LLD, HSM-Perf-Lib: While executing EraseSector or ProgramRow in non-blocking mode on bank#0 (or bank#1 if dual bank mode with mapping B is used), users must not do any of following:  a) call CySldProt_GetSwpuFlashStructCfg b) call CySldProt_VerifySecureDomainFlashWriteProtection if CySldProt_SwpuFlashStructGroupConfigurations is non-empty                                                                                                                                                              |  |  |  |  |  |

#### Based on Arm® Cortex®-M4F-single

Table of contents



# 19.CAN FD sporadic data corruption (payload) in case acceptance filtering does not finish before reception of data R3 (DB7..DB4) is complete

#### **Problem Definition**

During frame reception the Rx Handler accesses the external Message RAM for acceptance filtering (read accesses) and for storing of the accepted messages (write accesses).

The time needed for acceptance filtering and for storing of a received message depends on

- · The Host clock frequency
- The worst-case latency of the read and write accesses to the external Message RAM
- The number of configured filter elements
- The workload of the transmit message (Tx) handler in parallel to the receive message (Rx) handler

Received data bytes (DB0..DBm) from the CAN Core are buffered in the cache of the Rx Handler before they are written to the Message RAM (in words of 4 byte). Data words inside the Message RAM are numbered from R2 to Rn ( $n \le 17$ ).



Figure 1 Rx Buffer and FIFO Element

Under the following conditions, a received message has corrupted data while the received message is signaled as valid to the host.

- 1) The data length code (DLC) of the received Message is greater than 4 (DLC > 4)
- 2) The storage of Ri of a received message into the Message RAM (after acceptance filtering is done) has not completed before R(i+1) is transferred from the CAN Core into the cache of the Rx Handler (where  $2 \le i \le 5$ ).
- 3) While condition 1) and 2) apply, a concurrent read of data word Ri from the cache and write of data word R(i+1) into the cache of the Rx handler happens.

The data will be corrupted in a way, that in the Message RAM R(i+1) has the same content as Ri.

Despite the corrupted data, the M\_TTCAN signals the storage of a valid frame in the Message RAM:

- Rx FIFO: FIFO put index RXFnS.FnPI is updated.
- Dedicated Rx Buffer: New Data flag NDATn.NDxx is set.
- Interrupt flag IR.MRAF is not set.

The issue may occur in the FD Frame Format as well as in the Classic Frame Format.

Figure 2 shows how the available time for acceptance filtering and storage is reduced.



Figure 2 CAN Frame with DLC>4

# Based on Arm® Cortex®-M4F-single





# 19.CAN FD sporadic data corruption (payload) in case acceptance filtering does not finish before reception of data R3 (DB7..DB4) is complete

|                  | E                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                      | 1                                    |                                                              |                                                                                                                                                                                                                                                                                      |                           | 1                            |                              | LC = 5                    |                           |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------|------------------------------|---------------------------|---------------------------|--|--|--|
|                  | Number of<br>configured                                                                                                                                                             | Number of<br>active CAN                                                                                                                                                                                                                                                                                                              |                                      | rbitration bit rate = 0.5 Mbps Arbitration bit rate = 1 Mbps |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           | L                         |  |  |  |
|                  | active filter<br>element<br>11-bit IDs /<br>29-bit IDs <sup>1,2</sup>                                                                                                               | channels in an instance                                                                                                                                                                                                                                                                                                              | Data bit<br>rate = 0.5<br>Mbps       | Data bit<br>rate = 1<br>Mbps                                 | Data bit rate<br>= 2 Mbps                                                                                                                                                                                                                                                            | Data bit rate<br>= 4 Mbps | Data bit<br>rate = 1<br>Mbps | Data bit rat<br>= 2 Mbps     | e Data bit rate<br>4 Mbps | = Data bit rate<br>5 Mbps |  |  |  |
|                  | 32 / 16                                                                                                                                                                             | 2                                                                                                                                                                                                                                                                                                                                    | 3.9 MHz                              | 7.1 MHz                                                      | 13.1 MHz                                                                                                                                                                                                                                                                             | 22.8 MHz                  | 7.7 MHz                      | 14.1 MHz                     | 26.1 MHz                  | 31.5 MHz                  |  |  |  |
|                  |                                                                                                                                                                                     | 3                                                                                                                                                                                                                                                                                                                                    | 5.4 MHz                              | 9.9 MHz                                                      | 18.3 MHz                                                                                                                                                                                                                                                                             | 31.8 MHz                  | 10.7 MHz                     | 19.7 MHz                     | 36.5 MHz                  | 44.0 MHz                  |  |  |  |
|                  |                                                                                                                                                                                     | 4                                                                                                                                                                                                                                                                                                                                    | 6.9 MHz                              | 12.7 MHz                                                     | 23.5 MHz                                                                                                                                                                                                                                                                             | 40.8 MHz                  | 13.8 MHz                     | 25.3 MHz                     | 46.9 MHz                  | 56.5 MHz                  |  |  |  |
|                  | 64 / 32                                                                                                                                                                             | 2                                                                                                                                                                                                                                                                                                                                    | 7.4 MHz                              | 13.5 MHz                                                     | 24.9 MHz                                                                                                                                                                                                                                                                             | 43.4 MHz                  | 14.7 MHz                     | 26.9 MHz                     | 49.8 MHz                  | 60.0 MHz                  |  |  |  |
|                  |                                                                                                                                                                                     | 3                                                                                                                                                                                                                                                                                                                                    | 10.3 MHz                             | 18.8 MHz                                                     | 34.9 MHz                                                                                                                                                                                                                                                                             | 60.7 MHz                  | 20.5 MHz                     | 37.6 MHz                     | 69.7 MHz                  | 84.0 MHz                  |  |  |  |
|                  |                                                                                                                                                                                     | 4                                                                                                                                                                                                                                                                                                                                    | 13.2 MHz                             | 24.2 MHz                                                     | 44.8 MHz                                                                                                                                                                                                                                                                             | 78.0 MHz                  | 26.3 MHz                     | 48.4 MHz                     | 89.5 MHz                  | 107.9 MHz <sup>3</sup>    |  |  |  |
|                  | 96 / 48                                                                                                                                                                             | 2                                                                                                                                                                                                                                                                                                                                    | 10. 8 MHz                            | 19.9 MHz                                                     | 36.8 MHz                                                                                                                                                                                                                                                                             | 64.0 MHz                  | 21.6 MHz                     | 39.7 MHz                     | 73.5 MHz                  | 88.6 MHz                  |  |  |  |
|                  |                                                                                                                                                                                     | 3                                                                                                                                                                                                                                                                                                                                    | 15.1 MHz                             | 27.8 MHz                                                     | 51.5 MHz                                                                                                                                                                                                                                                                             | 89.6 MHz                  | 30.2 MHz                     | 55.6 MHz                     | 102.9 MHz <sup>3</sup>    | 124.0 MHz <sup>3</sup>    |  |  |  |
|                  |                                                                                                                                                                                     | 4                                                                                                                                                                                                                                                                                                                                    | 19.4 MHz                             | 35.7 MHz                                                     | 66.1 MHz                                                                                                                                                                                                                                                                             | 115.1 MHz <sup>3</sup>    | 38.8 MHz                     | 71.4 MHz                     | 132.2 MHz <sup>3</sup>    | 159.3 MHz <sup>3</sup>    |  |  |  |
|                  | 128 / 64                                                                                                                                                                            | 2                                                                                                                                                                                                                                                                                                                                    | 14.3 MHz                             | 26.3 MHz                                                     | 48.6 MHz                                                                                                                                                                                                                                                                             | 84.7 MHz                  | 28.4 MHz                     | 52.5 MHz                     | 97.2 MHz                  | 117.2 MHz <sup>3</sup>    |  |  |  |
|                  |                                                                                                                                                                                     | 3                                                                                                                                                                                                                                                                                                                                    | 20.0 MHz                             | 36.8 MHz                                                     | 68.0 MHz                                                                                                                                                                                                                                                                             | 118.5 MHz <sup>3</sup>    | 40.0 MHz                     | 73.5 MHz                     | 136.0 MHz <sup>3</sup>    | 164.0 MHz <sup>3</sup>    |  |  |  |
|                  |                                                                                                                                                                                     | 4                                                                                                                                                                                                                                                                                                                                    | 25.7 MHz                             | 47.2 MHz                                                     | 87.5 MHz                                                                                                                                                                                                                                                                             | 152.3 MHz <sup>3</sup>    | 51.4 MHz                     | 94.4 MHz                     | 174.9 MHz <sup>3</sup>    | 210.8 MHz <sup>3</sup>    |  |  |  |
|                  | setting shou<br>11-bit filter e                                                                                                                                                     | e filtering sear<br>ld be conside                                                                                                                                                                                                                                                                                                    | red. Seard                           | ching for o                                                  | ne 29-bit fil                                                                                                                                                                                                                                                                        | ter element               | requires                     | approxima                    | itely double              | cycles for o              |  |  |  |
| ameters Affected | N/A                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                      |                                      |                                                              |                                                                                                                                                                                                                                                                                      | on nequent                | ,                            |                              |                           | 2002                      |  |  |  |
|                  | 2) The storag<br>before R(i+1)<br>3) While con                                                                                                                                      | ength code (D<br>ge of Ri of a reco<br>) is transferred<br>dition 1) and it<br>ne of the Rx ha                                                                                                                                                                                                                                       | eived mes<br>d from the<br>2) apply, | ssage into t<br>CAN Core<br>a concurre                       | the Message<br>into the ca                                                                                                                                                                                                                                                           | RAM (after a              | acceptano<br>x Handler       | ce filtering i<br>(where 2 ≤ | ≦ i ≤ 5).                 |                           |  |  |  |
| ppe of Impact    | The erratum in <b>Table 1</b> . Corrupted da                                                                                                                                        | into the cache of the Rx handler happens.  The erratum is limited to the case when the Host clock frequency used in the actual device is below the limit shown in <b>Table 1</b> .  Corrupted data is written to the Rx FIFO element from the respective dedicated Rx Buffer.  The received frame is nevertheless signaled as valid. |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
| Vorkaround       | actual device<br>If yes, there i<br>If no, use one                                                                                                                                  | is no problem<br>e of the follow                                                                                                                                                                                                                                                                                                     | with the s                           | selected co<br>vorkaroun                                     | onfiguration<br>ds.                                                                                                                                                                                                                                                                  | ı <b>.</b>                |                              |                              |                           |                           |  |  |  |
|                  | 1) Try a different configuration by changing the following parameters until the actual Host clock frequency (CLK_GR5) is above the minimum host frequency shown in <b>Table 1</b> : |                                                                                                                                                                                                                                                                                                                                      |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
|                  | <ul> <li>Increase the</li> </ul>                                                                                                                                                    | Increase the CLK_GR5 frequency in the actual device                                                                                                                                                                                                                                                                                  |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
|                  | Reduce the                                                                                                                                                                          | Reduce the CAN-FD data bit rate                                                                                                                                                                                                                                                                                                      |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
|                  |                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                      |                                      | l filtor alas                                                | nonts                                                                                                                                                                                                                                                                                |                           |                              |                              |                           |                           |  |  |  |
|                  |                                                                                                                                                                                     | <ul> <li>Reduce the number of configured filter elements</li> <li>Reduce the number of active CAN channels in an instance</li> </ul>                                                                                                                                                                                                 |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
|                  | Also, use DLO                                                                                                                                                                       | Also, use DLC ≥ 8 instead of DLCs 5, 6, and 7 in the CAN environment/system, as they place higher demands on the minimum Host clock frequency (the worst case is DLC = 5) or restrict your CAN environment/system to DLC 4.                                                                                                          |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
|                  | <b>Note:</b> While changing the actual host clock frequency, CLK_GR5 must always be equal to or higher than PCLK_CANFD[x]_CLOCK_CAN[y] for all configurations.                      |                                                                                                                                                                                                                                                                                                                                      |                                      |                                                              |                                                                                                                                                                                                                                                                                      |                           |                              |                              |                           |                           |  |  |  |
|                  | CANAL DEVITOR                                                                                                                                                                       | 2001(_0/111[y]                                                                                                                                                                                                                                                                                                                       |                                      | U                                                            | 2) Due to condition 3) listed in "Trigger Conditions", the issue occurs only sporadically. Use an end-to-end (E2E) protection (for example, checksum or CRC covering the data field) and add it to all messages in the CAN system, to detect data corruption in the received frames. |                           |                              |                              |                           |                           |  |  |  |





| 19.CAN FD sporadic de complete | 19.CAN FD sporadic data corruption (payload) in case acceptance filtering does not finish before reception of data R3 (DB7DB4) is complete                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Fix Status                     | No silicon fix planned. Use workaround.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Impact on Infineon<br>software | Impact: Limitation Related modules: CAN, MCU Comment: The user must evaluate the impact of the erratum for each CAN instance separately. A CAN instance is the entirety of CanControllers with the same CanControllerInstance value.  1) For the number of active CAN nodes: Use the maximum number of CanController configurations of a CAN instance that can be active (Autosar controller state STARTED or SLEEP) at a time.  2) For the host clock frequency: In McuPeriGroupSettings, locate the setting with McuPeriGroup = MCU_PERI_GROUP5_MMIO5 and take the value from McuPeriGroupClockFrequency.  4) For the number of configured active filter element 11-bit IDs / 29-bit IDs: Use the corresponding values from the "Message RAM () linking table" in the generated Can_PBcfg.h file. Note that each CanController has its separate table. Take the maximum values.  5) For the arbitration bit rate: Use the maximum CanControllerBaudRate value of all the CanControllers.  6) For the data bit rate: Use the maximum CanControllerFdBaudRate value of all the CanControllers if configured. Otherwise use CanControllerBaudRate. |  |  |  |  |

# Based on Arm® Cortex®-M4F-single

Revision history



# **Revision history**

| Document version | Date of release | Description of changes                                                                                                                                                                                                                                                                                                    |  |  |  |
|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| **               | 2019-11-26      | New datasheet for new device family.                                                                                                                                                                                                                                                                                      |  |  |  |
| *A               | 2019-12-12      | Updated Electrical specifications.                                                                                                                                                                                                                                                                                        |  |  |  |
| *B               | 2020-04-01      | Changed datasheet status to Preliminary. Updated Electrical specifications. Updated Ordering information and Packaging.                                                                                                                                                                                                   |  |  |  |
| *C               | 2021-07-08      | Updated Features list. Updated Clock system. Updated Power modes. Updated I/Os. Updated High-speed I/O matrix (HSIOM) connections and Alternate function pin assignments. Updated Triggers group inputs. Updated Faults. Updated Electrical specifications. Updated Ordering information and Packaging. Updated Appendix. |  |  |  |
| *D               | 2021-10-13      | Updated Clock system Updated Pin assignment Updated Package pin list and alternate functions Updated Alternate function pin assignments Updated Electrical specifications Updated Errata                                                                                                                                  |  |  |  |
| *E               | 2022-02-16      | Updated Features. Updated System resources. Updated Ordering information. Updated Errata.                                                                                                                                                                                                                                 |  |  |  |
| *F               | 2022-10-07      | Updated Electrical specifications. Added note in Packaging. Updated Errata.                                                                                                                                                                                                                                               |  |  |  |
| *G               | 2023-07-12      | Updated General description. Updated Features list. Updated Blocks and functionality. Updated Peripheral I/O map. Updated Package pin list and alternate functions. Updated Power pin assignments. Updated Pin mux descriptions. Updated Ordering information. Updated Packaging Updated Errata.                          |  |  |  |

# Based on Arm® Cortex®-M4F-single

**Revision history** 



# 33.1 Revision history change log

### **Rev. \*G Section updates**

| Section                                                                    | Change Description                                  | Current Spec (Rev. *F)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | New Spec (Rev. *G)                                                                                                                                                                                                                                                                                                                                                                    | Reason for change   |
|----------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| General description                                                        | Arm® Cortex®-M4F                                    | Arm® Cortex®-M4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Arm® Cortex®-M4F                                                                                                                                                                                                                                                                                                                                                                      | Correction          |
| Features                                                                   | Certification                                       | (none)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Certification - Qualified for automotive application according to AEC-Q100                                                                                                                                                                                                                                                                                                            | Added               |
| I. Features list Table 1-1 Watchdog timer and multi-counter watchdog timer |                                                     | Packages: Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Packages: Supported (WDT + 2×<br>MCWDT)<br>MCWDT#0 tied to CM0+, MCWDT#1 to<br>CM4                                                                                                                                                                                                                                                                                                    | Improvement         |
| 2. Blocks and functionality                                                | Block diagram<br>Clock                              | (none)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2x MCWDT                                                                                                                                                                                                                                                                                                                                                                              | Improvement         |
| 6 Peripheral I/O<br>map                                                    | Table 6-1<br>TTCANFD                                | Message RAM CAN0: Instance Size:<br>0x7FFF,<br>Message RAM CAN1: Instance Size:<br>0x7FFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Message RAM CAN0: Instance Size: 0x8000,<br>Message RAM CAN1: Instance Size: 0x8000                                                                                                                                                                                                                                                                                                   | Correction          |
| 11. Package pin list<br>and alternate<br>unctions                          |                                                     | (none)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | XRES_L: 152: 123: 85: 68: 54                                                                                                                                                                                                                                                                                                                                                          | Improvement         |
| 12 Power pin assignments                                                   | Table 12-1                                          | XRES_L: 54: 68: 85: 123: 152: Active LOW external reset input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (none)                                                                                                                                                                                                                                                                                                                                                                                | Improvement         |
| 14 Pin mux descriptions                                                    | Table 14-1<br>Sl. No.43 to 49                       | (none)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 43 EXT_CLK SRSS External clock input or output 44 TRIG_IN[x] HSIOM HSIOMIO_INPUT[x] of trigger inputs, x-0 to 47 45 TRIG_DBG[x] HSIOM HSIOMIO_OUTPUT[x] of trigger outputs, x-0 to 1 46 WCO_IN SRSS Watch crystal oscillator input 47 WCO_OUT SRSS Watch crystal oscillator output 48 ECO_IN SRSS External crystal oscillator input 49 ECO_OUT SRSS External crystal oscillator input | Improvement         |
| 25 Miscellaneous configuration                                             | Table 25-1                                          | SCB0_EZ_DATA_NR<br>Note: Only SCB0 supports EZ mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SCBx_EZ_DATA_NR<br>Note: Only SCB0 supports CMD_RESP<br>mode                                                                                                                                                                                                                                                                                                                          | Correction          |
| 29 Ordering infor-<br>mation                                               | Table 29-1                                          | SCB<br>5<br>5<br>5<br>6<br>6<br>6<br>6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SCB<br>7<br>7<br>7<br>7<br>8<br>8<br>8<br>8                                                                                                                                                                                                                                                                                                                                           | Correction          |
| 30 Packaging                                                               | Table 29-2                                          | RθJB: Package θJB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RθJB: Package thermal resistance,<br>junction to board θJB                                                                                                                                                                                                                                                                                                                            | Improvement         |
| 31. Errata                                                                 | Errata [9], [10], [11], [12],<br>[13]<br>Fix status | [9]: No silicon fix planned. TRM will be updated. [10]: No silicon fix planned. TRM will be updated. [11]: No silicon fix planned. TRM will be updated. [11]: No silicon fix planned. TRM will be updated. [12]: Will be fixed to update the Flash settings, via Manufacturing Test Program Update for Code Flash setting; this fix is transferred to TRAVEO™ T2G devices during Infineon Factory Test Flow. Fixed devices will be identified by Device Date Code, which is marked on every TRAVEO™ T2G device. [13]: No silicon fix planned. TRM will be updated. | [9]: No silicon fix planned. TRM was updated. [10]: No silicon fix planned. TRM was updated. [11]: No silicon fix planned. TRM was updated. [12]: Fixed to update the Flash settings from date code 304xxxxx. [13]: No silicon fix planned. TRM was updated.                                                                                                                          | Updated description |
| 31. Errata                                                                 | Errata [14] to [19]                                 | Errata [14] to [19]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Added errata [14] to [19]                                                                                                                                                                                                                                                                                                                                                             | Added errata        |

# Based on Arm® Cortex®-M4F-single





### **Rev \*G Electrical Specification Updates**

| Spec ID | Description                                                                                            | Changed Item | Current Spec (Rev. *F)                          | New Spec (Rev. *G)                                                                                                                                                                                                                                                  | Reason for Change      |
|---------|--------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| SID17A  | Output voltage                                                                                         | Units        | (none)                                          | V                                                                                                                                                                                                                                                                   | Correction             |
| SID113  | Analog input sample<br>time for channels of own<br>SARMUX                                              | Description  | Description: Analog input sample time           | Description: Analog input sample time for channels of own SARMUX                                                                                                                                                                                                    | Updated<br>description |
| SID113A | Analog input sample time for channels of own SARMUX                                                    | Description  | Description: Analog input sample time           | Description: Analog input sample time for channels of own SARMUX                                                                                                                                                                                                    | Updated<br>description |
| SID113E | Analog input sample<br>time for channels of<br>another SARMUXn<br>(n=1,2)                              | All          | (none)                                          | Parameter: tS_4P5_A Description: Analog input sample time for channels of another SARMUXn (n=1,2) Min: 824 ns Typ: - Max: - Details/Conditions: 4.5 V <= VDDA <= 5.5 V When ADC0 borrows the SARMUX of another ADC, guaranteed by design                            | Added spec             |
| SID113F | Analog input sample<br>time for channels of<br>another SARMUXn<br>(n=1,2)                              | All          | (none)                                          | Parameter: tS_2P7_A Description: Analog input sample time for channels of another SARMUXn (n=1,2) Min: 1648 ns Typ: - Max: - Details/Conditions: 2.7V ≤ VDDA < 4.5 V When ADC0 borrows the SARMUX of another ADC, guaranteed by design                              | Added spec             |
| SID106  | ADC max throughput<br>(samples per second)<br>when using the SARMUX<br>of own ADC                      | Description  | Description: Max throughput (Sample per second) | Description: ADC max throughput<br>(samples per second) when using<br>the SARMUX of own ADC                                                                                                                                                                         | Updated<br>description |
| SID106A | ADC max throughput<br>(samples per second)<br>when using the SARMUX<br>of own ADC                      | Description  | Description: Max throughput (Sample per second) | Description: ADC max throughput<br>(samples per second) when using<br>the SARMUX of own ADC                                                                                                                                                                         | Updated<br>description |
| SID106B | ADC0 max throughput<br>(samples per second)<br>when borrowing the<br>SARMUXn of another<br>ADC (n=1,2) | All          | (none)                                          | Parameter: tST_4P5_A Description: ADC0 max throughput (samples per second) when borrowing the SARMUXn of another ADC (n=1,2) Min: - Typ: - Max: 0.5 Msps Details/Conditions: 4.5 V ≤ VDDA ≤ 5.5 V, 80 MHz/6 = 13.3 MHz, 11 sampling cycles, 15 conversion cycles    | Added spec             |
| SID106C | ADC0 max throughput<br>(samples per second)<br>when borrowing the<br>SARMUXn of another<br>ADC (n=1,2) | All          | (none)                                          | Parameter: tST_2P7_A Description: ADC0 max throughput (samples per second) when borrowing the SARMUXn of another ADC (n=1,2) Min: - Typ: - Max: 0.25 Msps Details/Conditions: 2.7V ≤ VDDA < 4.5 V, 80 MHz / 12 = 6.67 MHz, 11 sampling cycles, 15 conversion cycles | Added spec             |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-07-12 Published by Infineon Technologies AG 81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

Document reference 002-28876 Rev. \*G

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.