# 1. Description

## 1.1. Project

| Project Name    | stmD3             |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 5.2.0 |
| Date            | 12/17/2019        |

## 1.2. MCU

| MCU Series     | STM32F1       |
|----------------|---------------|
| MCU Line       | STM32F103     |
| MCU name       | STM32F103C8Tx |
| MCU Package    | LQFP48        |
| MCU Pin number | 48            |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate             | Label   |
|------------|-----------------|----------|-----------------------|---------|
| LQFP48     | (function after |          | Function(s)           |         |
|            | reset)          |          |                       |         |
| 1          | VBAT            | Power    |                       |         |
| 5          | PD0-OSC_IN      | I/O      | RCC_OSC_IN            |         |
| 6          | PD1-OSC_OUT     | I/O      | RCC_OSC_OUT           |         |
| 7          | NRST            | Reset    |                       |         |
| 8          | VSSA            | Power    |                       |         |
| 9          | VDDA            | Power    |                       |         |
| 10         | PA0-WKUP        | I/O      | GPIO_Analog, ADC1_IN0 | WAVE1   |
| 12         | PA2             | I/O      | ADC2_IN2              | WAVE2   |
| 13         | PA3 *           | I/O      | GPIO_Output           | LED     |
| 14         | PA4 *           | I/O      | GPIO_Output           | FSYNC   |
| 15         | PA5             | I/O      | SPI1_SCK              |         |
| 16         | PA6             | I/O      | TIM3_CH1              |         |
| 17         | PA7             | I/O      | SPI1_MOSI             |         |
| 18         | PB0 *           | I/O      | GPIO_Output           | GT_NOTA |
| 19         | PB1             | I/O      | GPIO_Analog, ADC1_IN9 | LFO     |
| 23         | VSS             | Power    |                       |         |
| 24         | VDD             | Power    |                       |         |
| 25         | PB12 *          | I/O      | GPIO_Output           | FSYNC2  |
| 26         | PB13            | I/O      | SPI2_SCK              |         |
| 28         | PB15            | I/O      | SPI2_MOSI             |         |
| 29         | PA8 **          | I/O      | TIM1_CH1              |         |
| 30         | PA9             | I/O      | USART1_TX             |         |
| 31         | PA10            | I/O      | USART1_RX             |         |
| 33         | PA12 *          | I/O      | GPIO_Output           |         |
| 34         | PA13            | I/O      | SYS_JTMS-SWDIO        |         |
| 35         | VSS             | Power    |                       |         |
| 36         | VDD             | Power    |                       |         |
| 37         | PA14            | I/O      | SYS_JTCK-SWCLK        |         |
| 42         | PB6             | I/O      | TIM4_CH1              |         |
| 44         | BOOT0           | Boot     |                       |         |
| 47         | VSS             | Power    |                       |         |
| 48         | VDD             | Power    |                       |         |

<sup>\*</sup> The pin is affected with an I/O function



# 4. Clock Tree Configuration



# 5. Software Project

## 5.1. Project Settings

| Name                                                     | Value                                                      |  |
|----------------------------------------------------------|------------------------------------------------------------|--|
| Project Name                                             | stmD3                                                      |  |
| Project Folder                                           | C:\Users\nicolau2010\Documents\engenharia 2019-2\pi3\stmD3 |  |
| Toolchain / IDE                                          | STM32CubeIDE                                               |  |
| Firmware Package Name and Version STM32Cube FW_F1 V1.7.0 |                                                            |  |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F1       |
|-----------|---------------|
| Line      | STM32F103     |
| мси       | STM32F103C8Tx |
| Datasheet | 13587 Rev17   |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| 11/700      | 3.3 |

# 7. IPs and Middleware Configuration 7.1. ADC1

mode: IN0 mode: IN9

7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Data Alignment Right alignment
Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Enable
Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

Rank 1

Channel Channel 0
Sampling Time 1.5 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.2. ADC2

mode: IN2

7.2.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Data Alignment

Scan Conversion Mode

Continuous Conversion Mode

Disabled

Discontinuous Conversion Mode

Disabled

Disabled

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Enable
Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

Rank 1

Channel Channel 2
Sampling Time 1.5 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

#### 7.3. RCC

### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 7.3.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Prefetch Buffer Enabled

Flash Latency(WS) 0 WS (1 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

#### 7.4. SPI1

#### **Mode: Transmit Only Master**

#### 7.4.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 32 \*

Baud Rate 500.0 KBits/s \*

Clock Polarity (CPOL) High \*

Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled
NSS Signal Type Software

#### 7.5. SPI2

Mode: Transmit Only Master 7.5.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 32 \*

Baud Rate 250.0 KBits/s \*

Clock Polarity (CPOL)

Clock Phase (CPHA)

1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled
NSS Signal Type Software

#### 7.6. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

#### 7.7. TIM3

**Channel1: Output Compare CH1** 

#### 7.7.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 1 \*
Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD) No Division

auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**Output Compare Channel 1:** 

Mode Frozen (used for Timing base)

Pulse (16 bits value) 0
CH Polarity High

#### 7.8. TIM4

#### **Channel1: PWM Generation CH1**

#### 7.8.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

auto-reload preload

Disable

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection

Reset (UG bit from TIMx\_EGR)

#### **PWM Generation Channel 1:**

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

#### 7.9. USART1

#### **Mode: Asynchronous**

#### 7.9.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

| Δ | dva | nced | 1 P | ara  | m | ΔtΔ | re.  |
|---|-----|------|-----|------|---|-----|------|
| м | uva | HCEL |     | aı a |   | CLC | ı ə. |

Data Direction Receive and Transmit

Over Sampling 16 Samples

\* User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP                          | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|-----------------------------|-----------------|--------------------|------------------------------|-----------------------------|--------------|------------|
| ADC1                        | PA0-WKUP        | ADC1_IN0           | Analog mode                  | n/a                         | n/a          | WAVE1      |
|                             | PB1             | ADC1_IN9           | Analog mode                  | n/a                         | n/a          | LFO        |
| ADC2                        | PA2             | ADC2_IN2           | Analog mode                  | n/a                         | n/a          | WAVE2      |
| RCC                         | PD0-<br>OSC_IN  | RCC_OSC_IN         | n/a                          | n/a                         | n/a          |            |
|                             | PD1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                          | n/a                         | n/a          |            |
| SPI1                        | PA5             | SPI1_SCK           | Alternate Function Push Pull | n/a                         | High *       |            |
|                             | PA7             | SPI1_MOSI          | Alternate Function Push Pull | n/a                         | High *       |            |
| SPI2                        | PB13            | SPI2_SCK           | Alternate Function Push Pull | n/a                         | High *       |            |
|                             | PB15            | SPI2_MOSI          | Alternate Function Push Pull | n/a                         | High *       |            |
| SYS                         | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a          |            |
|                             | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a          |            |
| TIM3                        | PA6             | TIM3_CH1           | Alternate Function Push Pull | n/a                         | Low          |            |
| TIM4                        | PB6             | TIM4_CH1           | Alternate Function Push Pull | n/a                         | Low          |            |
| USART1                      | PA9             | USART1_TX          | Alternate Function Push Pull | n/a                         | High *       |            |
|                             | PA10            | USART1_RX          | Input mode                   | No pull-up and no pull-down | n/a          |            |
| Single<br>Mapped<br>Signals | PA8             | TIM1_CH1           | Alternate Function Push Pull | n/a                         | Low          |            |
| GPIO                        | PA0-WKUP        | GPIO_Analog        | Analog mode                  | n/a                         | n/a          | WAVE1      |
|                             | PA3             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | LED        |
|                             | PA4             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | FSYNC      |
|                             | PB0             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | GT_NOTA    |
|                             | PB1             | GPIO_Analog        | Analog mode                  | n/a                         | n/a          | LFO        |
|                             | PB12            | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | FSYNC2     |
|                             | PA12            | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          |            |

## 8.2. DMA configuration

| DMA request | Stream        | Direction            | Priority |
|-------------|---------------|----------------------|----------|
| USART1_RX   | DMA1_Channel5 | Peripheral To Memory | Low      |
| USART1_TX   | DMA1_Channel4 | Memory To Peripheral | Low      |

#### USART1\_RX: DMA1\_Channel5 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART1\_TX: DMA1\_Channel4 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

## 8.3. NVIC configuration

| Interrupt Table                         | Enable | Preenmption Priority | SubPriority |  |  |
|-----------------------------------------|--------|----------------------|-------------|--|--|
| Non maskable interrupt                  | true   | 0                    | 0           |  |  |
| Hard fault interrupt                    | true   | 0                    | 0           |  |  |
| Memory management fault                 | true   | 0                    | 0           |  |  |
| Prefetch fault, memory access fault     | true   | 0                    | 0           |  |  |
| Undefined instruction or illegal state  | true   | 0                    | 0           |  |  |
| System service call via SWI instruction | true   | 0                    | 0           |  |  |
| Debug monitor                           | true   | 0                    | 0           |  |  |
| Pendable request for system service     | true   | 0                    | 0           |  |  |
| System tick timer                       | true   | 0                    | 0           |  |  |
| DMA1 channel4 global interrupt          | true   | 0                    | 0           |  |  |
| DMA1 channel5 global interrupt          | true   | 0                    | 0           |  |  |
| PVD interrupt through EXTI line 16      |        | unused               |             |  |  |
| Flash global interrupt                  |        | unused               |             |  |  |
| RCC global interrupt                    |        | unused               |             |  |  |
| ADC1 and ADC2 global interrupts         |        | unused               |             |  |  |
| TIM3 global interrupt                   | unused |                      |             |  |  |
| TIM4 global interrupt                   | unused |                      |             |  |  |
| SPI1 global interrupt                   | unused |                      |             |  |  |
| SPI2 global interrupt                   | unused |                      |             |  |  |
| USART1 global interrupt                 | unused |                      |             |  |  |

<sup>\*</sup> User modified value

