**Experiment 1:** Write VHDL code for realize all logic gates.

a) AND Gate: A Logic circuit whose output is logic '1' if and only if all of its inputs are logic '1'.

#### Truth table

| Inputs |   | Output |  |
|--------|---|--------|--|
| A      | В | Y      |  |
| 0      | 0 | 0      |  |
| 0      | 1 | 0      |  |
| 1      | 0 | 0      |  |
| 1      | 1 | 1      |  |

$$Y = A AND B$$
$$= A.B$$

#### Logic diagram



#### VHDL Code for AND Gate:

andgate.vhd -- Entity : andgate

\_\_\_\_\_

Vishweswaraia Technological University -- University :

Belgaum, Karnataka

Mentor Graphics Modelsim OR Active HDL

-- Simulators : Mentor Gra
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Se XC4000 Series

-----

-- Description : VHDL code to realize AND gate functionality

-- The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations

entity andgate is

Port( A:in std\_logic; B: in std\_logic; Y: out std logic );

end andgate;

architecture Behavioral of andgate is

begin

 $Y \le A$  and B;

end Behavioral;



**b)OR Gate:** A logic gate whose output is logic '0' if and only if all of its inputs are logic '0'.

#### Truth table





$$Y = A OR B$$
  
=  $A + B$ 

#### VHDL Code for OR Gate:

-----

-- File : orgate.vhd -- Entity : orgate

-- University : Vishweswaraia Technological University

Belgaum,Karnataka

-- Simulators : Mentor Graphics Modelsim OR Active HDL

-- Synthesizers : Xilinx ISE -- Target Device : XC4000 Series

-----

-- Description : VHDL code to realize OR gate functionality

-----

--The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations -----

entity orgate is

Port( A: in std\_logic; B: in std\_logic; Y: out std\_logic );

end orgate;

architecture Behavioral of orgate is

begin



#### c) NOT Gate: A logic gate whose input is complement of its input.

#### Truth table

#### Logic diagram

| Input | Output |
|-------|--------|
| A     | Y      |
| 0     | 1      |
| 1     | 0      |



Y = NOT A

#### VHDL Code for NOT Gate:

\_\_\_\_\_

-- File : notgate.vhd -- Entity : notgate

-- University : Vishweswaraia Technological University

Vishweswarara Technological Univer

Belgaum, Karnataka

-- Simulators : Mentor Graphics Modelsim OR Active HDL

-- Synthesizers : Xilinx ISE -- Target Device : XC4000 Series

-----

-- Description : VHDL code to realize NOT gate functionality

--The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations -----

entity notgate is

Port( A:in std\_logic;

Y : out std\_logic

);

end notgate;

architecture Behavioral of notgate is

begin

 $Y \le not A$ ;

end Behavioral;



**<u>d</u>**) **NAND Gate:** A logic gate which gives logic '0' output if and only if all of its inputs are logic '1'

#### Truth table

#### Logic diagram

| Inputs |   | Output |
|--------|---|--------|
| A      | В | Y      |
| 0      | 0 | 0      |
| 0      | 1 | 1      |
| 1      | 0 | 1      |
| 1      | 1 | 1      |



$$Y = A NAND B$$
  
=(A. B)\

#### VHDL Code for NAND Gate:

-- File nandgate.vhd -- Entity : nandgate

Vishweswaraia Technological University -- University :

Belgaum, Karnataka

-- Simulators Mentor Graphics Modelsim OR Active HDL

-- Simulators : -- Synthesizers : -- Target Device : Xilinx ISE XC4000 Series

\_\_\_\_\_\_

-- Description : VHDL code to realize NAND gate functionality

--The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations -----

entity nandgate is

Port( A: in std\_logic; B: in std\_logic; Y: out std logic );

end nandgate;

architecture Behavioral of nandgate is



e) NOR Gate: A logic gate whose output logic '1' if and only if all of its inputs are logic '0'

#### **Truth table**

| T .   | 1.        |
|-------|-----------|
|       | diagram   |
| LUZIC | uiagiaiii |
|       |           |

| Inputs |   | Output |
|--------|---|--------|
| A      | В | Y      |
| 0      | 0 | 0      |
| 0      | 1 | 1      |
| 1      | 0 | 1      |
| 1      | 1 | 1      |



$$Y = A NOR B$$
  
= $(A + B)$ \

#### VHDL Code for NOR Gate:

-- File norgate.vhd -- Entity : norgate

Vishweswaraia Technological University -- University :

Belgaum, Karnataka

-- Simulators Mentor Graphics Modelsim OR Active HDL

-- Simulators :
-- Synthesizers :
-- Target Device : Xilinx ISE XC4000 Series

-- Description : VHDL code to realize NOR gate functionality

-- The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations

entity norgate is

Port( A: in std\_logic;

B: in std\_logic;

Y: out std logic

);

end norgate;

architecture Behavioral of norgate is

begin

 $Y \le A \text{ nor } B$ ;



**f) EX-OR (Exclusive OR):** A logic gate whose output is logic '0' when all the inputs are equal and logic '1' when they are un equal.

#### **Truth table**

| Log | <u>ic d</u> | iagr | am |
|-----|-------------|------|----|
|     |             |      |    |

| Inputs |   | Output |
|--------|---|--------|
| A      | В | Y      |
| 0      | 0 | 0      |
| 0      | 1 | 1      |
| 1      | 0 | 1      |
| 1      | 1 | 0      |



Y = A EX-OR B

= A (+)B

= A.B + A.B

#### VHDL Code for EX-OR Gate:

\_\_\_\_\_

-- File : xorgate.vhd -- Entity : xorgate

\_\_\_\_\_

-- University : Vishweswaraia Technological University

Belgaum, Karnataka

-- Simulators : Mentor Graphics Modelsim OR Active HDL

-- Synthesizers : Xilinx ISE -- Target Device : XC4000 Series

-----

-- Description : VHDL code to realize EX-OR gate functionality

-----

-- The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations -----

entity xorgate is

Port( A: in std\_logic; B: in std\_logic; Y: out std\_logic

);

end xorgate;

architecture Behavioral of xorgate is begin

 $Y \le A \text{ xor } B$ ;



### g) EX-NOR (Exclusive -NOR) gate: A logic gate that prodices a logic '1' only when

the two inputs are equal

#### Truth table

Logic diagram

| Inputs |   | Output |  |
|--------|---|--------|--|
| A      | В | Y      |  |
| 0      | 0 | 0      |  |
| 0      | 1 | 1      |  |
| 1      | 0 | 1      |  |
| 1      | 1 | 0      |  |



$$Y = A XNOR B$$
$$= (A (+)B) \setminus$$

 $= (A.B) \setminus A.B$ 

# VHDL Code for EX-NOR Gate:

\_\_\_\_\_

-- File : xnorgate.vhd -- Entity : xnorgate

-----

-- University : Vishweswaraia Technological University

Belgaum, Karnataka

-- Simulators : Mentor Graphics Modelsim OR Active HDL

-- Synthesizers : Xilinx ISE -- Target Device : XC4000 Series

------

-- Description : VHDL code to realize EX-NOR gate functionality

--The IEEE standard 1164 package, declares std\_logic, etc.

library IEEE;

use IEEE.std\_logic\_1164.all;

use IEEE.std\_logic\_arith.all;

use IEEE.std\_logic\_unsigned.all;

----- Entity Declarations -----

entity xnorgate is

Port( A: in std\_logic; B: in std\_logic; Y: out std\_logic );

end xnorgate;

architecture Behavioral of xnorgate is

begin

 $Y \le A \times B$ ;



## **Experiment 2:** Write a VHDL program for the following combinational designs.

a) **2 to 4 decoder**: A decoder is a digital logic circuit that converts n-bits binary input code in to M output lines. **OR** It is a logic circuit that decodes from binary to octal, decimal, Hexa-decimal or any other code such as 7-segment etc.



| EN | Inputs |        | Output |
|----|--------|--------|--------|
|    | Sel(1) | Sel(0) | D      |
| 1  | X      | X      | 0      |
| 0  | 0      | 0      | D0     |
| 0  | 0      | 1      | D1     |
| 0  | 1      | 0      | D2     |
| 0  | 1      | 1      | D3     |

Truth table

```
-- File : decoder24.vhd
-- Entity : decoder24
______
-- University :
                      Vishweswaraia Technological University
                      Belgaum, Karnataka
-- Simulators : Mentor Gra
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Se
                      Mentor Graphics Modelsim Or Active HDL
                      XC4000 Series
______
-- Description : 2 to 4 DECODER
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity decoder24 is
   generic(
         N: INTEGER := 2;
         M: INTEGER := 4);
   port (
         EN: in STD_LOGIC;
         SEL: in STD_LOGIC_VECTOR (N-1 downto 0);
         D: out STD_LOGIC_VECTOR (M-1 downto 0) );
end decoder24;
architecture decoder24_arch of decoder24 is
   signal aux: INTEGER;
begin
   aux<=conv_integer(SEL);</pre>
   process(EN,aux)
   begin
         if (EN='1') then
                for i in 0 to M-1 loop
                      if aux=i then
                            D(i) < = '1';
                      else
                            D(i) < = '0';
                      end if;
                end loop;
         else
                for i in 0 to M-1 loop
                      D(i) < = '0';
                end loop;
         end if;
   end process;
end decoder24_arch;
```

# **Simulator Waveforms for 2:4 Decoder:**



#### b) 8 to 3 (Encoder without & with priority)

**Encoder:** A logic circuit that produces coded binary outputs from uncoded inputs.

**Priority encoder:** Whenever two or more inputs are applied at a time, internal hardware will check this condition and if the priority is set such that higher numbered input should be taken into account and remaining are considered as don't care then output code will be appear will be "higher numbered input".

| Truth table for 8-i | nput priority | encoder |
|---------------------|---------------|---------|
|---------------------|---------------|---------|

| EN | DIN (7:0)         | EOUT |
|----|-------------------|------|
| 0  | X X X X X X X X X | 0    |
| 1  | X X X X X X X X 0 | 0    |
| 1  | XXXXXXX 0 1       | 1    |
| 1  | X X X X X 0 1 1   | 2    |
| 1  | X X X X 0 111     | 3    |
| 1  | X X X 0 1 111     | 4    |
| 1  | X X 0 1 1 1 1 1   | 5    |
| 1  | X 0 1 1 1 1 1 1   | 6    |
| 1  | 0 1 1 1 1 111     | 7    |
| 1  | 1 1 1 1 1 111     | 0    |



**Block Diagram of priority encoder** 

```
-- File : pencoder.vhd-- Entity : pencoder
-----
-- University :
                      Vishweswaraia Technological University
                      Belgaum, Karnataka
-- Simulators : Mentor Gra
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Se
                      Mentor Graphics Modelsim Or Active HDL
                      XC4000 Series
______
-- Description : 8-input priority encoder
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity pencoder is
  port (
    X: in STD_LOGIC_VECTOR (7 downto 0);
    E: in STD LOGIC;
    Y: out STD_LOGIC_VECTOR (2 downto 0);
    A: out STD_LOGIC
  );
end pencoder;
architecture pencoder_arch of pencoder is
begin
 pe: process(x,E)
 variable k: integer;
 begin
  y \le "000";
  A \le 0';
  if E = '1' then
   for j in 0 to 7 loop
    if x(i) = '1' then
           y <= conv_std_logic_vector(j,3);
      A <= '1';
    end if;
   end loop;
  end if;
 end process pe;
end pencoder_arch;
```

# **Simulator Waveforms for 8-input priority encoder:**



c) **8:1 Multiplexer**: The multiplexer is a combinational circuit which accepts several data inputs and allows only one of them AT A TIME to get through to the output.



Control Inputs Block Diagram of 8:1 Mux

Logic Diagram

| EN | CON    | TROL IN | <b>OUTPUT(Y)</b> |                      |
|----|--------|---------|------------------|----------------------|
|    | SEL(3) | SEL(3)  | SEL(3)           | (Selected<br>Inputs) |
| 0  | 0      | 0       | 0                | D0                   |
| 1  | 0      | 0       | 1                | D1                   |
| 1  | 0      | 1       | 0                | D2                   |
| 1  | 0      | 1       | 1                | D3                   |
| 1  | 1      | 0       | 0                | D4                   |
| 1  | 1      | 0       | 1                | D5                   |
| 1  | 1      | 1       | 0                | D6                   |
| 1  | 1      | 1       | 1                | D7                   |

```
mux8_1.vhd
mux8_1
-- File
                  :
-- Entity
_____
-- University
                      :
                            Vishweswaraia Technological University
                             Belgaum, Karnataka
-- Simulators
                             Mentor Graphics Modelsim
-- Synthesizers
                            Xilinx ISE
                     :
-- Target Device
                            XC4000 Series
______
              : 8 TO 1 MULTIPLEXOR
-- Description
______
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity mux8_1 is
     port (
           D: in STD_LOGIC_VECTOR (7 downto 0);
           EN: in STD LOGIC;
           SEL: in STD_LOGIC_VECTOR (2 downto 0);
           Y: out STD_LOGIC );
end mux8 1;
architecture mux8_1_arch of mux8_1 is
begin
     process(EN,SEL,D)
     begin
           if(EN='1')then
                 y < = '0';
           else
                 case SEL is
                       when "000" => y <= D(0);
                       when "001" => y <= D(1);
                       when "010" \Rightarrow y \leq D(2);
                       when "011" \Rightarrow y \leq D(3);
                       when "100" => y <= D(4);
                       when "101" => y <= D(5);
                       when "110" \Rightarrow y \leq D(6);
                       when others=> y \le D(7);
                 end case;
           end if;
     end process;
end mux8_1_arch;
```

# **Simulator Waveforms for 8:1 Multiplexer:**



## d) 4-bit Binary to Gray converter.

**Binary** –It is a number system, which has only two states '0' (high) and '1' (low) **Gray** – In Gray code "Every new code differs from the previous interms of single bit" only one bit changes between successive numbers.

| Decimal |        |      |
|---------|--------|------|
|         | Binary | Gray |
| 0       | 0000   | 0000 |
| 1       | 0001   | 0001 |
| 2       | 0010   | 0011 |
| 3       | 0011   | 0010 |
| 4       | 0100   | 0110 |
| 5       | 0101   | 0111 |
| 6       | 0110   | 0101 |
| 7       | 0111   | 0100 |
| 8       | 1000   | 1100 |
| 9       | 1001   | 1101 |
| 10      | 1010   | 1111 |
| 11      | 1011   | 1110 |
| 12      | 1100   | 1010 |
| 13      | 1101   | 1011 |
| 14      | 1110   | 1001 |
| 15      | 1111   | 1000 |



```
-- File
                        :b2g.vhd
-- Entity
                        :b2g
-- University
                        :Vishweswaraia Technological University
                         Belgaum, Karnataka
-- Simulators
                        :Mentor Graphics Modelsim
-- Synthesizers
                        :Xilinx ISE
-- Target Device
                        :XC4000 Series
                               4-BIT BINARY TO GRAY CONVERTOR
-- Description
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity b2g is
   port (
          B3,B2,B1,B0: in STD_LOGIC;
          G3,G2,G1,G0: out STD_LOGIC
   );
end b2g;
architecture b2g_arch of b2g is
begin
   G3 \leq B3;
   G2 \le B2 \text{ xor } B3;
   G1 \le B1 \text{ xor } B2;
   G0 \le B0 \text{ xor } B1;
end b2g arch;
```

# **Simulator Waveforms for 4-Bit Binary to Gray Conversion:**



#### e) Multiplexer, Demultiplexer, comparator.

#### **Multiplexer: Ref Exp 2(b)**

**Demultiplexer**: Demultiplexer is a combinational circuit that accepts single input and distributes it several outputs (Selectively distributes it to 1 of N output channels) & Exhastly reverse of the multiplexer.

EN SEL(2) SEL(1) SEL(0) **ENABLE** D00 D0 EN <u>D</u>1 1 <u>D</u>2 2 O/P 1:8 3 Demux 4 **Data Input** Y 5 D3 6 <u>D</u>6 7 D4 **D5 Data Outputs** SEL0 D6 SEL1 SEL2 **Control Input** 

**Block Diagram of 1:8 Demux** 

**Logic Diagram** 

### **Truth Table**

| EN | CONTROL INPUTS |        |        | OUTPUTS |
|----|----------------|--------|--------|---------|
|    | SEL(3)         | SEL(3) | SEL(3) |         |
| 0  | X              | X      | X      | 0       |
| 1  | 0              | 0      | 0      | D0=Y    |
| 1  | 0              | 0      | 1      | D1=Y    |
| 1  | 0              | 1      | 0      | D2=Y    |
| 1  | 0              | 1      | 1      | D3=Y    |
| 1  | 1              | 0      | 0      | D4=Y    |
| 1  | 1              | 0      | 1      | D5=Y    |
| 1  | 1              | 1      | 0      | D6=Y    |
| 1  | 1              | 1      | 1      | D7=Y    |

```
-- File
                              demux.vhd
-- Entity
                              demux
-- University
                              Vishweswaraia Technological University
                              Belgaum, Karnataka
-- Simulators
                              Mentor Graphics Modelsim
-- Synthesizers
                              Xilinx ISE
-- Target Device
                              XC4000 Series
                   :
-- Description
                              1:8 DEMULTIPLEXOR
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity demux8 1 is
   port (Y
                : in STD_LOGIC;
                : in STD LOGIC;
          EN
                : in STD_LOGIC_VECTOR (2 downto 0);
          D
                : out STD_LOGIC_VECTOR (7 downto 0) );
end demux8_1;
architecture demux8 1 arch of demux8 1 is
begin
   process(EN,SEL,Y)
   begin
          if(EN='1')then
                 D<=(others=>'0');
          else
                 case SEL is
                       when "000" => D(0) <= Y;
                       when "001" => D(1) <= Y;
                       when "010" \Rightarrow D(2)<=Y;
                       when "011" \Rightarrow D(3)<=Y;
                       when "100" => D(4) <= Y;
                       when "101" => D(5) <= Y;
                       when "110" \Rightarrow D(6)<=Y;
                       when others=> D(7) \le Y;
                 end case;
          end if:
   end process;
end demux8 1 arch;
```

# **Simulator Waveforms for 1: Demultiplexer:**



**Comparator:** A circuit that compares two numbers and produces an output indicating whether they are equal. It may also indicate which number is greater if they are unequal. Ex: '1' bit comparator

## **Truth table:**

| Comparing inputs |   | Outputs |           |         |
|------------------|---|---------|-----------|---------|
| A                | В | Y=(A>B) | Y=(A < B) | Y=(A=B) |
| 0                | 0 | 0       | 0         | 1       |
| 0                | 1 | 0       | 1         | 0       |
| 1                | 0 | 1       | 0         | 0       |
| 1                | 1 | 0       | 0         | 1       |

:



```
-- File : bitcomp.vhd
-- Entity : bitcomp
_____
-- University :
                      Vishweswaraia Technological University
                       Belgaum, Karnataka
-- Simulators : -- Synthesizers : -- Target Device :
                      Mentor Graphics Modelsim
                      Xilinx ISE
                      XC4000 Series
______
-- Description :
                      SINGLE BIT MAGNITUDE COMPARATOR.
_____
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity bitcomp is
     port (
           A: in STD_LOGIC;
           B: in STD_LOGIC;
           sel: in STD_LOGIC_VECTOR(1 DOWNTO 0);
           Y: out BOOLEAN
           );
end bitcomp;
architecture bitcomp_arch of bitcomp is
begin
     process(A,B,sel)
     begin
           case sel is
                 when "00" \Rightarrow y \iff A=B;
                 when "01" \Rightarrow y \iff A>B;
                 when "10" => y <= A<B;
                 when others => y <= FALSE;
           end case;
     end process;
end bitcomp_arch;
```

# **Simulator Waveforms for SINGLE BIT MAGNITUDE COMPARATOR:**



# **Experiment 3:** Write a VHDL code to describe the functions of full adder using different modeling styles.

A logic circuit for the addition of two one bit numbers is called *half adder* (sum and carry are output) and a logic circuit that accepts two one-bit signal and Carry-in as inputs and produces their sum and carry as outputs is called *full adder*.

#### Truth table for Full adder

#### **Truth table for Half adder**

| ] | INPU' | ΓS  | OUTPUTS |       |
|---|-------|-----|---------|-------|
| A | В     | Cin | SUM     | CARRY |
| 0 | 0     | 0   | 0       | 0     |
| 0 | 0     | 1   | 1       | 0     |
| 0 | 1     | 0   | 1       | 0     |
| 0 | 1     | 1   | 0       | 1     |
| 1 | 0     | 0   | 1       | 0     |
| 1 | 0     | 1   | 0       | 1     |
| 1 | 1     | 0   | 0       | 1     |
| 1 | 1     | 1   | 1       | 1     |

| INPUTS |   | OUTPUTS |       |
|--------|---|---------|-------|
| A      | В | SUM     | CARRY |
| 0      | 0 | 0       | 0     |
| 0      | 1 | 1       | 0     |
| 1      | 0 | 1       | 0     |
| 1      | 1 | 0       | 1     |





Full adder using 2-Half adder

#### VHDL Code for HALF ADDER

```
-- File
                     HA.vhd
-- Entity :
                     HA
                     HA_arch
_____
-- University :
                     Vishweswaraia Technological University
                     Belgaum, Karnataka
-- Simulators :
                     Mentor Graphics Modelsim
-- Synthesizers : Xilinx ISE

-- Target Device : XC4000 Series
_____
-- Description : HALF ADDER.
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity HA is
     port(
          A,B: in STD_LOGIC;
          S,CY: out STD_LOGIC
          );
end HA;
architecture HA_arch of HA is
begin
     S \le A XOR B;
     CY \le A AND B;
end HA arch;
```

#### **VHDL Code for FULL ADDER**

end STRUCTURAL;

-- STRUCTURAL MODELING-A set of interconnect with different COMPONENT -- File FA.vhd -- Entity FA -- Architecture : FA arch -- University : Vishweswaraia Technological University Belgaum,Karnataka
-- Simulators : Mentor Graphics Modelsim
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Series -- Description : FULL ADDER. \_\_\_\_\_ -- The IEEE standard 1164 package, declares std logic, etc. library IEEE; use IEEE.std logic 1164.all; use IEEE.std\_logic\_arith.all; use IEEE.std\_logic\_unsigned.all; ----- Entity Declarations ----entity FA is port( A,B,Cin: in STD\_LOGIC; SUM, CARRY: out STD LOGIC ); end FA; architecture STRUCTURAL of FA is signal sum1,cy1,cy2:std logic; component HA port( A,B: in STD\_LOGIC; S,CY: out STD LOGIC ); end component; begin u1: HA port map(A=>A, B=>B, S=>SUM1, CY=>CY1); u2: HA port map(A=>SUM1, B=>Cin, S=>SUM, CY=>CY2); cy1 OR cy2; CARRY<=

-- **DATAFLOW MODELING-**A set of concurrent assignment statements. architecture DATAFLOW of FA is begin SUM<= A XOR B XOR Cin; CARRY<= (A AND B) OR (Cin AND A)OR (Cin AND B); end DATAFLOW; -- **BEHAVIORAL MODELING-**A set of sequential assignment statements according to -- the behavior of the design. (Process is single concurrent statement, which has sequential statements.) architecture BEHAVIOR of FA is begin process(A,B,Cin) begin SUM<= A XOR B XOR Cin; CARRY<= (A AND B) OR (Cin AND A)OR (Cin AND B); end process;

end BEHAVIOR;

# Simulator waveforms of HALF ADDER



## **Simulator waveforms of FULL ADDER**



# **Experiment 4:** Write a model for 32 bit ALU using the schematic diagram Shown below example

- > ALU should use the combinational logic to calculate an output based on the four bit Opcode input.
- ALU should pass the result to the out bit when enable line is high and tri-state when low enable.
- ➤ ALU should decode the 4-bit op-code according to the given in example below

| Opcode | ALU operation |
|--------|---------------|
| 1      | A + B         |
| 2      | A - B         |
| 3      | A Complement  |
| 4      | A * B         |
| 5      | A AND B       |
| 6      | A OR B        |
| 7      | A NAND B      |
| 8      | A XOR B       |

## **Function table for ALU**

| <b>Enable</b> | Mode | <b>Opcode</b> | Functional description                   |
|---------------|------|---------------|------------------------------------------|
| 0             | X    | XXXX          | Y<="Z" (Tri-stated)                      |
| 1             | 0    | 0001          | $Y \le A + B$ ;                          |
| 1             | 0    | 0010          | $Y \le A - B;$                           |
| 1             | 0    | 0011          | $Y \le A(15:0)^* B(15:0)^*$ ;            |
| 1             | 1    | 0100          | Y <= NOT A (Complement)                  |
| 1             | 1    | 0101          | Y <= A AND B (AND Operation)             |
| 1             | 1    | 0110          | Y <= A OR B (OR Operation)               |
| 1             | 1    | 0111          | Y <= A NAND B (NAND Operation)           |
| 1             | 1    | 1000          | Y <= A XOR B (XOR Operation)             |
| 1             | X    | 1001          | Y <= Y (ALU is ideal or previous data is |
|               |      |               | latched for all other higher opcodes.    |
| 1             | X    | 1010          | " "                                      |
| 1             | X    | 1011          | " "                                      |
| 1             | X    | 1100          |                                          |
| 1             | X    | 1101          |                                          |
| 1             | X    | 1110          |                                          |
| 1             | X    | 1111          | ۲۲ ۲۲                                    |

#### **ARTHAMETIC LOGIC UNIT (ALU)**

ALU is logic circuit which is able to perform different arithmetic and logical function basically ALU is the heart of central processing unit (CPU).



Mode: '0'\_\_\_\_ Arthmatic operation '1'\_\_\_\_Logic operation

Enable '0'  $\longrightarrow$  Y <= "Z"

'1'  $\longrightarrow$  Out put performed

Note: For A\*B, A&B lower 16 bit [15:0] can be taken in to consideration.

```
VHDL Code for 8_bit ALU:
-- File
          : alu.vhd
-- Entity
                          alu
-- University :
                          Vishweswaraia Technological University
                          Belgaum, Karnataka
-- Simulators : Mentor Gra
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Se
                          Mentor Graphics Modelsim
                          XC4000 Series
______
-- Description : 8-bit ALU.
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.Std_Logic_1164.all;
use IEEE.NUMERIC STD.all;
     ------ Entity Declarations -----
       NOTE: JUST BY CHANGING THE WIDTH OF INPUT AND OUTPUT
OF (31 DOWNTO O)
           WILL BECOME 32-BIT ALU
entity Alu is
      port( Clk : in Std_Logic;
             MODE, EN: in Std Logic;
             A,B : in Std_Logic_Vector(7 downto 0);
             OPCODE: in Std_Logic_Vector(3 downto 0);
             Y : out Std_Logic_Vector(7 downto 0));
end Alu;
architecture Alu_a of Alu is
      signal C_s : Unsigned(7 downto 0);
begin
      process (A, B,OPCODE,mode)
             variable A_v : Unsigned(7 downto 0);
             variable B_v : Unsigned(7 downto 0);
      begin
             A_v := Unsigned(A);
             B \ v := Unsigned(B);
             if(EN='0')then
                   C = (others = >'Z');
                   if(mode='0')then
                          case OPCODE is
                                 when "0000" => C_s \le A_v + B_v;
                                 when "0001" => C_s <= A_v - B_v;
             when "0010" => C s <= A v(3 downto 0) * B v(3 downto 0);
             when others \Rightarrow C_s \iff (others \implies '0');
             end case;
                   else
                          case opcode is
                                 when "0011" => C_s \le not A_v;
```

```
when "0100" \Rightarrow C_s \le not B_v;
                                      when "0101" \Rightarrow C_s \iff A_v and B_v;
                                      when "0110" => C_s <= A_v nand B_v;
                                      when "0111" \Rightarrow C_s \iff A_v or B_v;
                                      when "1000" => C_s <= A_v nor B_v;
                                       when "1001" => C_s \le A_v \times B_v;
                                      when "1010" => C_s <= A_v xnor B_v;
                                       when others \Rightarrow C_s \iff (others \implies '0');
                               end case;
                       end if;
               end if;
       end process;
       process
       begin
               wait until Clk'event and Clk = '1';
               y <= Std_Logic_Vector(C_s);
       end process;
end Alu_a;
```

## Simulator waveforms for 8\_bit ALU:



#### Experiment 5: Develop the VHDL code for the following flip-flops SR, D, JK & T.

<u>Flip-flop:</u> Flip-flop is a sequential logic circuit, which is 'One '-bit memory element. OR It is a basic memory element in digital systems (same as the bi-stable multivibrator) It has two stable state logic '1' and logic '0'.



# (a) S-R Flip-flop (Set-Reset)

In a memory device set and Reset is often required for synchronization of the device in such case S-R Flip-flop is need & this is refereed as clocked set-reset.

## \*Set-Reset Truth table

| S | R | Q <sup>+</sup> | Action       |
|---|---|----------------|--------------|
| 0 | 0 | Q              | No<br>Change |
| 0 | 1 | 0              | Reset        |
| 1 | 0 | 1              | Set          |
| 1 | 1 | -              | Illegal      |

#### VHDL Code for SR Flip-Flop:

```
-- File
                          SRFF.vhd
-- Entity
                          SRFF
-- University
                          Vishweswaraia Technological University
                          Belgaum, Karnataka
-- Simulators :
                          Mentor Graphics Modelsim Or Active HDL
-- Synthesizers : -- Target Device :
                          Xilinx ISE
                          XC4000 Series
-- Description : SR Flip-Flop
_____
--The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity SRFF is
      port (
             CLK, RST, S, R: in std_logic;
             Q, Qn : out std_logic);
end SRFF;
architecture RTL of SRFF is
      signal FF : std_logic;
begin
      process (CLK, RST)
             variable SR : std_logic_vector(1 downto 0);
      begin
             if (RST = '0') then
                    FF <= '0';
             elsif (CLK'event and CLK = '1') then
                    SR := S \& R;
                    case SR is
                          when "01" \Rightarrow FF \iff '0';
                          when "10" => FF <= '1';
                          when "11" \Rightarrow FF \iff 'Z';
                          when others \Rightarrow FF \iff FF;
                    end case;
             end if;
      end process;
      Q \leq FF;
      Qn \le not FF;
end RTL;
```

# **Simulator waveforms for SR Flip-Flop:**



#### (b) <u>D- FF (Delay Flip-flop)</u>

In D-Flip-flop the transfer of data from the input to the Output is delayed and hence the name delay D-Flip-flop. The D-Type Flip-flop is either used as a delay device or as a latch to store '1' bit of binary information.

D input transferred to Q output when clock asserted

**D-F/F Truth table** 

|   | B 1/1 11 den table |        |  |  |  |
|---|--------------------|--------|--|--|--|
| D | Q <sup>+</sup>     | Action |  |  |  |
| 0 | 0                  | Reset  |  |  |  |
| 1 | 1                  | Set    |  |  |  |

Note: - D is used to avoid the possibility of race condition in SR flip flop.

- The Output = Input when clock is applied.

### VHDL Code for D Flip-Flop:

```
-- File
                            DFF.vhd
-- Entity
                            DFF
                            Vishweswaraia Technological University
-- University
                            Belgaum, Karnataka
                            Mentor Graphics Modelsim Or Active HDL
-- Simulators
-- Synthesizers
                            Xilinx ISE
-- Target Device
                            XC4000 Series
                    : D Flip-Flop
-- Description
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity dff is
      port (data, clk, reset : in std_logic;
              Q,QB : out std_logic);
end dff;
architecture behav of dff is
begin
      process (clk, reset) begin
              if (reset = '1') then
                     Q \le '0';
                     QB <= '1';
              elsif (clk'event and clk = '1') then
                     Q \le data;
                     QB \le not data;
              end if:
      end process;
end behav;
```

## **Simulator waveforms for D Flip-Flop**



#### c) J.K Flip-flop:

The race conditions in S-R Flip-flop can be eliminated by converting it in to J.K, the data inputs J and K are ANDed with Q\ and Q to obtain S & R inputs.

Here SR, T, or D depending on inputs.

S=J.Q\ R=K.Q

Logic diagram:

### JK-F/F Truth table

| J | K | Q <sup>+</sup> | Action    |
|---|---|----------------|-----------|
| 0 | 0 | Q              | No Change |
| 0 | 1 | 0              | Reset     |
| 1 | 0 | 1              | Set       |
| 1 | 1 | Q              | Toggle    |

### **VHDL Code for JK Flip-Flop:**

-- File : -- Entity : JKFF.vhd JKFF -- University : Vishweswaraia Technological University

Belgaum Karnataka Belgaum, Karnataka -- Simulators : Mentor Graphics Modelsim Or Active HDL
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Series -- Description :JK Flip-Flop -- The IEEE standard 1164 package, declares std\_logic, etc. library IEEE; use IEEE.std\_logic\_1164.all; use IEEE.std\_logic\_arith.all; use IEEE.std\_logic\_unsigned.all; ------ Entity Declarations ----entity JKFF is port ( CLK, RST, J, K: in std\_logic;

Q, Qn : out std\_logic);

end JKFF:

architecture RTL of JKFF is

```
signal FF : std_logic;
begin
   process (CLK, RST)
           variable JK : std_logic_vector(1 downto 0);
   begin
           if (RST = '0') then
                   FF <= '0';
           elsif (CLK'event and CLK = '1') then
                   JK := J \& K;
                   case JK is
                           when "01" \Rightarrow FF \iff '0';
                           when "10" => FF <= '1';
                           when "11" \Rightarrow FF \leq not FF;
                           when others \Rightarrow FF \iff FF;
                   end case;
           end if;
   end process;
   Q \leq FF;
   Qn \le not FF;
end RTL;
```

# **Simulator waveforms for JK Flip-Flop**



d) <u>T-Flip-flop (Toggle Flip-flop):</u> On every change in clock pulse the output 'Q' changes its state (Toggle). A Flip-flop with one data input which changes state for every clock pulse.(J=K='1' in JQK Flip-flop the resulting output is 'T' Flip-flop).

| $T_{-}$ | F/  | F | Tri | ıth | tal | ماد |
|---------|-----|---|-----|-----|-----|-----|
| 1 -     | I'/ | ľ | 111 | uui | ıaı | ЛC  |

| Т | $\mathbf{Q}^{\star}$ | Action    |
|---|----------------------|-----------|
| 0 | Q                    | No Change |
| 1 | Q                    | Toggle    |

### **VHDL Code for T Flip-Flop:**

end behav;

```
-- File : TFF.vhd
-- Entity : TFF
-- University : Vishweswaraia Technological University
                         Belgaum, Karnataka
Belgaum,Karnat
-- Simulators : Mentor Graphics
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Series
                         Mentor Graphics Modelsim Or Active HDL
______
-- Description : T Flip-Flop
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity tff is
        port (T, CLK, RST : in std_logic;
             Q,QB : out std_logic);
end tff;
architecture behav of tff is
begin
        process (clk, RST) begin
             if (RST = '1') then
                   O <= '1';
                   QB <= '0';
             elsif (clk'event and clk = '1') then
                   QB \leq T;
                   O \le not T;
             end if;
        end process;
```

# **Simulator waveforms for D Flip-Flop:**



# **Gate level Example:**



+Ve edge triggerd JK Flip-flop

# **Experiment 6:** Design 4-bit binary, BCD counters and any sequence counter (With Synchronous /Asynchronous Reset).

**<u>COUNTER:</u>** Counter is a digital circuit that can counts the member of pulse for building the counters, Flip-flop are used.

Relation between number of Flip-flop used and number of state of counter is (Regular/binary counter).

### **Synchronous Counter:**



### **Ripple Counter/Asynchronous Counter:**



### **4-bit Binary counter (Synchronous counter)**

end sync\_rst\_binary\_arch;

```
-- File
                        sync_rst_binary.vhd
-- Entity : -- Architecture :
                       sync_rst_binary
                       sync_rst_binary_arch
_____
                        Vishweswaraia Technological University
-- University
                 :
                        Belgaum, Karnataka
-- Simulators
                        Mentor Graphics Modelsim Or Active HDL
-- Synthesizers
                       Xilinx ISE
XC4000 Series
______
-- Description : N-bit binary Up counter with synchronous reset
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity sync_rst_binary is
     generic(N: INTEGER := 4);
     port(
            clock : in STD_LOGIC;
            reset: in STD_LOGIC;
            qout : out STD_LOGIC_VECTOR(N-1 downto 0)
end sync_rst_binary;
architecture sync_rst_binary_arch of sync_rst_binary is
      signal temp_count: std_logic_vector(N-1 downto 0);
begin
     process(clock,reset)
      begin
            if(clock='1' and clock'event)then
                 if(reset='1')then
                        temp_count<=(others=>'0');
                  else
                        temp_count<= temp_count + 1;
                  end if:
           end if;
     end process;
      qout<=temp_count;</pre>
```

#### 4-bit Binary up counter (Asynchronous counter)

```
-- File : async_rst_binary.vhd

-- Entity : async_rst_binary

-- Architecture : async_rst_binary_arch
_____
-- University :
                           Vishweswaraia Technological University
                           Belgaum, Karnataka
-- Simulators : Mentor Graphics Modelsim Or Acti
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Series
                           Mentor Graphics Modelsim Or Active HDL
-- Description: N-bit binary Up counter with Asynchronous reset
-----
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity async_rst_binary is
      generic(N: INTEGER := 4);
      port(
             clock : in STD_LOGIC;
             reset : in STD_LOGIC;
             qout : out STD_LOGIC_VECTOR(N-1 downto 0)
             );
end async_rst_binary;
architecture async_rst_binary_arch of async_rst_binary is
       signal temp_count: std_logic_vector(N-1 downto 0);
begin
       process(clock,reset)
       begin
             if(reset='1')then
                    temp_count<=(others=>'0');
             elsif(clock='1' and clock'event)then
                    temp_count<= temp_count + 1;
             end if:
      end process;
       qout<=temp_count;</pre>
end async_rst_binary_arch;
```

### 4-bit BCD up counter (Synchronous counter)

end sync\_rst\_BCD4\_arch;

```
-- File
                        sync_rst_BCD.vhd
-- Entity : -- Architecture :
                        sync_rst_BCD
                        sync_rst_BCD_arch
_____
                        Vishweswaraia Technological University
-- University :
                        Belgaum, Karnataka
-- Simulators
                        Mentor Graphics Modelsim Or Active HDL
-- Synthesizers : -- Target Device :
                        Xilinx ISE
                        XC4000 Series
______
-- Description : N-bit BCD UP counter with Synchronous reset
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity sync_rst_BCD4 is
      generic(N: INTEGER := 4);
      port(
            clock : in STD_LOGIC;
            reset: in STD_LOGIC;
            qout : out STD_LOGIC_VECTOR(N-1 downto 0)
            );
end sync_rst_BCD4;
architecture sync_rst_BCD4_arch of sync_rst_BCD4 is
      signal temp_count: std_logic_vector(N-1 downto 0);
begin
      process(clock,reset)
      begin
            if (clock='1' and clock'event)then
                  if(reset='1')then
                        temp_count<=(others=>'0');
                  else
                        temp_count<= temp_count + 1;
                        if(temp_count="1001")then
                              temp_count<=(others=>'0');
                        end if;
                  end if:
            end if:
      end process;
      qout<=temp count;
```

#### 4-bit BCD up counter (Asynchronous Reset)

end async\_rst\_BCD4\_arch;

```
-- File
                        async_rst_BCD.vhd
-- Entity : -- Architecture :
                       async_rst_BCD
                       async_rst_BCD_arch
_____
                        Vishweswaraia Technological University
-- University
                 :
                       Belgaum, Karnataka
-- Simulators
                       Mentor Graphics Modelsim Or Active HDL
-- Synthesizers
                       Xilinx ISE
XC4000 Series
______
-- Description : N-bit BCD UP counter with Aynchronous reset
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity async_rst_BCD4 is
      generic(N: INTEGER := 4);
     port(
            clock : in STD_LOGIC;
            reset: in STD_LOGIC;
            qout : out STD_LOGIC_VECTOR(N-1 downto 0)
end async_rst_BCD4;
architecture async_rst_BCD4_arch of async_rst_BCD4 is
      signal temp_count: std_logic_vector(N-1 downto 0);
begin
      process(clock,reset)
      begin
            if(reset='1')then
                  temp count<=(others=>'0');
            elsif(clock='1' and clock'event)then
                  temp_count<= temp_count + 1;</pre>
                  if(temp_count="1001")then
                        temp_count<=(others=>'0');
                  end if;
            end if;
     end process;
     gout<=temp count;</pre>
```

### 4-bit Gray up counter (Asynchronous Reset)

```
-- File
                         grayent.vhd
-- Entity : -- Architecture :
                         grayent
                         grayent_arch
______
                          Vishweswaraia Technological University
-- University :
                         Belgaum, Karnataka
-- Simulators : -- Synthesizers : -- Target Device :
                         Mentor Graphics Modelsim Or Active HDL
                         Xilinx ISE
                         XC4000 Series
______
-- Description : N-bit Gary up counter with Asynchronous reset
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity grayent is
      generic(N: INTEGER := 4);
      port(
             clock : in STD_LOGIC;
             reset: in STD_LOGIC;
             grayout, binaryout : out std logic vector(N-1 downto 0)
             );
end grayent;
architecture grayent of grayent is
      signal temp_count: std_logic_vector(N-1 downto 0);
begin
      process(clock,reset)
      begin
             if(reset='1')then
                   temp_count<=(others=>'0');
             elsif(clock='1' and clock'event)then
                   temp_count<= temp_count + 1;
             end if;
      end process;
      binaryout<=temp_count;</pre>
      grayout(3)<=temp count(3);
      grayout(2)<=temp count(3)xor temp count(2);</pre>
      grayout(1)<=temp_count(2)xor temp_count(1);</pre>
      grayout(0)<=temp_count(1)xor temp_count(0);
end grayent;
```

## **Waveforms for 4-Bit Binary Up Counter**



### **Waveforms for 4-Bit BCD Up Counter**



# **Waveforms for 4-Bit Gray Counter**



# **Experiment 7:** Write VHDL code to display messages on the given seven-segment display interface.

7-Segment display can display the digits 0-9 and the hex extension (A-F). A signal-character displays bring out leads for 7-segments & the common elect code (Common cathode & common anode). Here in FPGA/CPLD board to interface one 7-segment LED display whose elements are connected to any I/O pins of the FPGA/CPLD.

Here we can consider common-anode 7-segment LED displays. The user can then ON by driving associated signal low.

|        | a | b | С | d | e | f | g |
|--------|---|---|---|---|---|---|---|
| Binary |   |   |   |   |   |   |   |
| 0000   | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0001   | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 0010   | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 0011   | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 0100   | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 0101   | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0110   | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0111   | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1000   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1001   | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1010   | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1011   | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1100   | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| 1101   | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 1110   | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1111   | 0 | 1 | 1 | 1 | 0 | 0 | 0 |

### **Interfacing Diagram:**



- (a) LED segments
- (b) Four displays with common anode and
- (c) LED connection on CPLD or FPGA Board.

### Turning on an LED:



<u>Note:</u> If your Seven-segment LED is having Digit point, Then turn on with giving Logic '1' to dig.pt permanently when particular Seven-segment is enabled.

### **VHDL Code for 7-Segment Displays:**

```
-- File
                             seg7dec.vhd
-- Entity
                             seg7dec
-- University :
                             Vishweswaraia Technological University
                             Belgaum, Karnataka
-- Simulators :
                             Mentor Graphics Modelsim Or Active HDL
-- Synthesizers : -- Target Device :
                             Xilinx ISE
                             XC4000 Series
-- Description
                             7-Segment Decoder
______
-- The IEEE standard 1164 package, declares std_logic, etc.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
----- Entity Declarations -----
entity seg7dec is
             : in STD_LOGIC_VECTOR(3 downto 0);
    port (Q
         AtoG: out STD_LOGIC_VECTOR(6 downto 0)
end seg7dec;
architecture seg7dec_arch of seg7dec is
begin
   process(Q)
   begin
         case Q is
                when "0000" => AtoG <= "0000001";
                when "0001" => AtoG <= "10011111";
                when "0010" => AtoG <= "0010010";
                when "0011" => AtoG <= "0000110";
                when "0100" => AtoG <= "1001100";
                when "0101" \Rightarrow AtoG \Leftarrow "0100100";
                when "0110" => AtoG <= "0100000";
                when "0111" => AtoG <= "0001101";
                when "1000" => AtoG <= "0000000";
                when "1001" => AtoG <= "0000100";
                when "1010" => AtoG <= "0001000";
                when "1011" => AtoG <= "1100000";
                when "1100" => AtoG <= "0110001";
                when "1101" => AtoG <= "1000010";
                when "1110" => AtoG <= "0110000";
                when others \Rightarrow AtoG \Leftarrow "0111000";
         end case;
   end process;
end seg7dec arch;
```

## **Simulator waveforms for 7-Segment Displays:**



### **Experiment 8:** Write a VHDL codes to display messages on given LCD panel.

The LCD should be initialize before displaying any characters, the initialization procedures for my LCD driver are:

- 1. Function set set 8 bit long data interface
- 2. Display on set display on, cursor on, and blink on.
- 3. Entry mode set set entry mode to increment the cursor after a character is displayed.
- 4. Display Clear clear the LCD display.

#### Important things about LCD timings are:

- 1. The LCD should have at least 1.64ms to process clear or home instruction and 40us to process any other instructions.
- 2. When the register select signal is changed, there should be a 140ns address setup time before the enable signal is set to 1.
- 3. When displaying char. on the LCD, enable signal should have be 1 for at least 450ns.
- 4. The data setup time and data hold time should be at least 195ns and 10ns respectively.

The ASCII representations of each individual character are being entered into the program and displayed on to the LCD screen



Pin out of LCD and Description of each pins:

| Pin<br>No. | Signal<br>Name | Input/Output | Function                                                                                                                                         |
|------------|----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VSS            | Input        | Ground                                                                                                                                           |
| 2          | VDD            | Input        | +5V                                                                                                                                              |
| 3          | VEE            | Input        | Contrast Adjust                                                                                                                                  |
| 4          | RS             | Input        | Signal to select registers '0': instruction register (for write)  Busy flag: address counter  (for read) '1': Data register (for read and write) |
| 5          | R/W            | Input        | Signal to select read (R) and write (W) '0': Write '1': Read                                                                                     |
| 6          | Enable         | Input        | Operation start signal for data read/write                                                                                                       |
| 7-14       | DB0-DB7        | Input/Output | 8 bit bidirectional three-state data bus lines. Used for data transfer between FPGA and LCD                                                      |

# <u>Instructions for Initialization of LCD:</u>

| Instruction                  | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description                                                                                                                                            | Execution<br>Time<br>(Max) |
|------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Clear<br>Display             | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Clear entire display<br>and sets DD RAM<br>address 0 in address<br>counter.                                                                            | 1.64 ms                    |
| Return<br>Home               | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | X   | Sets DD RAM<br>address 0 in address<br>counter. Also returns<br>display being shifted<br>to original position.<br>DD RAM contents<br>remain unchanged. | 1.64 ms                    |
| Entry<br>Mode Set            | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | S   | Sets cursor move<br>direction and<br>specifies shift of<br>display. These<br>operations are<br>performed during<br>data write and read.                | 40 us                      |
| Display<br>On/Off<br>Control | 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   | Sets ON/OFF of<br>entire display (D),<br>cursor ON/OFF (C),<br>and blink of cursor<br>position character                                               | 40 us                      |

|                                         |                                                                                                                                                                                                                                                                                                                                                                     |   |    |   |   |       |        |     |                                                                                                           |       | (B).                                                                                                                                                                                    |       |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|---|---|-------|--------|-----|-----------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Cursor or<br>Display<br>Shift           | 0                                                                                                                                                                                                                                                                                                                                                                   | 0 | 0  | 0 | 0 | 1     | S/C    | R/L | X                                                                                                         | X     | Moves cursor and shifts display without changing DD RAM contents                                                                                                                        | 40 us |
| Function<br>Set                         | 0                                                                                                                                                                                                                                                                                                                                                                   | 0 | 0  | 0 | 1 | DL    | N      | F   | X                                                                                                         | X     | Sets interface data<br>length (DL), number<br>of display lines (L)<br>and character font<br>(F).                                                                                        | 40 us |
| Set CG<br>RAM<br>Address                | 0                                                                                                                                                                                                                                                                                                                                                                   | 0 | 0  | 1 |   |       | A      | CG  | Sets CG RAM<br>address. CG RAM<br>data is sent and<br>received after this<br>setting.                     | 40 us |                                                                                                                                                                                         |       |
| Set DD<br>RAM<br>Address                | 0                                                                                                                                                                                                                                                                                                                                                                   | 0 | 1  |   |   |       | ADD    |     | Sets DD RAM<br>address. DD RAM<br>data is sent and<br>received after this<br>setting                      | 40 us |                                                                                                                                                                                         |       |
| Read<br>Busy<br>Flag &<br>Address       | 0                                                                                                                                                                                                                                                                                                                                                                   | 1 | BF |   |   |       | AC     |     | Reads Busy flag (BF) indicating internal operation is being performed and reads address counter contents. | 0 us  |                                                                                                                                                                                         |       |
| Write Data to CG or DD RAM              | 1                                                                                                                                                                                                                                                                                                                                                                   | 0 |    |   |   | Write | e Data |     | Writes data into DD<br>RAM or CG RAM                                                                      | 40 us |                                                                                                                                                                                         |       |
| Read<br>Data<br>from CG<br>or<br>DD RAM | 1                                                                                                                                                                                                                                                                                                                                                                   | 1 |    |   |   | Reac  | l Data |     | Reads data from DD<br>RAM or CG RAM                                                                       | 40 us |                                                                                                                                                                                         |       |
|                                         | I/D = 1 : Increment I/D = 0 : Decrement S = 1 : Accompanies display shift S/C = 1 : Display shift S/C = 0 : Cursor move R/L = 1 : Shift to the right R/L = 0 : Shift to the left DL = 1 : 8 bits, DL = 0 : 4 bits N = 1 : 2 lines, N = 0 : 1 lines F = 1 : 5*10 dots, F = 0 : 5*7 dots BF = 1 : Internally operating BF = 0 : Can accept instruction X : Don't Care |   |    |   |   |       |        |     |                                                                                                           |       | DD RAM: Display data RAM CG RAM: Character generator RAM ACG: CG RAM address ADD: DD RAM address: Corresponds to cursor address AC: Address counter used for both DD and CG RAM address |       |

### Notes:

- After power on, the LCD has to wait more than 15 ms for Vcc rises to 4.5V before accepting the first instruction.
- I set signal "count" count from 0 to 3. However, this value is depend on the system clock. Make sure the LCD has enough time to execute the next instruction. Execution time for each instruction(Follow the instruction table).

### • VHDL example for LCD display Initialization

```
-- File : lcd_init.vhd
-- Entity : lcd_init
------
-- University : Vishweswaraia Technological University
                               Belgaum, Karnataka
-- Simulators : Mentor Graphics Modelsim
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Series
______
-- Description : This program initialize the LCD display
-- The IEEE standard 1164 package, declares std logic, etc.
library IEEE;
use IEEE.Std Logic 1164.all;
use IEEE.Std_Logic_unsigned.all;
use IEEE.NUMERIC_STD.all;
----- Entity Declarations -----
entity lcd_init is
      generic(width : positive := 8);
      port(reset, clock, enable, done_ack : in std_logic;
            done, RW, rs, lcd e : out std logic;
            Qout : buffer std_logic_vector(width-1 downto 0)
            );
end lcd_init;
architecture initial of lcd_init is
      type state type is (waiting, i0, i1, i2, i3, donestate);
      signal state, next_state : state_type;
      signal count, count temp: std logic vector(1 downto 0);
      signal Oout temp: std logic vector(width-1 downto 0);
begin
      running: process(state,enable,done ack,count) is
```

```
case state is
```

```
when waiting =>
done <= '0';
lcd e <= '1';
RW \le '0';
rs \le '0';
Qout_temp <= "00000000";
if enable = '1' then
       next_state <= i0;</pre>
else
       next_state <= waiting;</pre>
end if;
when i0 =>
Qout_temp <= "00000001"; --clear display
if count = "11" then
       next_state <= i1;</pre>
else
       next_state \le i0;
end if:
when i1 =>
Qout_temp <= "00000010"; --clear display & returns to HOME
if count = "11" then
       next_state <= i2;
else
       next_state <= i1;</pre>
end if;
when i2 =>
Qout_temp <= "00111000"; --2 line display
if count = "11" then
       next_state <= i3;
else
       next_state <= i2;
end if;
when i3 =>
Qout_temp <= "00001110"; --truns on display with cursor at home
if count = "11" then
       next_state <= donestate;</pre>
else
       next_state <= i3;
```

```
end if;
                        when donestate =>
                        done <= '1';
                        Qout\_temp \le (others \implies '0');
                        if done_ack = '1' then
                                next_state <= waiting;</pre>
                        else
                                next_state <= donestate;</pre>
                        end if;
               end case;
       end process running;
       timing: process(clock,reset) is
       begin
               if rising_edge(clock) then
                        Qout <= Qout_temp;</pre>
                        count <= count_temp;</pre>
                        if reset = '1' then
                                state <= waiting;
                                count_temp <= "00";
                        else
                                state <= next_state;</pre>
                                count_temp <= count_temp + "01";</pre>
                        end if;
               end if;
       end process timing;
end initial;
```

### • Simulator waveforms for LCD display Initialization:



#### **Experiment 9:** Write codes to operate the given stepper motor.

Stepper motors are electromechanical devices Which converts a digital pulses in mechanical rotation, that provide accurate incremental rotation.

The most common stepper motor uses four windings for a four-phase operation. A typical four-phase motor driving circuit is shown in Figure using an FPGA to generate the sequence logic. The clock (CLK) input synchronizes the logic and determines the speed of rotation. The motor advances one step per clock period; the angle of rotation of the shaft will depend on the particular motor. To determine the clock period, consider that the stepper motor torque increases as frequency decreases. The direction (DIR) control input changes the sequence at the outputs (PH1 to PH4) to reverse the motor direction. The enable input (EN) determines whether the motor is rotating or holding. The active low reset input (RST) initializes the circuit to ensure that the correct starting sequence is provided to the outputs.. The enhanced sequence provides increased torque but requires twice the current.



<u>Note:</u> Please go through the datasheet or Voltage and Current ratings of stepper motor and

Decide The transistor selection depends on drive current, power dissipation, and gain.(Preferably NPN Power Darlington transistors).

The series resistors should be selected to limit the FPGA current to 8 mA per output, 1/4 Watt resistors Value.

#### Typical Ratings available stepper motor are:

- 1. The four windings have a common connection to the motor supply voltage **(VS)**, typically ranges **from 5 to 30 Volts**.
- 2. Each motor phase current may range from 100 mA to as much as 10 A.

<u>Stepper motor sequencing:</u> There are several kinds of sequences that can be used to drive stepper motors. The following tables give the most common sequences for energizing the coils. Following the steps in ascending order drives the motor in one direction, going in descending order drives the motor the other way. This sequence interleaves the normal and wave sequences.

If step angle = 1.8, For One revolution 360/1.8=200 steps(In Full step mode)

If step angle = 0.9, For One revolution 360/0.9=400 steps(In Half step mode) Bipolar stepper motor will not run in Half step mode for any consult the stepper motor manufacturer.

Full step

| Steps | Q1 | Q2 | Q3 | Q4 |
|-------|----|----|----|----|
| Step0 | 1  | 0  | 1  | 0  |
| Step1 | 1  | 0  | 0  | 1  |
| Step2 | 1  | 0  | 1  | 0  |
| Step3 | 0  | 1  | 1  | 0  |

Make this sequence in Descending order motor rotates in opposite direction(This sequence will be provided by the stepper motor manufacturer).

### VHDL Code Uni-polar Stepper Motor Controller in Full step mode:

```
: SMControl.vhd
: SMControl
-- File
-- Entity
-- University : Vishweswaraia Technological University
Belgaum, Karnataka
-- Simulators : Mentor Graphics Modelsim
-- Synthesizers : Xilinx ISE
-- Target Device : XC4000 Series
-----
-- Description : Uni-polar Stepper Motor Controller in Full step ---
--The IEEE standard 1164 package, declares std logic, etc.
library IEEE:
use IEEE.Std_Logic_1164.all;
use IEEE.NUMERIC STD.all;
----- Entity Declarations -----
-- NOTE: Ask the stepping sequence from stepper motor manufacturer
      and change your VHDL code this sequence commonly used
- -
entity SMControl is
      Port (Clk,Reset,E,Dir: in std logic;
                    Sec : out std logic vector(3 downto 0)
end SMControl:
architecture Behavioral of SMControl is
      Type States is (Step_0, Step_1, Step_2, Step_3);
      Signal Next State, Current State: States;
begin
      Process( Clk, Reset, Current State )
      Begin
            if Reset = '1' then
                  Next State <= Step 0;
            elsif Clk'event and Clk = '1' then
                  Case Current State is
                        When Step 0 =>
                         Sec \leq x"A";
                        if E = '1' then
                               Next State <= Step 0;
                         else
                               If DIR = '1' then
                                     Next State <= Step 1;
                               Else
                                     Next State <= Step 3;
                               End if:
                         end if:
                         When Step 1 =>
                         Sec <= x"9":
```

if E = '1' then

```
Next_State <= Step_1;</pre>
                           else
                                   If DIR = '1' then
                                          Next State <= Step 2;
                                   Else
                                          Next State <= Step 0;
                                   End if;
                           end if;
                           When Step 2 =>
                           Sec <= x"5";
                           if E = '1' then
                                  Next State <= Step 2;
                           else
                                   If DIR = '1' then
                                          Next State <= Step 3;
                                   Else
                                          Next State <= Step 1;
                                   End if;
                           end if;
                           When Step 3 =>
                           Sec <= x"6";
                           if E = '1' then
                                  Next_State <= Step_3;</pre>
                           else
                                   If DIR = '1' then
                                         Next_State <= Step_0;</pre>
                                   Else
                                          Next_State <= Step_2;</pre>
                                   End if;
                           end if;
                           When Others =>
                            Next State <= Step 0;
                     end Case:
             end if;
      end Process;
      Process(Clk)
       Begin
             if Clk'event and clk = '1' then
                     Current State <= Next State;
             end if;
      end process;
end Behavioral;
```

### State machine Diagram according to step changes:



# <u>Simulator waveforms for Uni-polar Stepper Motor Controller in Full step mode:</u>

