

### **Counters**

XST is able to recognize counters with the following control signals.

- Asynchronous Set/Clear
- Synchronous Set/Clear
- Asynchronous/Synchronous Load (signal and/or constant)
- Clock Enable
- Modes (Up, Down, Up/Down)
- · Mixture of all of the above

HDL coding styles for the following control signals are equivalent to the ones described in "Registers" in this chapter.

- Clock
- Asynchronous Set/Clear
- Synchronous Set/Clear
- Clock Enable

Moreover, XST supports both unsigned and signed counters.

## Log File

The XST log file reports the type and size of recognized counters during the Macro Recognition step.

Note: During synthesis, XST decomposes Counters on Adders and Registers if they do not contain synchronous load signals. This is done to create additional opportunities for timing optimization. Because of this, counters reported during the Macro Recognition step and in the overall statistics of recognized macros may not appear in the final report. Adders/registers are reported instead.

### **Related Constraints**

There are no related constraints available.

## 4-bit Unsigned Up Counter with Asynchronous Clear

The following table shows pin definitions for a 4-bit unsigned up counter with an asynchronous clear.

| IO Pins | Description                      |
|---------|----------------------------------|
| С       | Positive-Edge Clock              |
| CLR     | Asynchronous Clear (active High) |
| Q[3:0]  | Data Output                      |

#### VHDL Code

Following is VHDL code for a 4-bit unsigned up counter with an asynchronous clear.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
-- 4-bit unsigned up counter with an asynchronous clear.
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic unsigned.all;
entity counters 1 is
    port(C, CLR : in std logic;
        Q : out std logic vector(3 downto 0));
end counters 1;
architecture archi of counters 1 is
    signal tmp: std logic vector(3 downto 0);
begin
    process (C, CLR)
    begin
        if (CLR='1') then
            tmp <= "0000";
        elsif (C'event and C='1') then
            tmp \le tmp + 1;
        end if;
    end process;
    Q \le tmp;
end archi;
```

## Verilog Code

Following is the Verilog code for a 4-bit unsigned up counter with asynchronous clear.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
// // 4-bit unsigned up counter with an asynchronous clear. // module v_counters_1 (C, CLR, Q);
```

```
input C, CLR;
output [3:0] Q;
reg [3:0] tmp;

always @(posedge C or posedge CLR)
begin
    if (CLR)
        tmp <= 4'b0000;
    else
        tmp <= tmp + 1'b1;
end

assign Q = tmp;
endmodule</pre>
```

## 4-bit Unsigned Down Counter with Synchronous Set

The following table shows pin definitions for a 4-bit unsigned down counter with a synchronous set.

| IO Pins | Description                   |
|---------|-------------------------------|
| С       | Positive-Edge Clock           |
| S       | Synchronous Set (active High) |
| Q[3:0]  | Data Output                   |

### VHDL Code

Following is the VHDL code for a 4-bit unsigned down counter with a synchronous set.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
-- 4-bit unsigned down counter with a synchronous set.
library ieee;
use ieee.std logic 1164.all;
use ieee.std_logic_unsigned.all;
entity counters_2 is
    port(C, S : in std_logic;
         Q : out std_logic_vector(3 downto 0));
end counters 2;
architecture archi of counters 2 is
    signal tmp: std logic vector(3 downto 0);
begin
    process (C)
    begin
        if (C'event and C='1') then
            if (S='1') then
                tmp <= "1111";
            else
                tmp <= tmp - 1;
            end if;
        end if;
```

```
end process;

Q <= tmp;
end archi;</pre>
```

### Verilog Code

Following is the Verilog code for a 4-bit unsigned down counter with synchronous set.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
//
// 4-bit unsigned down counter with a synchronous set.
//
module v_counters_2 (C, S, Q);
  input C, S;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C)
  begin
    if (S)
       tmp <= 4'b1111;
    else
       tmp <= tmp - 1'b1;
  end
  assign Q = tmp;
endmodule</pre>
```

# 4-bit Unsigned Up Counter with Asynchronous Load from Primary Input

The following table shows pin definitions for a 4-bit unsigned up counter with an asynchronous load from the primary input.

| IO Pins | Description                     |
|---------|---------------------------------|
| С       | Positive-Edge Clock             |
| ALOAD   | Asynchronous Load (active High) |
| D[3:0]  | Data Input                      |
| Q[3:0]  | Data Output                     |

#### VHDL Code

Following is the VHDL code for a 4-bit unsigned up counter with an asynchronous load from the primary input.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples">ftp://ftp.xilinx.com/pub/documentation/misc/examples</a> v7.zip

```
-- 4-bit Unsigned Up Counter with Asynchronous Load from Primary Input
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic unsigned.all;
entity counters 3 is
   port(C, ALOAD : in std logic;
         D : in std_logic_vector(3 downto 0);
         Q : out std_logic_vector(3 downto 0));
end counters 3;
architecture archi of counters_3 is
   signal tmp: std logic vector(3 downto 0);
   process (C, ALOAD, D)
        if (ALOAD='1') then
           tmp <= D;
        elsif (C'event and C='1') then
           tmp <= tmp + 1;
        end if;
    end process;
   Q \le tmp;
end archi;
```

## Verilog Code

Following is the Verilog code for a 4-bit unsigned up counter with an asynchronous load from the primary input.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
//
// 4-bit Unsigned Up Counter with Asynchronous Load from Primary Input
//

module v_counters_3 (C, ALOAD, D, Q);
  input C, ALOAD;
  input [3:0] D;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C or posedge ALOAD)
  begin
    if (ALOAD)
       tmp <= D;
    else
       tmp <= tmp + 1'b1;
  end

  assign Q = tmp;
</pre>
```

endmodule

.

## 4-bit Unsigned Up Counter with Synchronous Load with a Constant

The following table shows pin definitions for a 4-bit unsigned up counter with a synchronous load with a constant.

| IO Pins | Description                    |
|---------|--------------------------------|
| С       | Positive-Edge Clock            |
| SLOAD   | Synchronous Load (active High) |
| Q[3:0]  | Data Output                    |

### VHDL Code

Following is the VHDL code for a 4-bit unsigned up counter with a synchronous load with a constant.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
÷
-- 4-bit Unsigned Up Counter with Synchronous Load with a Constant
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
entity counters 4 is
    port(C, SLOAD : in std logic;
        Q : out std_logic_vector(3 downto 0));
end counters 4;
architecture archi of counters_4 is
    signal tmp: std logic vector(3 downto 0);
begin
    process (C)
    begin
        if (C'event and C='1') then
            if (SLOAD='1') then
                tmp <= "1010";
                tmp \le tmp + 1;
            end if;
        end if;
    end process;
    Q \ll tmp;
end archi;
```

## Verilog Code

Following is the Verilog code for a 4-bit unsigned up counter with a synchronous load with a constant.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
//
// 4-bit Unsigned Up Counter with Synchronous Load with a Constant
//
module v_counters_4 (C, SLOAD, Q);
  input C, SLOAD;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C)
  begin
    if (SLOAD)
       tmp <= 4'b1010;
    else
       tmp <= tmp + 1'b1;
  end
  assign Q = tmp;
endmodule</pre>
```

# 4-bit Unsigned Up Counter with Asynchronous Clear and Clock Enable

The following table shows pin definitions for a 4-bit unsigned up counter with an asynchronous clear and a clock enable.

| IO Pins | Description                      |
|---------|----------------------------------|
| С       | Positive-Edge Clock              |
| CLR     | Asynchronous Clear (active High) |
| CE      | Clock Enable                     |
| Q[3:0]  | Data Output                      |

### **VHDL** Code

•

Following is the VHDL code for a 4-bit unsigned up counter with an asynchronous clear and a clock enable.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from ftp://ftp.xilinx.com/pub/documentation/misc/examples v7.zip

```
--
-- 4-bit Unsigned Up Counter with Asynchronous Clear and Clock Enable
--
library ieee;
use ieee.std_logic_1164.all;
```

7 of 13

```
use ieee.std_logic_unsigned.all;
entity counters 5 is
   port(C, CLR, CE : in std logic;
       Q : out std logic vector(3 downto 0));
end counters_5;
architecture archi of counters 5 is
    signal tmp: std_logic_vector(3 downto 0);
begin
    process (C, CLR)
    begin
        if (CLR='1') then
            tmp <= "0000";
        elsif (C'event and C='1') then
           if (CE='1') then
               tmp <= tmp + 1;
            end if;
        end if;
    end process;
    Q \ll tmp;
end archi;
```

## Verilog Code

Following is the Verilog code for a 4-bit unsigned up counter with an asynchronous clear and a clock enable.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from ftp://ftp.xilinx.com/pub/documentation/misc/examples v7.zip

```
//
// 4-bit Unsigned Up Counter with Asynchronous Clear and Clock Enable
//
module v_counters_5 (C, CLR, CE, Q);
  input C, CLR, CE;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C or posedge CLR)
  begin
    if (CLR)
       tmp <= 4'b0000;
    else if (CE)
       tmp <= tmp + 1'b1;
  end
  assign Q = tmp;
endmodule</pre>
```

# 4-bit Unsigned Up/Down counter with Asynchronous Clear

The following table shows pin definitions for a 4-bit unsigned up/down counter with an asynchronous clear.

| IO Pins | Description                      |
|---------|----------------------------------|
| С       | Positive-Edge Clock              |
| CLR     | Asynchronous Clear (active High) |
| UP_DOWN | up/down count mode selector      |
| Q[3:0]  | Data Output                      |

#### VHDL Code

Following is the VHDL code for a 4-bit unsigned up/down counter with an asynchronous clear.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
-- 4-bit Unsigned Up/Down counter with Asynchronous Clear
library ieee;
use ieee.std_logic_1164.all;
use ieee.std logic unsigned.all;
entity counters_6 is
    port (C, CLR, UP DOWN : in std logic;
        Q : out std_logic_vector(3 downto 0));
end counters 6;
architecture archi of counters 6 is
    signal tmp: std logic vector(3 downto 0);
begin
    process (C, CLR)
    begin
        if (CLR='1') then
            tmp <= "0000";
        elsif (C'event and C='1') then
            if (UP_DOWN='1') then
                tmp \le tmp + 1;
            else
                tmp <= tmp - 1;
            end if;
        end if;
    end process;
    Q \le tmp;
end archi;
```

## Verilog Code

Following is the Verilog code for a 4-bit unsigned up/down counter with an asynchronous clear.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples\_v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples\_v7.zip</a>

•

```
// 4-bit Unsigned Up/Down counter with Asynchronous Clear
module v_counters_6 (C, CLR, UP_DOWN, Q);
    input C, CLR, UP_DOWN;
    output [3:0] Q;
    reg [3:0] tmp;
    always @(posedge C or posedge CLR)
    begin
        if (CLR)
           tmp <= 4'b0000;
        else if (UP DOWN)
                tmp <= tmp + 1'b1;
            else
                tmp <= tmp - 1'b1;
    end
    assign Q = tmp;
endmodule
```

# 4-bit Signed Up Counter with Asynchronous Reset

The following table shows pin definitions for a 4-bit signed up counter with an asynchronous reset.

| IO Pins | Description                      |
|---------|----------------------------------|
| С       | Positive-Edge Clock              |
| CLR     | Asynchronous Clear (active High) |
| Q[3:0]  | Data Output                      |

### VHDL Code

Following is the VHDL code for a 4-bit signed up counter with an asynchronous reset.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from ftp://ftp.xilinx.com/pub/documentation/misc/examples v7.zip

10 of 13

```
process (C, CLR)
begin
    if (CLR='1') then
        tmp <= "0000";
    elsif (C'event and C='1') then
        tmp <= tmp + 1;
    end if;
end process;

Q <= tmp;
end archi;</pre>
```

## Verilog Code

Following is the Verilog code for a 4-bit signed up counter with an asynchronous reset.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip">ftp://ftp.xilinx.com/pub/documentation/misc/examples-v7.zip</a>

```
//
// 4-bit Signed Up Counter with Asynchronous Reset
//
module v_counters_7 (C, CLR, Q);
  input C, CLR;
  output signed [3:0] Q;
  reg signed [3:0] tmp;

  always @ (posedge C or posedge CLR)
  begin
    if (CLR)
       tmp <= 4'b0000;
  else
       tmp <= tmp + 1'b1;
  end
  assign Q = tmp;
endmodule</pre>
```

# 4-bit Signed Up Counter with Asynchronous Reset and Modulo Maximum

The following table shows pin definitions for a 4-bit signed up counter with an asynchronous reset and a modulo maximum.

| IO Pins | Description                      |
|---------|----------------------------------|
| С       | Positive-Edge Clock              |
| CLR     | Asynchronous Clear (active High) |
| Q[7:0]  | Data Output                      |

### VHDL Code

Following is the VHDL code for a 4-bit signed up counter with an asynchronous reset and a maximum using the VHDL mod function.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from ftp://ftp.xilinx.com/pub/documentation/misc/examples v7.zip

```
÷
-- 4-bit Signed Up Counter with Asynchronous Reset and Modulo Maximum
library ieee;
use ieee.std_logic_1164.all;
use ieee.std logic arith.all;
entity counters 8 is
    generic (MAX : integer := 16);
    port(C, CLR : in std logic;
         Q : out integer range 0 to MAX-1);
end counters 8;
architecture archi of counters 8 is
    signal cnt : integer range 0 to MAX-1;
    process (C, CLR)
    begin
        if (CLR='1') then
           cnt <= 0;
        elsif (rising edge(C)) then
           cnt <= (cnt + 1) mod MAX ;</pre>
        end if;
    end process;
    Q <= cnt;
end archi;
```

## Verilog Code

Following is the Verilog code for a 4-bit signed up counter with an asynchronous reset and a modulo maximum.

These coding examples are accurate as of the date of publication. You can download any updates to these examples from <a href="ftp://ftp.xilinx.com/pub/documentation/misc/examples">ftp://ftp.xilinx.com/pub/documentation/misc/examples</a> v7.zip

### **Related Constraints**

There are no related constraints available.



www.xilinx.com

13 of 13