#### 8051 Microcontroller



## Microprocessor Based System

CPU
External RAM, ROM, I/O
(No internal RAM, ROM, I/O ports in the CPU)



#### Microcontroller

- A smaller computer on a CHIP
- On-chip RAM, ROM, I/O Ports, Timer, Serial Controller...
- Example: Motorola's 6811, Intel's 8051, Atmel 32



# Microprocessor vs. Microcontroller Microprocessor Microcontroller

- CPU is stand-alone, RAM, ROM, I/O, timer are separate
- Designer can decide on the amount of ROM, RAM and I/O ports.
- Expansive
- Versatility
- General-purpose

- CPU, RAM, ROM, I/O and timer are all on a single chip
- Fixed amount of on-chip ROM, RAM, I/O ports
- Not Expansive
- Single-purpose
- Special Purpose.

## μC based Embedded Systems

- Special purpose computer system usually completely inside the device it controls
- Has specific requirements and performs predefined tasks
- Cost reduction compared to general purpose processor
- Different design criteria
  - Performance
  - Reliability
  - Availability
  - Safety

# Embedded Systems Examples



## Examples



## **Harvard Architecture**



In Harvard Architecture the data and instructions are stored in separate memory units each with their own bus.

#### Advantages:

- Speeding up the data transfer rate,
- Permits the designer to implement different bus widths and word sizes for program and data memory space.

## 8051 CPU Operation

- 1.Features
- 2.Pin Diagram
- 3.Block Diagram

#### 8051 Microcontroller

- Intel introduced 8051, referred as MCS-51, in 1981.
- The 8051 is an 8-bit processor
  - The CPU can work on only 8 bits of data at a time
- The 8051 became widely popular after allowing other manufactures to make and market any flavor of the 8051.

#### Features of 8051

```
8 bit Processor
4KB Internal ROM
128 Bytes Internal RAM
Four 8 BIT I/O PORTS (32 I/O LINES)
Two 16 Bit Timers/Counters
On Chip Full Duplex UART for Serial Communication
5 Vector Interrupts (2 External, 3 Internal -
    Timer0, Timer1, Serial)
On Chip Clock Oscillator
16 bit Address bus
    64k External Code Memory
    64k External Data Memory
16-bit program counter to access external Code Memory and
16 bit Data Pointer to access external Data Memory
128 user defined flags
32 General Purpose Registers each of 8 bits
```

#### 8051 Family

- The 8051 is a subset of the 8052
- The 8031 is a ROM-less 8051
  - Add external ROM to it
  - You lose two ports, and leave only 2 ports for I/O operations

| Feature                              | 8051 | 8052 | 8031 |
|--------------------------------------|------|------|------|
| ROM (on-chip program space in bytes) | 4K   | 8K   | 0K   |
| RAM (bytes)                          | 128  | 256  | 128  |
| Timers                               | 2    | 3    | 2    |
| I/O pins                             | 32   | 32   | 32   |
| Serial port                          | 1    | 1    | 1    |
| Interrupt sources                    | 6    | 8    | 6    |

## Pin Diagram



## **Block Diagram of 8051**





### Pin Description of the 8051

- 8051 family members (e.g., 8751, 89C51, 89C52, DS89C4x0)
  - Have 40 pins dedicated for various functions such as I/O, RD, WR, address, data, and interrupts.
  - Come in different packages, such as
    - DIP(dual in-line package),
    - QFP(quad flat package), and
    - LLC(leadless chip carrier)
- Some companies provide a 20-pin version of the 8051 with a reduced number of I/O ports for less demanding applications

#### XTAL1 and XTAL2

- The 8051 has an on-chip oscillator but requires an external crystal to run it
  - A quartz crystal oscillator is connected to inputs XTAL1 (pin19) and XTAL2 (pin18)
  - The quartz crystal oscillator also needs two capacitors of 30 pF value
  - The original 8051 operates at 12 MHZ



#### XTAL1 and XTAL2 .....

- If you use a frequency source other than a crystal oscillator, such as a TTL oscillator:
  - It will be connected to XTAL1
  - XTAL2 is left unconnected



#### **RST**

- RESET pin is an input and is active high (normally low)
- Upon applying a high pulse to this pin, the microcontroller will reset and terminate all activities
- This is often referred to as a power-on reset
- Activating a power-on reset will cause all values in the registers to be lost

| RESET value of some 8051 registers |  |          |             |
|------------------------------------|--|----------|-------------|
|                                    |  | Register | Reset Value |
|                                    |  | PC       | 0000        |
| we must place                      |  | DPTR     | 0000        |
| the first line of source code in   |  | ACC      | 00          |
|                                    |  | PSW      | 00          |
| ROM location 0                     |  | SP       | 07          |
|                                    |  | В        | 00          |
|                                    |  | P0-P3    | FF          |

#### EA'

- EA', "external access", is an input pin and must be connected to Vcc or GND
- The 8051 family members all come with on-chip ROM to store programs and also have an external code and data memory.
- Normally EA pin is connected to Vcc (Internal Access)
- EA pin must be connected to GND to indicate that the code or data is stored externally.

#### **PSEN'** and ALE

- PSEN, "program store enable", is an output pin
- This pin is connected to the OE pin of the external memory.
- For External Code Memory, PSEN' = 0
- For External Data Memory, PSEN' = 1
- ALE pin is used for demultiplexing the address and data.

#### I/O Port Pins



The four 8-bit I/O ports P0, P1, P2 and P3 each uses 8 pins.

All the ports upon RESET are configured as output.

#### Port 0



- Port 0 is also designated as AD0-AD7.
- When connecting an 8051 to an external memory, port 0 provides both address and data.
- The 8051 multiplexes address and data through port 0 to save pins.
- ALE indicates if P0 has address or data.
  - When ALE=0, it provides data D0-D7
  - When ALE=1, it has address A0-A7

#### Port 1 and Port 2

- In 8051-based systems with no external memory connection:
  - Both P1 and P2 are used as simple I/O.
- In 8051-based systems with external memory connections:
  - Port 2 must be used along with P0 to provide the 16-bit address for the external memory.
  - P0 provides the lower 8 bits via A0 A7.
  - P2 is used for the upper 8 bits of the 16-bit address, designated as A8 -A15, and it cannot be used for I/O.



## Port 3

|        |                 |     | _        |                                         |
|--------|-----------------|-----|----------|-----------------------------------------|
| P3 Bit | <b>Function</b> | Pin |          | Cario 1                                 |
| P3.0   | RxD             | 10  | ]/       | Serial communications                   |
| P3.1   | TxD             | 11  | <u> </u> | External                                |
| P3.2   | INT0            | 12  | \/       | interrupts                              |
| P3.3   | INT1            | 13  | <u></u>  |                                         |
| P3.4   | T0              | 14  | ]/       | Timers                                  |
| P3.5   | T1              | 15  | <u></u>  | Dead/White signals                      |
| P3.6   | WR              | 16  | ]/       | Read/Write signals of external memories |
| P3.7   | RD              | 17  | <u></u>  |                                         |



## 8051 Memory Structure



**Program Memory** 

**Data Memory** 

## 8051 RAM with addresses



## 8051 Register Bank Structure

| Bank →      |    |    |    |    |    |    |    |           |
|-------------|----|----|----|----|----|----|----|-----------|
| Bank →      | R0 | R1 | R2 | R3 | R4 | R5 | R6 | <b>R7</b> |
| 2<br>Bank → | R0 | R1 | R2 | R3 | R4 | R5 | R6 | <b>R7</b> |
| Bank →      |    |    |    |    |    |    |    |           |

# 8051 Register Banks with address

|    | Register<br>bank 0 | Register<br>bank 1 |    |    | Register<br>bank 2 |    | Register<br>bank 3 |  |  |
|----|--------------------|--------------------|----|----|--------------------|----|--------------------|--|--|
| 00 | R0                 | 08                 | R0 | 10 | R0                 | 18 | R0                 |  |  |
| 01 | R1                 | 09                 | R1 | 11 | R1                 | 19 | R1                 |  |  |
| 02 | R2                 | 0A                 | R2 | 12 | R2                 | 1A | R2                 |  |  |
| 03 | R3                 | 0B                 | R3 | 13 | R3                 | 1B | R3                 |  |  |
| 04 | R4                 | 0C                 | R4 | 14 | R4                 | 1C | R4                 |  |  |
| 05 | R5                 | 0D                 | R5 | 15 | R5                 | 1D | R5                 |  |  |
| 06 | R6                 | 0E                 | R6 | 16 | R6                 | 1E | R6                 |  |  |
| 07 | R7                 | 0F                 | R7 | 17 | R7                 | 1F | R7                 |  |  |



Figure C.3 80C51 programming model

## 8051 Addressing Modes

 The CPU can access data in various ways, which are called addressing modes

- 1. Immediate
- 2. Register
- 3. Direct
- 4. Register indirect
- 5. External Direct