

# LogiCORE IP Spartan-6 FPGA GTP Transceiver Wizard v1.9

DS713 (v1.9) March 1, 2011

**Product Specification** 

#### Introduction

The LogiCORE<sup>TM</sup> IP GTP Transceiver Wizard automates the task of creating HDL wrappers to configure the high-speed serial GTP transceivers in the Spartan<sup>®</sup>-6 LXT FPGAs.

The menu-driven interface allows one or more GTP transceivers to be configured using pre-defined templates for popular industry standards, or from scratch, to support a wide variety of custom protocols. The Wizard produces a wrapper, an example design, and a testbench for rapid integration and verification of the serial interface with your custom function.

#### **Features**

- Creates customized HDL wrappers to configure Spartan-6 family GTP transceivers
- Users can configure Spartan-6 family GTP transceivers to conform to industry standard protocols using predefined templates, or tailor the templates for custom protocols
- Templates include support for the following specifications: CPRI<sup>TM</sup>, DisplayPort, Gigabit Ethernet, HD-SDI, OBSAI, PCI EXPRESS<sup>®</sup> (PCIe <sup>®</sup>) generation I, Serial RapidIO, XAUI, Aurora 8B/10B, SATA 1.5 Gb/s, and SATA 3 Gb/s
- Automatically configures analog settings
- Each custom wrapper includes example design, testbench; and both implementation and simulation scripts
- Included at no additional charge with ISE <sup>®</sup> Design Suite software. Access the GUI for this Wizard from the ISE CORE Generator<sup>TM</sup> software

| LogiCORE IP Facts Table                   |                                                                                                                  |     |               |               |                            |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|---------------|---------------|----------------------------|
| Wizard Specifics                          |                                                                                                                  |     |               |               |                            |
| Supported<br>Device Family <sup>(1)</sup> | Spartan-6 LXT FPGAs (2)                                                                                          |     |               |               |                            |
| Supported User<br>Interfaces              |                                                                                                                  |     |               | No            | ot Applicable              |
|                                           | Resources                                                                                                        |     |               | Frequency     |                            |
| Configuration                             | LUTs                                                                                                             | FFs | DSP<br>Slices | Block<br>RAMs | Max. Freq.                 |
| Config1                                   | Not Applicable                                                                                                   |     |               |               |                            |
| Provided with Wizard                      |                                                                                                                  |     |               |               |                            |
| Documentation                             |                                                                                                                  |     |               |               | Specification tarted Guide |
| Design Files                              |                                                                                                                  |     |               | Verilo        | g and VHDL                 |
| Example<br>Design                         |                                                                                                                  |     |               | Verilo        | g and VHDL                 |
| Testbench                                 |                                                                                                                  |     |               | Verilo        | g and VHDL                 |
| Constraints File                          | Synthesis Constraints File                                                                                       |     |               |               |                            |
| Simulation<br>Model                       |                                                                                                                  |     |               | Verilo        | g and VHDL                 |
| Tested Design Tools                       |                                                                                                                  |     |               |               |                            |
| Design Entry<br>Tools                     | CORE Generator™ tool                                                                                             |     |               |               |                            |
| Simulation                                | ISim 13.1<br>Mentor Graphics ModelSim 6.6d<br>Cadence IES <sup>(3)</sup> 10.2<br>Synopsys VCS and VCS MX 2010.06 |     |               |               |                            |
| Synthesis Tools                           | XST 13.1<br>Synopsys Synplify Pro D-2010.03                                                                      |     |               |               |                            |
| Support                                   |                                                                                                                  |     |               |               |                            |
| Provided by Xilinx, Inc.                  |                                                                                                                  |     |               |               |                            |

#### Notes:

- For a complete listing of supported devices, see the release notes for this Wizard.
- 2. For more information on the Spartan-6 devices, see the *Spartan-6 Family Overview* [Ref 1]
- 3. Cadence Incisive Enterprise Simulator (IES)

© Copyright 2009-2011. Xilinx, Inc. XILINX, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. CPRI is a trademark of Siemens AG. PCI, PCI Express, PCIe, and PCI-X are trademarks of PCI-SIG. All other trademarks are the property of their respective owners..



## **Functional Overview**

Figure 1 outlines the steps required to configure GTP transceivers using the Wizard. Start the CORE Generator<sup>TM</sup> software and select the GTP Transceiver Wizard, then follow the chart to configure the transceivers and generate a wrapper that includes an accompanying example design.

- If you use an existing template with no changes, click Generate.
- If you are modifying a standard template or starting from scratch, proceed through the Wizard and adjust the settings as needed.



Figure 1: GTP Wizard Configuration Step

See the *Spartan-6 FPGA GTP Transceivers User Guide* [Ref 3] for details on the various transceiver features and parameters available.



# Structure of the Example Design and Testbench

Figure 2 illustrates the structure of the example design and testbench generated with the GTP wrapper.



Figure 2: Structure of the Example Design and Testbench

The following files are provided to demonstrate how to simulate the configured transceiver:

- 1. GTP Wrapper, which includes:
  - The specific gigabit transceiver configuration parameters set using the Wizard.
  - GTPA1\_DUAL Transceiver selected using the Wizard.
- 2. Example Design illustrating modules required to simulate the wrapper. The components are:
  - FRAME\_GEN Module: Generates a user-definable data stream for simulation analysis.
  - FRAME\_CHECK Module: Tests for correct transmission of data stream for simulation analysis.
- 3. Testbench: Top-level testbench demonstrating how to stimulate the design.

# Support

Xilinx provides technical support for this LogiCORE product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY.

# **Ordering Information**

The Spartan-6 FPGA GTP Transceiver Wizard is provided free of charge under the terms of the <u>Xilinx End User License Agreement</u>. The Wizard can be generated by the Xilinx<sup>®</sup> ISE CORE Generator software, which is a standard component of the Xilinx ISE Design Suite. This version of the Wizard can be generated using the ISE CORE Generator system v13.1. For more information, please visit the <u>Architecture Wizards web page</u>.

Information about additional Xilinx LogiCORE modules is available at the Xilinx IP Center. For pricing and availability of other Xilinx LogiCORE modules and software, please contact your local Xilinx sales representative.



## References

- 1. <u>DS160</u>: Spartan-6 Family Overview
- 2. <u>UG546</u>: LogiCORE IP Spartan-6 FPGA GTP Transceiver Wizard v1.9 Getting Started Guide for a general overview of the wrapper creation procedure.
- 3. UG386: Spartan-6 FPGA GTP Transceivers User Guide

# **Revision History**

The following table shows the revision history for this document:

| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                |  |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 04/24/09 | 1.1     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                 |  |
| 06/24/09 | 1.2     | Wizard v1.2 release.                                                                                                                                                                                                                                                                                                    |  |
| 09/16/09 | 1.3     | Wizard v1.3 release.                                                                                                                                                                                                                                                                                                    |  |
| 12/02/09 | 1.4     | Wizard v1.4 release.                                                                                                                                                                                                                                                                                                    |  |
| 04/19/10 | 1.5     | Wizard v1.5 release. Added support for SATA 3 Gb/s. Added Ordering Information.                                                                                                                                                                                                                                         |  |
| 07/23/10 | 1.6     | Wizard v1.6 release.                                                                                                                                                                                                                                                                                                    |  |
| 09/21/10 | 1.7     | Wizard v1.7 release.                                                                                                                                                                                                                                                                                                    |  |
| 12/14/10 | 1.8     | Wizard v1.8 release.                                                                                                                                                                                                                                                                                                    |  |
| 03/01/11 | 1.9     | Wizard v1.9 release. Updated Wizard and tools versions. Added Wizard's availability and location in Features. Changed title of "Wrapper Overview" section to Structure of the Example Design and Testbench and replaced its text. Removed component numbers from and renamed Figure 2. Minor typographical corrections. |  |

#### **Notice of Disclaimer**

Xilinx is providing this product documentation, hereinafter "Information," to you "AS IS" with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You are responsible for obtaining any rights you may require for any implementation based on the Information. All specifications are subject to change without notice. XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE INFORMATION OR ANY IMPLEMENTATION BASED THEREON, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Except as stated herein, none of the Information may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx.