## PIN CONTROLLER - MEDIATEK PIN CONTROLLER - QUALCOMM

DMA GENERIC OFFLOAD ENGINE SUBSYSTEM

PIN CONTROL SUBSTITUTION SEMI ARBUNGCTROUS TRANSFERS/TRANSFORMS (IOAT) API

ARM/NOMADIK/U300/Ux50RMRGHHJERJHJRESHKRAACPETECWARIINE SUPPORT

O SUBSYSTEM AND DRIVERS MULTIMEDIA CARGEOURG DECIMEROSTITOUN SROAMERSINICER PASE SEEMCI) DRIVER FREESCALE SOC DRIVERS ANALOG DEVICES INC IIO DRIVERS SERIAL DRIVERS Hyper-V CORE AND DRIVERS KERNEL VIRTUAL MACHINE FOR MIPS (KVM/mips) CLOCKSOURGE CLOCKS THE CONTROL OF THE COURSE COURSE CONTROL OF THE COURSE COURSE CONTROL OF THE COURSE C BROADCOM BCM63XX ARM ARCHITECTURE
PCINATIVE HOST BRIDGE AND ENDPOINT DRIVERS BROADCOM IP TTY LAYER PCI SUBSYSTEM INPUT (KEYBOARD) HEMSPERSONS MRS VSSERHORINEWORK DRM DRIVERS FOR OR MERSONS LIS HAMMEWORK REMOTE PROFESSION HID CORE LAYER ARCHITECTURE A ARMIROCKCHD SSC SUPPORT ARCHITECTURE SUPPORT ARCHITECTURE SUPPORT ARCHITECTURE ARCHITECTURE ARCHITECTURE SUPPORT ARCHITE ARM/FREESCALE L TEGRA MECHIGEOTURE GERMAN BEBLUETUR GERMANDORK
OCHIP DHIVERS SUBSYSTEM HOST DRIVERS
RENESAS CHEST BRIVERS
RENE DRM DRIVERS FOR EXYNOS MEMORY SAMSUNG SOC CLOCK DRIVERS OPEN FIRMWARE AND FEATTENED DEVICE THE BINDINGS ARMZYNOTOROGICED LIBE DRIVERS ARM/SAMSUNG EXYNOS ARM ARCHITECTURES CPU FREQUENCY SCALING FRAMEWORK