## **ISA**

Components: processor, I/O, mem, and network.

ISA: formal specification of the instruction set that is implemented in the machine hardware.

1. Simplicity favours regularity; 2. Smaller is faster; 3. Make the common case fast; 4. Good design demands good compromises;

Important registers:

(ra: usually PC + 4); (sp: must be aligned to 4 bytes); (gp: holds the base address of global variables)

## Arithmetic

rs1 and rs2 fields kept in the same place: imm field in S-type separated

destination = source1 op source2

In I format, values range:  $-2^{11}$  to  $2^{11} - 1$ .

Load 32 bits:

lui t0, 1010 1010 1010 1010 1010b

ori t0, t0, 1010 1010 1010b

logical shift: fill the vacancy with zeros

slli t2, s0, 8 # t2 = s0 << 8 bits

srli t2, s0, 8 # t2 = s0 >> 8 bits

lw t0, 4(s3) # load word from mem to reg

sw t0, 8(s3) # store word from reg to mem

(loaded or stored using a 5-bit address)

NOTE: Address is byte-base: increment 4 when accessing reg

Little Endian: rightmost byte is the most significant byte.

1b places the byte from mem into the rightmost 8 bits of the dest reg and signed extension.

lb t0, 1(s3) # load byte from memory

sb t0, 6(s3) # store byte to memory

stack grows from high address to low address

 $2\mbox{'s}$  complement: complement all the bits and then add 1

 $6 = 00... \ 0110_2 \Rightarrow 11... \ 1001_2 + 1 \Rightarrow 11... \ 1010 = -6$ whit signed binary:  $[2^{n-1} - 1, 2^{n-1}]$ 

*n*-bit signed binary:  $[2^{n-1} - 1, -2^{n-1}]$ 

 $\mathbf{ALU}$ 

32-bit signed numbers: range from  $2^{31} - 1$  to  $-2^{31}$ 

If the bit string represents address: 0 to  $2^{32} - 1$ .

Sign extension copies the most significant bit into the other bits to preserve the sign of the number.

Ripple Carry Adder: connect all adders in sequence, slow because each bit's carry-out depends on the previous bit's carry-in, leading to a cumulative delay.

Overflow: adding two positive numbers yields a negative / adding two negative numbers gives a positive / subtracting a negative from a positive gives a negative / subtracting a positive from a negative gives a positive.

mul: 32-bit  $\times$  32-bit multiplication and places the lower 32 bits in the destination register. mulh, mulhu, and mulhsu perform the same multiplication but return the upper 32 bits of the full 64-bit product.

Logical shifts fill with zeros, while arithmetic right shifts fill with the sign bit.

Floating  $\underbrace{6.6254}_{\text{Mantissa (always +)}} \times \underbrace{10}_{\text{Base}}^{-27} \Longleftrightarrow \pm 1.M \times 2^{E'-127}$ 

Structure: S — E' — M

S: Sign bit; E': 8-bit signed exponent; M: mantissa

e.g.  $400000_{16}$  in decimal

2. Sign bit (0): Positive (+)

3. Exponent:  $10000001_2 - 127 = 129 - 127 = 2$ 

4. Mantissa: 1.10000000000... =  $1 + 1 \times 2^{-1} = 1.5$ 

Result:  $1.5 \times 2^2 = 6$ 

e.g.  $-0.5_{10}$  in binary

1. Sign bit: 1

2. Mantissa:  $0.5 = 1.0 \times 2^{-1}$ 

3. Exponent: 127 - 1 = 126 = 01111110

ber, which is  $\pm 0.M \times 2^{-13}$ ; E = 1...1, M = 0:  $\pm \infty$ , depending on the sign; E = 1...1,  $M \neq 0$ : NaN (Not a Number).

Datapath

combinational: ALU; state: memory

The partition of imm field: align the imm with other instruction types - more efficient implementation of control units.

The instruction is decoded in the path between the Instruction Memory and Register File.

## Pipeline

clock cycle: timed to accommodate the slowest instruction: instr take same amount of time

CPU time =  $CPI \times CC \times IC$ , CPI = cycles per instruction,

CC = clock cycle time, IC = instruction count.

IF: Instruction fetch and PC update

ID: Instruction decode and register file read

EXE: Execution or address calculation

MEM: Data memory access (only in loads and stores)

WB: Write the result data back into the register file instruction latency (time from start of instr to completion) is not reduced.

State registers - between pipeline stage. Register: flip-flop, data moves in at rising edge

Structural hazards: conflicts in the use of a resource

- ${\mbox{-}}$  separating instruction and data memories
- reads in the 2nd half of the cycle and writes in the 1st half