### Dongjoon(DJ) Park

R315, 200 South 33rd Street, Philadelphia, PA

moon5756@gmail.com

215-240-2547

https://dj-park.github.io/

Updated: December 26, 2023

**EDUCATION** 

### Ph.D. in ESE, University of Pennsylvania

Aug'16-Jul'18, Aug'21-Present

Advisor: Prof. André DeHon

Research Interests: Tools for FPGAs, FPGA design methodology

### B.S. in ECE, Carnegie Mellon University

Aug'12-Dec'15

Recipient of David Tuma Project Award – Best ECE Capstone Project Award Graduated with University Honors

ACADEMIC RESEARCH

### Software-like FPGA Development [1]

Feb'23-Present

Advisor: Prof. André DeHon, University of Pennsylvania

- Fast incremental refinement for FPGA designs, iterating initial design points with parallel compilations
- Created a multiple-clock system with a NoC (400MHz) and compute kernels (200–400MHz)
- Designed a runtime bottleneck identification for HLS dataflow designs using FIFO full/empty counters
- Utilized ML-based classifiers to reduce resource fragmentation for separate FPGA compile technique
- Improved application latency  $2.2-12.7\times$  while Design Space Exploration time by  $1.3-2.7\times$

### Network-on-a-Chip (NoC) on FPGA [2]

Sep'22-Jan'23

Advisor: Prof. André DeHon, University of Pennsylvania

- Proposed a novel asymmetric Butterfly Fat Tree NoC in Verilog that excels in unbalanced traffic
- Analyzed throughput and worst case latency in realistic graph workloads and synthetic traffic patterns
- $\bullet$  Achieved up to 76% more throughput than existing Butterfly Fat Tree NoC with the similar resource usage

### Parallel FPGA Compilation using Hierarchical Partial Reconfiguration [4]

Jan'22-Aug'22

Advisor: Prof. André DeHon, University of Pennsylvania

- $\bullet \ \ \text{Open-sourced the Makefile/Python/Tcl based FPGA's parallel compilation framework} \ (\mathit{link}) \\$
- Provided flexibility in sizes of compile slots for parallel FPGA compilations, utilizing Xilinx Nested DFX
- Demonstrated 1.4–4.9× latency improvement for realistic HLS applications over the previous work

# Accelerating FPGA Compilation using NoC and Partial Reconfiguration [6][7] May'17–Aug'18 Advisor: Prof. André DeHon, University of Pennsylvania

- Designed packet parser, reassembly buffer, and FIFO modules for NoC interface in Verilog
- Analyzed Xilinx Vivado's compile speed with case studies and revealed the limitations of the vendor tool
- Demonstrated 4.5× compile time speedup for a multi-core design on FPGA over Xilinx Vivado

#### Detecting Voltage Anomalies in Scan-Testing Environment on FPGA

Dec'14-Oct'15

Advisor: Prof. Shawn Blanton, Carnegie Mellon University

- Implemented a synthesizable, fine-grained voltage sensor on FPGA using carry chains and latches
- Analyzed voltage activities for three different ISCAS'89 circuits in at-speed scan testing environment

Industry Experience

### AnaPass, South Korea

Jul'20-Jul'21

SoC Engineer

• RTL verification of Timing Controller IP for Samsung Tablet display

## Korea Advanced Institute of Science and Technology (KAIST), South Korea Research Engineer

Aug'18-Jul'20

• Projects on Radar-based fall detector, FPGA-based beamforming system, IQ imbalance calibration

### CoMira Solutions, Pittsburgh, PA

Jun'14-Aug'14

 $Hardware\ Engineering\ Intern$ 

• Optimized hardware implementation of CRC in area and timing using a lookup table-based approach

Course Projects

#### HW/SW co-design for VGG16, University of Pennsylvania

Nov'21-Dec'21

- Designed a systolic array based FPGA acceleration kernel for 2D convolution function using HLS
- Integrated multiple FPGA kernels (on AWS EC2 F1 instance) with PyTorch using C++ extension
- Achieved 11–14.8× performance improvement over the SW baseline of 2D convolution function (report link)

| Publications          | [1] REFINE: Runtime Execution Feedback for INcremental Evolution on FPGA Designs  D. Park, A. DeHon  ACM Int. Symp. on Field-Programmable Gate Arrays (FPGA), 2024 – to appear                                                                                                                                                                                                                                                                                                   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | <ul> <li>[2] Asymmetry in Butterfly Fat Tree FPGA NoC</li> <li>D. Park, Z. Yao, Y. Xiao, A. DeHon</li> <li>IEEE Int. Conf. on Field-Programmable Technology (FPT), 2023</li> </ul>                                                                                                                                                                                                                                                                                               |
|                       | [3] ExHiPR: Extended High-level Partial Reconfiguration for Fast Incremental FPGA Compilation Y. Xiao, <u>D. Park</u> , Z. Niu, A. Hota , A. DeHon ACM Transactions on Reconfigurable Technology and Systems (TRETS), 2023                                                                                                                                                                                                                                                       |
|                       | [4] Fast and Flexible FPGA development using Hierarchical Partial Reconfiguration  D. Park, Y. Xiao, A. DeHon  IEEE Int. Conf. on Field-Programmable Technology (FPT), 2022  (acceptance rate: 25.2% = 31/123), Artifact Evaluated - Available, Functional, Reusable, Replicated                                                                                                                                                                                                 |
|                       | [5] HiPR: High-level Partial Reconfiguration for Fast Incremental FPGA Compilation<br>Y. Xiao, A. Hota, <u>D. Park</u> , A. DeHon<br>IEEE Int. Conf. on Field-Programmable Logic and Applications (FPL), 2022<br>( <i>Best Paper Candidate</i> : 7.0% = 9/129)                                                                                                                                                                                                                   |
|                       | [6] Reducing FPGA Compile Time with Separate Compilation for FPGA Building Blocks Y. Xiao, D. Park, A. Butt, H. Giesen, Z. Han, R. Ding, N. Magnezi, R. Rubin, A. DeHon IEEE Int. Conf. on Field-Programmable Technology (FPT), 2019 (acceptance rate: 25.0% = 26/104)                                                                                                                                                                                                           |
|                       | [7] Case for Fast FPGA Compilation using Partial Reconfiguration <u>D. Park</u> , Y. Xiao, N. Magnezi, A. DeHon <u>IEEE Int</u> . Conf. on Field-Programmable Logic and Applications (FPL), 2018                                                                                                                                                                                                                                                                                 |
| TALKS                 | <ul> <li>Asymmetry in Butterfly Fat Tree FPGA NoC         <ul> <li>at FPT 2023, Yokohama, Japan (talk video, slides)</li> <li>Fast and Flexible FPGA development using Hierarchical Partial Reconfiguration</li> </ul> </li> </ul>                                                                                                                                                                                                                                               |
|                       | <ul> <li>at FPT 2022, Hong Kong (talk video, slides)</li> <li>at ESE PhD seminar, University of Pennsylvania, Philadelphia, PA (slides)</li> <li>High-level Partial Reconfiguration for Fast Incremental FPGA Compilation</li> </ul>                                                                                                                                                                                                                                             |
|                       | <ul> <li>at FPL 2022, Belfast, Northern Ireland (slides)</li> <li>Case for Fast FPGA Compilation using Partial Reconfiguration</li> <li>at FPL 2018, Dublin, Ireland (slides)</li> </ul> Aug'18                                                                                                                                                                                                                                                                                  |
| AWARDS/<br>SERVICE    | <ul> <li>Student Recognition Award, University of Pennsylvania</li> <li>Best Presentation Award, Penn ESE PhD seminar (F2022-S2023)</li> <li>Samsung Electronics Global Fellowship with post-graduation employment offer</li> <li>Best Paper Candidate, FPL2022</li> <li>PhD Fellowship, University of Pennsylvania</li> <li>Best ECE Capstone Project Award (Project: NN on FPGA), Carnegie Mellon University</li> <li>University Honors, Carnegie Mellon University</li> </ul> |
|                       | <ul> <li>Penn ESE PhD students seminar organizer</li> <li>Judge, Research Experience for Undergraduates, University of Pennsylvania</li> </ul> Feb'23-Dec'23 Aug'23                                                                                                                                                                                                                                                                                                              |
| TEACHING<br>ASSISTANT | • SoC Architecture, University of Pennsylvania Fall 2021, Fall 2022  - Co-authored homework labs on multi-core, SIMD, HW acceleration, HLS, Xilinx Vitis  - Held C/exam review sessions and weekly office hours for the graduate level course (20-40 students)  - High TA rating for Fall 2022: 3.74/4, the best of all 7 offerings of the course's history                                                                                                                      |
|                       | <ul> <li>Mathematical Foundations of Electrical Engineering, Carnegie Mellon University</li> <li>Structure and Design of Digital Systems, Carnegie Mellon University</li> <li>Fall 2014</li> <li>Spring 2014</li> </ul>                                                                                                                                                                                                                                                          |
| SKILLS                | Hardware Verilog, Vivado, Vitis HLS, Quartus, HDL Simulation tools (VCS, Verdi, iverilog), OpenCL Software C++, Python, PyTorch, scikit-learn, Tcl                                                                                                                                                                                                                                                                                                                               |
| RELEVANT<br>COURSES   | Computer Architecture Computer Organization SoC Architecture HW/SW Co-Design for ML Advanced Computer Arch. (GPU) Big Data Analytics                                                                                                                                                                                                                                                                                                                                             |