## Documentation on FITER accelerator

### 1 Introduction

We have provided the verilog code for three different prime size m = (40, 89, 1506), each in a separated folder (cryptopro\_mxm). Each folder is compose of a folders that has the verilog files for all the submodules of our accelerator for all three modular operations (addition, subtraction and reduction). On the top module, there are the files on the accelerator:

- mem\_mux and mux\_in are two multiplexers.
- $mem\_unit\_m$  is the register bank.
- cryptoprocessor\_wrapper\_m is the register banks and all control signals.
- cryptoprocessor\_wrapper\_m is the whole accelerator.
- wrapper\_m\_tb is a small test-bench for whole accelerator.
- tb\_dbl\_m, tb\_4\_iso\_c\_m and tb\_4\_iso\_e\_m represent three test-bench for the three elliptic curves operations that are used in isogeny VDF evaluation.

The last three files print\_ecc.py, ecc\_tb.py and ecc\_functions.py are three pythons files that are use to generate test cases and test-bench for the elliptic curves operations.

Fig. 1 shows all files/folders.



Figure 1: Files and folders

We would like to highlight that the low-bit size m = (40, 89) should be used for testing as m = 1506 requires a very powerful system.

#### 2 Test bench

#### 2.1 High level function

We provide test-bench for high level function such as Point-Doubling, 4 isogeny computation and 4-isogeny evaluation in the respective files named tb\_dbl.v, tb\_4\_iso\_c.v and tb\_4\_iso\_e. These files should be included by the whole accelerator (under the name cryptoprocessor\_wrapper and all of its sub-modules), see Fig. 2 for reference.

These three test bench are generated via a python script to generate a randomised input and generates the corresponding output for validation with the output of the accelerator.

```
> Simulation Sources (13)

> sim_1 (13)

> ... dbl_tb (dbl_tb.v) (1)

> ... UUT: cryptoprocessor_wrapper_40 (cryptoprocessor_wrapper_40.v) (5)

> ... cryptoprocess_i: cryptoprocessor_40 (cryptoprocessor_40.v) (3)

> ... add: add_40 (add_40.v) (84)

> ... sub: sub_40 (sub_40.v) (11)

> ... mul: mul_40x40 (mul_40x40.v) (14)

> ... red: red_40x40 (red_40x40.v) (21)
```

Figure 2: Files hierarchy on Vivado

#### 2.2 Lower level functions

We will describe every submodules:

- AND\_array\_m represents an AND operation: out  $\leftarrow$  ina & (inb  $\times$  m). inb is one bit and ina is m-bit long.
- AND\_matrix\_m\_m represents an AND operation between two m-bit long integer.
- add $_m$  is the m-bit long modular addition using CSA.
- add\_m\_lut is an LUT table used in add\_m.
- csa\_m represents a carry save adder (CSA) for three m-bit inputs.
- csa\_tree\_ $x_y$  represents a csa tree with  $x \cdot y$  long inputs appended together that are reduced to y-bits.
- csa\_tree\_ $x_y$ \_truncated represents a special csa tree with  $x \cdot y$  long inputs appended together that are reduced to y-bits.
- fa is an Full Adder.
- ha is an Half Adder.
- or\_gate is an OR gate.
- red\_m\_lut is an LUT used in the reduction.
- red\_part  $1_m \times m$  represents AND gates between a an m-bit in CS form and p\_prime.
- $\operatorname{sub}_{-m}$  is the m-bit long subtraction in CS form.
- $sub_m_lut$  is an LUT used in the subtraction unit.
- trimming is one AND gate with one of the input inverted.
- xor\_m\_array is the XOR operation of two m-bit inputs.

The modular reduction operation is directly "instantiated" in the wrapper verilog files.

# 3 Example of a run

Here, we will show in detail an example.

First, open the "print\_ecc.py" file.

Select which the prime size 40/89/1506-bit in the relevant section, see Fig. 3.

Run the print.py file on python3. It will produce three test bench for all three elliptic curves operations.

Run the test bench, here is an example for 40-bit for point doubling. The input point in projective

Figure 3: Code to change size

coordinate P(X:Z) = (11086081573, 354753799392). The curve is the (A,C) = (8:4) representing the curve with a curve parameter of 6 and a j-invariance of j = 1728. The correct output (line 57-58 in the test bench) should be  $[2] \cdot P(X_2, Z_2) = (556290629904, 223479601797)$ .

Fig. 4 represent the wave form of simulating the point doubling operation.



Figure 4: Wave form for point doubling

All the different signals are classified by theirs types in Fig. 4:

- Control Signal
- Data inputs
- Data Outputs and its representation in unsigned number format
- All signals under the "value" section are all the test values and precommupted output to test our accelerator.

To check the results, we instructed our accelerator to output what value it has calulated. This is shown in Fig. 5, the red box present the two main control signal to check outputs. The yellow box in Fig. 5 and in Fig. 6 represent the computed output in normal representation, which is compared with the precomputed value in the green box.

If one would like to enter some specific inputs to the test, in the "print\_ecc.py" file set the rand\_x variable to False and manually enter the input in the in\_x table, see the red boxes in Fig. 7.

#### 4 Instructions list

The FITHER accelerator supports eight instructions:

• Load inputs



Figure 5: Wave form for the first output



Figure 6: Wave form for the second output

```
#For EC function test bench
#boolean to set to true to generate random value.
rand_dbl,rand_4isoc,rand_4isoe = False,False,False
#Input data for the testbench (set rand to false to use this)
#Manually enter the data here
in_dbl = [randint(0,p], randint(0,p], randint(0
```

Figure 7: How to manually enter data

- Get ouput
- Copy
- Modular Addition
- Modular subtraction
- Modular Multiplication

- Idle accelerator
- $\bullet$  Reset

Most of these instruction work by sending an instruction to the accelerator via the command\_in signal (the three most significant bits). The list is here:

- INS = 0 => Idle
- INS = 1 = > Load input
- INS = 2 = > Copy point rd to wr
- INS = 3 = Mod. ADD
- INS = 4 = > Mod. SUB
- INS = 5 = > Mod. MUL

But to both load some data into FITHER and get some output, we must enable some control signal. To load data into the cryptoprocessor, one must both set data\_en to 1 and set INS to 1 while din\_1 and din\_2 to the wanted input.

The instruction to make the accelerator out some data is to set the control signal get\_out to one, rd\_addr\_1 to which address we want. The rest should be set to 0.

To reset the accelerator, the rst signal should be set to 1 for one cc.