## Fundamentals of Embedded and Real Time Systems

MODULE 08

TAMER AWAD

## Review Module 07

#### Module 08

#### **Boot Process**

- Reset Button
- System Reset
- Boot Configuration
- Booting Process

#### **Startup Code**

- Before "main"
- Standard startup code
- Linker Map file
- Data initialization
- After Reset
- Vector Table
- Fault Handlers

#### The Vector Table

- The build process
- ELF files
- Injecting code at startup
- User-defined vector table

#### **System Timer**

- SysTick,
- Application
- Use in CMSIS

#### **Interrupts Overview**

- Polling
- CPU Interrupts
- Demo SysTick interrupt

#### Assignment

Assignment 07

#### **Boot Process**

- -Reset Button
- -System Reset
- -After Reset
- -Boot Configuration
- -Booting Process

#### Reset Button





#### System Reset

A system reset can be generated by hardware or software

A system reset sets all registers to their reset values except for the reset flag in the clock controller register (CSR)

Source: Reference Manual <u>RM0368</u> (section 6)



Figure 11. Simplified diagram of the reset circuit

### **Boot Configuration**

- •STM32 parts are able to boot into different memory regions via BOOT pins
  - **BOOTO**: Dedicated pin, by PCB design
  - BOOT1: Shared with a GPIO pin
- Most Cortex processors support at least three different boot modes.
- •The processor can boot from:
  - Main flash memory
  - System memory
    - Built in bootloader from manufacturer (protected against write and erase), which can be reprogrammed via USART. Used for developing a custom bootloader.
  - Main SRAM

| Boot1 | Boot0 | Boot Mode                   |
|-------|-------|-----------------------------|
| x     | 0     | Boot from main flash memory |
| 0     | 1     | Boot from system memory     |
| 1     | 1     | Boot from embedded SRAM     |

## **Booting Process**



## Startup Code

- -Before "main"
- -Standard startup code
- -Linker Map file
- -Data initialization
- -After Reset
- -Vector Table
- -Fault Handlers



## Demo: Startup Code

- -Download Module08 Startup Code demo
- -The standard startup code that gets linked with your application from the IAR library
- -The various sections in the linker map
- -Data initilization
- -What happens after reset
- -The vector table
- -Fault Handlers

#### Before "main"



Uncheck box to see the world before main.

## Standard startup code from IAR

```
__iar_program_start:
  0x800'01a4: 0xf3af 0x8000 NOP.W
  0x800'01a8: 0xf3af 0x8000 NOP.W
  0x800'01ac: 0xf7ff 0xffd6
                                        ?main
               _cmain:
                0x800'015c: 0xf000 0xf80d
                                                       low_level_init
                                                     RO, #0
                0x800'0160: 0x2800
                0x800'0162: 0xd001
                                           BEQ.N
                                                     _call_main
                0x800'0164: 0xf7ff 0xffde BL
                                                     __iar_data_init3
                          __low_level_init:
                             0x800'017a: 0x2001
                                                        MOVS
                                                                  RO, #1
                             0x800'017c: 0x4770
                                           cmain:
                                                                                   __low_level_init
                                              0x800'015c: 0xf000 0xf80d
                                              0x800'0160: 0x2800
                                                                                   RO, #0
                                                                         CMP
                                              0x800'0162: 0xd001
                                                                         BEQ.N
                                                                                   _call_main
                                              0x800'0164: 0xf7ff 0xffde BL
                                                                                    __iar_data_init3
                                                                 _call_main:
                                                                    0x800'0168: 0xf3af 0x8000
                                                                                               NOP.W
                                                                                               MOVS
                                                                                                         RO, #0
                                                                    0x800'016c: 0x2000
                                                                    0x800'016e: 0xf3af 0x8000 NOP.W
                                                                    0x800'0172: 0xf7ff 0xff65
                                                                                                          main
```

### Standard startup code from IAR

- \_\_iar\_program\_start:
  - >Start of code execution
- >?main:
  - ➤ This is an IAR specific startup code. IAR decided to call it "?main".
- >\_\_low\_level\_init:
  - Function intended to perform a customized initialization of the hardware that must occur very early on.
- \_\_iar\_data\_init3:
  - Function intended to initialize the program data per the C standard.

## Linker Map File



#### Map file sections: MODULE SUMMARY

- •Should always know how big your program is in terms of code space in ROM and data space in ROM and RAM. To find out, you scroll to the "Module Summary" section.
- •Information broken down by read-only code, read-only data, and read-write data, as well as the object modules
- At the bottom of that section you find the total used.
- •The largest contributor is the section "Linker created" which is generated by the linker for the stack.
  - EX: 8192 which is 0x2000, which is what was specified in the project options.

```
*** MODULE SUMMARY
***
   Module
                ro code ro data rw data
command line/config:
C:\Users\tameraw\OneDrive\Documents\Education\UW Embedded Certif
   delay.o
   main.o
   Total:
                 170
d17M_tln.a: [2]
   exit.o
   low_level_init.o 4
   Total:
rt7M tl.a: [3]
   cexit.o
   cmain.o
   cstartup M.o
   data init.o
   vector_table_M.o 66
   zero init3.o
   Total:
shb 1.a: [4]
   exit.o
   Total:
   Gaps 2
   Linker created 16 8'192
   Grand Total:
              416
                           16 8'220
```

# Map File Sections: "Module Summary"

# Map file sections: PLACEMENT SUMMARY

- Lists all the program sections
- •A program section is a contiguous chunk of memory that has a symbolic name.
  - .intvec: for interrupts and where the vector table is placed (ROM address range)
  - .text: for the code (ROM address range)
  - .rodata: for read-only data (ROM address range)
  - .bss: holds uninitialized data that need to be set to zero during the system startup
  - CSTACK: holds the stack and is left uninitialized during startup.
- •Note: .a files == archive files (i.e library file), ex: rt7M\_tl.a

```
*** PLACEMENT SUMMARY
"A0": place at address 0x800'0000 { ro section .intvec };
"P1": place in [from 0x800'0000 to 0x807'ffff] { ro };
define block CSTACK with size = 8K, alignment = 8 { };
define block HEAP with size = 8K, alignment = 8 { };
"P2": place in [from 0x2000'0000 to 0x2001'7fff] {
         rw, block CSTACK, block HEAP };
 Section
                 Kind
                             Address
                                       Size Object
"A0":
                                       0x40
                 ro code 0x800'0000
                                       0x40 vector table M.o [3]
  .intvec
                         - 0x800'0040
                                       0x40
"P1":
                                       0x170
  .text
                 ro code 0x800'0040
                                       0xa0 main.o [1]
  .text
                 ro code 0x800'00e0
                                        0xa delay.o [1]
                         0x800'00ea
                                       0x3a zero init3.o [3]
  .text
                 ro code
                 ro code 0x800'0124
                                       0x28 data init.o [3]
  .text
  .iar.init table const
                          0x800'014c
                                       0x10 - Linker created -
  .text
                 ro code 0x800'015c
                                       0xle cmain.o [3]
                         0x800'017a
                                        0x4 low level init.o [2]
  .text
                 ro code
                 ro code
                         0x800'017e
                                        0x4 exit.o [2]
  .text
                 ro code
                         0x800'0182
                                        0x2 vector table M.o [3]
  .text
                         0x800'0184
                                        0xa cexit.o [3]
  .text
                 ro code
  .text
                 ro code
                         0x800'0190
                                       0x14 exit.o [4]
  .text
                         0x800'01a4
                                        0xc cstartup M.o [3]
                 ro code
                                        0x0 zero init3.o [3]
                          0x800'01b0
  .rodata
                        - 0x800'01b0
                                      0x170
"P2", part 1 of 2:
                                       0x1c
  .bss
                         0x2000'0000
                                        0xc main.o [1]
                 zero
  .bss
                         0x2000'000c
                                        0x8 main.o [1]
                 zero
  .bss
                         0x2000'0014
                                        0x4 main.o [1]
                 zero
  .bss
                         0x2000'0018
                                        0x4 main.o [1]
                 zero
                        - 0x2000'001c
                                       0x1c
"P2", part 2 of 2:
                                      0x2000
 CSTACK
                         0x2000'0020 0x2000
                                            <Block>
   CSTACK
                 uninit 0x2000'0020
                                     0x2000
                                            <Block tail>
                        - 0x2000'2020 0x2000
```

## Placement Summary section

#### Map file: Data initialization

| Section            | Kind    | Address             | Size  | Object                                                                                                         |
|--------------------|---------|---------------------|-------|----------------------------------------------------------------------------------------------------------------|
| 'A0":              |         |                     | 0x40  |                                                                                                                |
| .intvec            | ro code | 0x800'0000          | 0x40  | vector table M.o [3]                                                                                           |
|                    |         | - 0x800'0040        | 0x40  |                                                                                                                |
| 'P1":              |         |                     | 0x184 |                                                                                                                |
| .text              | ro code | 0x800'0040          | 0xa0  | main.o [1]                                                                                                     |
| .text              | ro code | 0x800'00e0          | 0xa   | delay.o [1]                                                                                                    |
| .text              | ro code | 0x800'00ea          | 0x2e  | copy_init3.o [3]                                                                                               |
| .text              | ro code | 0x800'0118          | 0x28  | data init.o [3]                                                                                                |
| .iar.init_table    | const   | 0x800'0140          | 0x14  | - Linker created -                                                                                             |
| .text              | ro code | 0x800'0154          | 0x1e  | cmain.o [3]                                                                                                    |
| .text              | ro code | 0x800'0172          | 0x4   | low_level_init.o [2]                                                                                           |
| .text              | ro code | 0x800'0176          | 0x4   | exit.o [2]                                                                                                     |
| .text              | ro code | 0x800 <b>'</b> 017a | 0x2   | vector_table_M.o [3]                                                                                           |
| .text              |         | 0x800'017c          |       | cexit.o [3]                                                                                                    |
| toxt               | ro code | 0::00010100         | 0::14 | emit.e [4]                                                                                                     |
| Initializer bytes  | const   | 0x800'019c          |       | , and the second se |
| .text              |         | 0x800.01p8          |       | Cstartup_M.0 [3]                                                                                               |
| .rodata            |         | 0x800'01c4          |       | copy_init3.o [3]                                                                                               |
|                    |         | - 0x800'01c4        | 0x184 |                                                                                                                |
| 'P2", part 1 of 2: |         |                     | 0x1c  |                                                                                                                |
| P2-1               |         | 0x2000'0000         |       | <init block=""></init>                                                                                         |
| .data              | inited  | 0x2000'0000         |       | main.o [1]                                                                                                     |
| .data              |         |                     |       | main.o [1]                                                                                                     |
| .data              |         | 0x2000'000c         |       |                                                                                                                |
| .data              |         | 0x2000'0018         | 0x4   | main.o [1]                                                                                                     |
|                    |         | 0x2000'001c         | 0x1c  |                                                                                                                |

- "Initializer bytes" section is created in ROM
- ".data" section is created in RAM
- Both of equal size
- •The startup code copies the "Initializer bytes" section from ROM to the ".data" sections in RAM.

#### DEMO: Data initialization

- 1. Setup code to contain global variables (structure demo)
- 2. Initialize some of the global variables
- 3. Leave some uninitialized
- 4. Use these global variables inside of main.
- 5. Step thru the IAR code before main
- 6. Step into \_\_iar\_data\_init3
- 7. In memory window, set all global variables to all FFFFFFF's
- 8. Check the global variable values in the "Watch" window
- 9. Step thru the \_\_iar\_data\_init3 until the "BLX" instructions
- 10. Step thru the \_\_iar\_packbits\_init\_single3 while watching the memory window
- 11. Double check the global variable values in the "Watch" window
- 12. Remove uninitialized variables and show Map file sections (.bss is gone).

#### Data initialization

| iar_d  | lata_ini | t3:         |         |                 |  |
|--------|----------|-------------|---------|-----------------|--|
| 0x80   | 0'0188:  | 0xb510      | PUSH    | {R4, LR}        |  |
| 0x80   | 0'018a:  | 0x4907      | LDR.N   | R1, [PC, #0x1c] |  |
| 0x80   | 0'018c:  | 0x4479      | ADD     | R1, R1, PC      |  |
| 0x80   | 0'018e:  | 0x3118      | ADDS    | R1, R1, #24     |  |
| 0x80   | 0'0190:  | 0x4c06      | LDR.N   | R4, [PC, #0x18] |  |
| 0x80   | 0'0192:  | 0x447c      | ADD     | R4, R4, PC      |  |
| 0x80   | 0'0194:  | 0x3416      | ADDS    | R4, R4, #22     |  |
| 0x80   | 0'0196:  | 0xe004      | B.N     | 0x800'01a2      |  |
| 0x80   | 0'0198:  | 0x680a      | LDR     | R2, [R1]        |  |
| 0x80   | 0'019a:  | 0x1d08      | ADDS    | RO, R1, #4      |  |
| 0x80   | 0'019c:  | 0x4411      | ADD     | R1, R1, R2      |  |
| © 0x80 | 0'019e:  | 0x4788      | BLX     | R1              |  |
| 0x80   | 0'01a0:  | 0x4601      | MOV     | R1, R0          |  |
| 0x80   | 0'01a2:  | 0x42a1      | CMP     | R1, R4          |  |
| 0x80   | 0'01a4:  | 0xd1f8      | BNE . N | 0x800'0198      |  |
| 0x80   | 0'01a6:  | 0xbd10      | POP     | {R4, PC}        |  |
| 0x80   | 0'01a8:  | 0x0000'0008 | DC32    | 0x8             |  |
| 0x80   | 0'01ac:  | 0x0000'0014 | DC32    | 0x14 (20)       |  |
|        |          |             |         |                 |  |

| iam maakhita | _init_single3:  |         |                |
|--------------|-----------------|---------|----------------|
|              |                 | PUSH    | {R4, R5, LR}   |
| 0x800'0150:  |                 | LDR     | R1, [R0]       |
| 0x800'0152:  |                 | LDR     | R4, [R0, #0x8] |
| 0x800'0154:  |                 | ADDS    | R2, R0, R1     |
| 0x800'0156:  |                 | LDR     | R1, [R0, #0x4] |
|              | 0xeb02 0x0351   |         |                |
| 0x800'015c:  |                 | LSLS    |                |
| 0x800'015e:  | 0xd503          | BPL.N   | ·              |
| 0x800'0160:  | 0x444c          | ADD     | R4, R4, R9     |
| 0x800'0162:  | 0xe001          | B.N     | 0x800'0168     |
| 0x800'0164:  | 0x1c49          | ADDS    | R1, R1, #1     |
| 0x800'0166:  | 0xd105          | BNE.N   | 0x800'0174     |
| 0x800'0168:  | 0 <b>x4</b> 29a | CMP     | R2, R3         |
| 0x800'016a:  | 0xd00a          | BEQ.N   | 0x800'0182     |
| 0x800'016c:  | 0xf912 0x1b01   | LDRSB.W | R1, [R2], #0x1 |
| 0x800'0170:  | 0xf812 0x5b01   | LDRB.W  | R5, [R2], #0x1 |
| 0x800'0174:  | 0x2900          | CMP     | R1, #0         |
| 0x800'0176:  | 0xf804 0x5b01   | STRB.W  | R5, [R4], #0x1 |
| 0x800'017a:  | 0xd4f3          | BMI.N   | 0x800'0164     |
| 0x800'017c:  | 0x1e49          | SUBS    | R1, R1, #1     |
| 0x800'017e:  | 0xd5f7          | BPL.N   | 0x800'0170     |
| 0x800'0180:  | 0xe7f2          | B.N     | 0x800'0168     |
| 0x800'0182:  | 0x300c          | ADDS    | RO, RO, #12    |
| 0x800'0184:  | 0xbd30          | POP     | {R4, R5, PC}   |

### The C-Standard initialization sequence

- •IAR implements standard-compliant startup code.
- •By the time main() is called, the C standard requires that:
  - All **initialized** variables get their initial values.
  - And all uninitialized variables to be set to zero.
- •Some vendors are not compliant with this standard, so should test the start up code to verify.
- •If the .bss sections are not cleared, then one might need to explicitly initialize all previously uninitialized variables to zero.
- •Note that this would not be optimal:
  - We would be converting the .bss sections to .data sections, which require a matching "Initializer bytes" section in ROM. In other words, we would be taking space in ROM for a bunch of zeros.



Where does the SP (stack pointer) get its initial value?



Where does the PC (program counter) end up at the function \_\_iar\_program\_start?

#### After "Reset"

#### After "Reset"

- The ARM Cortex-M is hardwired after reset to:
  - Copy the bits from address 0 to the SP register.
  - Copy all bits (except the leastsignificant-bit) from address 0x4 to the PC register.

#### • Recall:

 The LSb of any value loaded to the PC must be one, because this bit indicates Thumb mode which is the only mode supported by Cortex-M.



<u>Note:</u> These are not machine instructions. These are simply words in memory.

#### After "Reset"



| Exception number | IRQ number     | Offset           | Vector                  |           |
|------------------|----------------|------------------|-------------------------|-----------|
| 255              | 239            | 00050            | IRQ239                  |           |
|                  |                | 0x03FC           |                         |           |
| :                |                | •                |                         |           |
|                  |                | 0x004C           | •                       |           |
| 18               | 2              | 0x0048           | IRQ2                    |           |
| 17               | 1              | 0x0044           | IRQ1                    |           |
| 16               | 0              | 0x0044           | IRQ0                    |           |
| 15               | -1             | 0x003C           | Systick                 |           |
| 14               | <del>-</del> 2 |                  | PendSV                  |           |
| 13               |                | 0x0038           | Reserved                |           |
| 12               |                |                  | Reserved for Debug      |           |
| 11               | <b>-</b> 5     | 00000            | SVCall                  |           |
| 10               |                | 0x002C           |                         |           |
| 9                |                |                  |                         |           |
| 8                |                |                  | Reserved                |           |
| 7                |                |                  |                         |           |
| 6                | -10            | 00040            | Usage fault             |           |
| 5                | -11            | 0x0018           | Bus fault               |           |
| 4                | -12            | 0x0010<br>0x000C | Memory management fault |           |
| 3                | -13            |                  | Hard fault              |           |
| 2                | -14            |                  | NM                      |           |
| 1                |                | 0x0008           | Reset                   |           |
|                  |                | 0x0004<br>0x0000 | Initial SP value        |           |
|                  |                | 3,0000           | N                       | IS30018V1 |

#### Vector Table

- Located at address 0x00 in ROM.
- •The vector table contains the initial value of the stack pointer SP and the start address of the PC.
- •It also contains the exception and interrupt vectors that the processor can handle.
- •Source:
  - <u>PM0214-Programming Manual for</u> STM32 Cortex-M4
  - Section 2.3.4

#### Vector table from IAR vs datasheet

- The Vector Table from the datasheet is much larger than the one from the disassembly view.
- The vectors labeled IRQ0, IRQ1, etc. are not present in the disassembly view.
- The vector table provided by the IAR library is generic. It contains only the standard exception vectors that are defined at the beginning of the table and are common to all Cortex-M microcontrollers.
- The IAR table does not contain interrupt vectors that are specific to a given microcontroller, such as IRQ0, IRQ1, etc., so it cannot really handle any interrupts.
- We will need to replace the generic IAR Vector Table with the specific one that will match exactly the layout defined in the Datasheet of the specific microcontroller.

#### Fault Handlers

- •The IAR startup code defines all exception handlers, such as BusFault, DebugMonitor, HardFault, MemoryManager, and Non-Maskable-Interrupt, but they all point to the same piece of code.
- •The IAR code associated with all these exception handlers is a single branch instruction, which jumps to itself.
- •So an occurrence of any of the exceptions ends up tying the CPU in a tight endless loop, which is good for debugging, because when you break into the code, you will find it looping inside the exception handler.
- •However, this is not good for production as the device will become locked and unresponsive.
- •Should consider implementing some built-in recovery mechanism upon hitting these exceptions (reset device for example).

```
BusFault_Handler:
DebugMon_Handler:
HardFault_Handler:
MemManage_Handler:
NMI_Handler... +5 symbols not displayed:
0x800'017a: 0xe7fe B.N BusFault_Handler ...
```

#### Memory Layout of C Programs

A typical memory representation of C program consists of following sections.

- 1. Text segment
- 2. Initialized data segment
- 3. Uninitialized data segment
- 4. Stack
- 5. Heap



# Memory layout of C Programs

https://www.geeksforgeeks.org/memory-layout-of-c-program/



#### The Vector Table

- -The build process
- -ELF files
- -Relocatable code
- -Injecting code at startup
- -The ".intvec" section
- -Initializing a user-defined vector table

## The build process

Recall that an object file contains "relocatable" machine code that is not directly executable because it is not yet committed to any specific address in memory.

It is the job of the linker to combine all the objects, resolve the cross-module references, and fix the addresses.



#### ELF files

- •ELF is a standard Object file format. It stands for "Executable and Linkable Format", or "Extensible Linking Format".
- •The first few ASCII characters of the file spell out 'E', 'L','F'. This is the indicator of the ELF file format.
- •ELF is not the only format for object files, but it is one of the most popular formats used by modern development tools.
- •Can use viewer installed with the IAR tool set:
  - C:\Program Files (x86)\IAR Systems\Embedded Workbench 8.3\arm\bin\ielfdumparm.exe
  - Can be used to dump the content of the binary ELF file into human-readable text

#### **ELF** files

- •The ELF file contains several sections.
- •Like the map file, it contains sections such as:
  - .data --> for initialized data
  - .bss --> for uninitialized data
  - .text --> for code
- •Sections that hold the symbolic information for the linker.
- •Sections that contain debug information for the debugger.

#### **ELF** files

- •The ELF dump utility provides a quick way to view the disassembly of the generated code, without loading the program into the target and inspecting the disassembly view.
- •Can use either the dump utility with any ELF type files: **Object** files as well as **Output** files:
  - <project\_path>\Obj\main.o
  - ct\_path>\Exe\main.out
  - EX: ielfdumparm.exe --all Debug\Obj\main.o > main\_obj.txt

#### Warning:

- Should never use the size of the object file to assess the code size generated from a given .c source code. The actual machine code is only a small part among many other parts in that object file.
- The only reliable source of information about the code size of various modules is the linker map file.



#### Demo: ELF Files

- -Use ielfdumparm.exe utility
- -Run against \Obj\main.o
  - ielfdumparm --all Obj\main.o > main\_obj.txt
- -Run against \Exe\main.out
  - ielfdumparm --all Exe\main.out > main\_out.txt
- -Open both files side-by-side in IAR
- -Find the ".text" section for the "main".
- -Look for the BL instruction in both files
  - Why is Op-code different?
- -Look at the variable section in both files
  - Why are the addresses different?

# Relocatable Code: Object vs Output files

#### OBJ\MAIN.O

```
main_obj.txt x
          Section #17 .text:
   481
   482
                    $t:
   483
                     `.text17`:
   484
                    main:
   485
             0x0: 0xb538
                                         {R3-R5, LR}
   486
             0x2: 0x482a
                                        R0, [PC, #0xa8]; pl
   487
             0x4: 0x2104
                                         R1, #4
   488
             0x6: 0x8001
                                         R1, [R0]
   489
             0x8: 0x2143
                                         R1, #67
                                                          ; 0x43
             0xa: 0x7081
   490
                                         R1, [R0, #0x2]
   491
             0xc: 0x4928
                                 LDR.N R1, [PC, #0xa0]; p3
   492
             0xe: 0x6008
                                         R0, [R1]
   493
            0x10: 0x2004
                                         RO, #4
   494
            0x12: 0x680a
                                         R2, [R1]
   495
            0x14: 0x8010
                                         R0, [R2]
   496
            0x16: 0x2022
                                        RO, #34
                                                          ; 0x22
   497
            0x18: 0x6809
                                         R1, [R1]
   498
            0x1a: 0x7088
                                         R0, [R1, #0x2]
   499
            0x1c: 0x4825
                                 LDR.N RO, [PC, #0x94]; rl
   500
            0x1e: 0x2101
                                 MOVS
                                         R1, #1
   501
            0x20: 0x8001
                                         R1, [R0]
   502
            0x22: 0x2101
                                         R1, #1
   503
            0x24: 0x7081
                                         R1, [R0, #0x2]
            0x26: 0x2105
                                         R1, #5
```

#### **EXE\MAIN.OUT**

```
main_out.text x
   308
          Section #5 Pl ro:
   309
   310
   311
                           `.text17`:
   312
                          main:
   313
            0x800'0040: 0xb538
                                                 {R3-R5, LR}
   314
            0x800'0042: 0x482a
                                                RO, [PC, #0xa8]
                                                                    ; pl
   315
            0x800'0044: 0x2104
                                                R1, #4
   316
            0x800'0046: 0x8001
                                        STRH
                                                R1, [R0]
   317
            0x800'0048: 0x2143
                                                R1, #67
                                                                    ; 0x43
   318
            0x800'004a: 0x7081
                                                R1, [R0, #0x2]
   319
            0x800'004c: 0x4928
                                                R1, [PC, #0xa0]
                                                                    ; p3
   320
            0x800'004e: 0x6008
                                                RO, [R1]
   321
            0x800'0050: 0x2004
                                                R0, #4
   322
            0x800'0052: 0x680a
                                                R2, [R1]
   323
            0x800'0054: 0x8010
                                                R0, [R2]
   324
            0x800'0056: 0x2022
                                                RO, #34
                                                                    ; 0x22
   325
            0x800'0058: 0x6809
                                                R1, [R1]
   326
            0x800'005a: 0x7088
                                                R0, [R1, #0x2]
   327
            0x800'005c: 0x4825
                                                RO, [PC, #0x94]
                                                                    ; rl
   328
            0x800'005e: 0x2101
                                                R1, #1
   329
                                                R1, [R0]
            0x800'0060: 0x8001
                                        STRH
   330
            0x800'0062: 0x2101
                                                R1, #1
   331
            0x800'0064: 0x7081
                                        STRB
                                                R1, [R0, #0x2]
            0x800'0066: 0x2105
                                                R1, #5
```

## Object vs Output files

#### OBJ\MAIN.O



#### **EXE\MAIN.OUT**

```
main_out.txt x
            0v800'00f2: 0v0020
                                                RO RA
   410
   411
            0x800'00f4: 0xf000 0xf826
                                        BL
                                                delay
   412
            0x800'0018: 0x4dll
                                        LDR.N
                                                R5, [PC, #UX44]
   413
            0x800'00fa: 0x6828
                                        LDR
                                                R0, [R5]
   414
            0x800'00fc: 0xf050 0x0020
                                        ORRS.W
                                                RO, RO, #32
   415
            0x800'0100: 0x6028
                                                R0, [R5]
            0x800*0102* 0x0020
                                                RO R4
   416
   417
            0x800'0104: 0xf000 0xf8le BL
                                                delay
   418
            0X800.0108: 0X9878
                                        LDR
                                                KU, [K5]
                                                RO, RO, #32
   419
            0x800'010a: 0xf030 0x0020
                                        BICS.W
   420
            0x800'010e: 0x6028
                                                R0, [R5]
   421
            0x800'0110: 0xe7ee
                                        B.N
                                                @80000f0
   422
            0x800'0112: 0xbf00
   423
                           `$d.32`:
            0x800'0114: 0x2000'0000
                                        DC32
   424
                                                p1
   425
            0x800'0118: 0x2000'0004
                                        DC32
                                                r1
   426
            0x800'011c: 0x2000'000c
                                                t1
                                        DC32
   427
            0x800'0120: 0x2000'0018
                                        DC32
                                                myArrayl
   428
            0x800'0124: 0x2000'0024
                                        DC32
                                                p2
   429
            0x800'0128: 0x2000'0028
                                        DC32
            0x800'012c: 0x2000'0030
   430
                                        DC32
   431
            0x800'0130: 0x2000'003c
                                        DC32
                                                myArray2
```

### Relocatable Code

- Some instructions have different encoding between the Object and the Output files.
- •For example, the 32-bit BL instruction, by which main calls the delay function is encoded as **Oxf7ff Oxfffe** in the object file and **Oxf000 Oxf81e** in the final image.
- •BL is a PC-relative instruction, meaning that in order to branch to the delay function the Program Counter (PC) will be incremented by the signed immediate offset encoded in the instruction itself.
- •The problem is that the object file does not know where the delay function will end up in memory, so the BL opcode in the object file contains a generic offset 0x7ff.fffe
- •This offset is then fixed by the linker, after the linker decides where the delay function will be in memory with respect to main.

### Relocatable Code

- •The linker also needs to fix the addresses of the variables as well.
- •For example, the addresses of the variables p1, r1, t1, ...etc. are not known at compile time.
- •All these addresses are zero in the object file.
- •The linker fixed these addresses in the output file after figuring out where to put the variables p1, r1, t1...etc.

#### •Note:

- So the linker must be specific to the target processor, because it must "know" the instructions and how to fix them at the binary opcode level.
- A linker designed for the x86 processor of your PC cannot be used to link programs for the ARM processor; even though all these tools might be using the ELF file format. We need both a compiler and a linker for the target processor.



### Objective

How do we place our own defined vector table in memory at address 0x0 (or 0x800.0000)?

## Injecting code at startup

- •How can we make a C module accomplish anything at the startup time, when the machine is not ready yet for executing C code.
  - Sack pointer is not set up yet, the initialized data is not copied from ROM to RAM, and the .bss section is not cleared yet either.
- •Startup code for most other processors can't be written in C and requires the use of assembly language.
- •However, the ARM Cortex-M has been specifically designed to reduce the need for low-level assembly programming.
- •But even for Cortex-M, the startup code will require some non-standard language extensions

## Injecting code at startup

- •To see exactly where the linker has put the original vector table from the library, check the linker map file.
- •The default vector table is placed in the .intvec section at address zero in ROM.
- •To understand how this section is defined, open the linker script file main.icf.
- •The purpose of the linker script is to tell the linker where to place the various merged program sections in the address space.
- •Also, in the map file you will find the entry "\_\_vector\_table" at 0x800.0000



# .intvec section

#### .intvec section

- •There is no standard C syntax to place variables in specific sections.
- •IAR provides an extension as follows: @ "<section\_name>"
  - Example: @ ".intvec"
  - Search the "Help" content in IAR for details

#### Declare and place your own sections

To declare new sections—in addition to the ones used by the IAR build tools—to hold specific parts of your code or data, use mechanisms in the compiler and assembler. For example:

```
/* Place a variable in that section. */
const short MyVariable @ "MYOWNSECTION" = 0xF0F0;
```



### Demo: Vector Table

- -Add new "startup\_stm32f401xe.c" file
- -Define an array "\_\_vector\_table"
- -Add the file to the project
- -Build and view the map file
- -Our <u>\_\_vector\_table</u> overrode the one from IAR.
- -But no longer in .intvec section.
- -Use @ ".intvec"
- -Build and view the map file.
- -Now the ".intvec" is in RAM



### Demo: Vector Table

- •The compiler accepts the new startup file.
- •However, the .intvec section is not at address zero as before. It is pushed down to the RAM region.
  - Why?
  - And how can this be resolved?

### Demo: Vector Table

- •Why the .intvec section is placed differently?
  - The vector table that we defined is a variable
  - So the compiler can't put it into the ROM (read-only memory).
- •How to fix this issue?
  - To force the vector table array into the ROM, we need to define the vector table as a constant (using the "const" keyword that the C language provides).
- Build and view the map file.
  - The .intvec is back in ROM and the \_\_vector\_table is at address 0x800.0000
- Run and view the vector table in the disassembly view.

### In summary

- •We added a new file, named startup\_stm32f401xe.c to the project.
- •We added the vector table as a constant array of integers.
- •Got the new vector table from our startup\_stm32f401xe.c to get linked instead of the generic one from the IAR library.
- •Got the vector table located in the section ".intvec" at address 0x800.0000
- •Now we need to initialize the table properly.

## Initializing the vector table

- •Ho to initialize the vector table with the correct stack pointer and all interrupts available in our Nucleo F401RE board?
  - Initialize the pointer to the Top of stack without breaking compatibility with the IAR tool.
  - Initialize the pointer to the reset handler
    - The Reset handler is the initial value copied to the PC register when the microcontroller comes out of reset,
    - This is the address in ROM where the ARM Cortex-M processor starts executing code.
- •Initialize the standard exception handlers (common to all ARM Cortex-M)

### Demo: Vector Table – Initial Stack Pointer

#### Reverse engineering + Hacking

Comment out our \_\_vector\_table and view in the map file how the CSTACK limits are presented.

- CSTACK\$\$Limit is the entry seen in the map file.
- This indicates that the symbol CSTACK\$\$Limit is known to the linker.
- Searching the IAR help, will find that the linker generates these symbols more info about the section limits.
- Use the address of CSTACK\$\$Limit variable in element [0] of the array.
- View disassembly and the SP register to confirm correctness.



memory range where the sections or blocks were placed.

The named section must be a string literal and it must have been declared earlier \_section\_begin operator is a pointer to void. Note that you must enable language

The operators are implemented in terms of symbols with dedicated names, and v

| Operator           | Symbol        |
|--------------------|---------------|
| section_begin(sec) | sec\$\$Base   |
| section_end(sec)   | sec\$\$Limit  |
| section_size(sec)  | sec\$\$Length |

### Demo: Vector Table – Reset handler

- •The Reset handler is the initial value copied to the PC register when the microcontroller comes out of reset
- •This is the address in ROM where the ARM Cortex-M processor starts executing code.
- •Looking at the default initialization of the Reset handler from the standard IAR library, we see that the reset handler is set to the "\_\_iar\_program\_start".
- •Let's use the use the address of the function "\_\_iar\_program\_start" in element[1] of the array.
- •Similar to the CSTACK\$\$Limit symbol, we need to declare the symbol \_\_iar\_program\_start as a function, by providing its prototype.
- •"\_\_iar\_program\_start" is a function that takes no arguments and returns no arguments.
- •View the disassembly and the PC register and run the program to confirm correctness.

### Demo: Vector Table – Standard Handlers

- •These entries in the vector table are common to all ARM Cortex-M processors and are for handling exceptions.
  - Note that they are not arranged contiguously in the vector table as there are gaps in the table marked as "Reserved". So we need to preserve this layout in our custom vector table.
- •Initialize the standard exceptions similar to the Reset Handler.
- •The names of exception and interrupt handlers are part of the CMSIS standard (refer to names in the "stm32f4xx\_it.h" file generated by the STM32CubeMX tool).
- •Unlike the \_\_iar\_program\_start Reset handler, which was taken from the standard IAR library, we need to write the code for these exception handlers.
- •The standard way to code an exception handler is to **use an endless loop** that ties up the CPU when the corresponding exception occurs.

### Demo: Vector Table – Test Handlers

- Build and run the blinking LED program
- Break before the call to the "delay" function
- •Step into "delay"
- •Modify the LR register to be an "even" address value.
- •Run program and verify that we're inside one of our handlers.



# System Timer

- -SysTick,
- -Application
- -Hardware

# System Timer SysTick

A basic timer that can be used to generate interrupts at regular time intervals



## System Timer SysTick

- •The SysTick is a hardware peripheral.
- •It is a separate hardware block on the MCU silicon.
- Clocked by the CPU clock
- •Consists of three registers:
  - STK VAL register (SysTick->VAL in CMSIS)
    - A 24-bit down-counter that decrements by one at every CPU clock cycle.
    - When the counter reaches zero, it generates an interrupt to the CPU.
  - STK\_LOAD (SysTick->LOAD)
    - The LOAD register specifies the start value to load into the STK\_VAL register
  - STK\_CTRL (SysTick->CTRL)
    - Enables the SystTick features
- •Source: PM0214-Programming Manual for STM32 Cortex-M4 (Section 4.5)

## System Timer Application

➤ Software can use it to implement a time delay function (assignment)

Execute some specific tasks software periodically polling to check peripheral status or read external inputs

➤ Operating System rely on the System Timer to invoke scheduler in order to support multitasking and to improve the CPU utilization

### Timers & Counters: Hardware

- > Timer is a hardware component built within the processor chip.
- > If enabled, it counts upward or downward driven via a clock source.





#### 4.5.2 SysTick reload value register (STK\_LOAD)

Address offset: 0x04

Reset value: 0x0000 0000

Required privilege: Privileged

| 31           | 30       | 29 | 28 | 27 | 26 | 25 | 24            | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|--------------|----------|----|----|----|----|----|---------------|----|----|----|----|----|----|----|----|
|              | Reserved |    |    |    |    |    | RELOAD[23:16] |    |    |    |    |    |    |    |    |
|              |          |    |    |    |    |    | rw            | rw | rw | rw | rw | rw | rw | rw |    |
| 15           | 14       | 13 | 12 | 11 | 10 | 9  | 8             | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| RELOAD[15:0] |          |    |    |    |    |    |               |    |    |    |    |    |    |    |    |
| rw           | rw       | rw | rw | rw | rw | rw | rw            | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:24 Reserved, must be kept cleared.

Bits 23:0 RELOAD: RELOAD value

The LOAD register specifies the start value to load into the STK\_VAL register when the counter is enabled and when it reaches 0.

Calculating the RELOAD value

The RELOAD value can be any value in the range 0x00000001-0x00FFFFF. A start value of 0 is possible, but has no effect because the SysTick exception request and COUNTFLAG are activated when counting from 1 to 0.

The RELOAD value is calculated according to its use:

- To generate a multi-shot timer with a period of N processor clock cycles, use a RELOAD value of N-1. For example, if the SysTick interrupt is required every 100 clock pulses, set RELOAD to 99.
- To deliver a single SysTick interrupt after a delay of N processor clock cycles, use a RELOAD of value N. For example, if a SysTick interrupt is required after 100 clock pulses, set RELOAD to 99.

# Configure SysTick timer for interrupts

STK\_LOAD (Programming Manual)
SysTick->LOAD (CMSIS)

#### 4.5.3 SysTick current value register (STK\_VAL)

Address offset: 0x08

Reset value: 0x0000 0000

Required privilege: Privileged

| 31            | 30       | 29 | 28 | 27 | 26 | 25 | 24             | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---------------|----------|----|----|----|----|----|----------------|----|----|----|----|----|----|----|----|
|               | Reserved |    |    |    |    |    | CURRENT[23:16] |    |    |    |    |    |    |    |    |
|               |          |    |    |    |    |    | rw             | rw | rw | rw | rw | rw | rw | rw |    |
| 15            | 14       | 13 | 12 | 11 | 10 | 9  | 8              | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| CURRENT[15:0] |          |    |    |    |    |    |                |    |    |    |    |    |    |    |    |
| rw            | rw       | rw | rw | rw | rw | rw | rw             | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:24 Reserved, must be kept cleared.

#### Bits 23:0 CURRENT: Current counter value

The VAL register contains the current value of the SysTick counter.

Reads return the current value of the SysTick counter.

A write of any value clears the field to 0, and also clears the COUNTFLAG bit in the STK\_CTRL register to 0.

# Configure SysTick timer for interrupts

STK\_VAL (programming manual)

SysTick->VAL (CMSIS)

#### 4.5.1 SysTick control and status register (STK\_CTRL)

Address offset: 0x00

Reset value: 0x0000 0000

Required privilege: Privileged

The SysTick CTRL register enables the SysTick features.



Bits 31:17 Reserved, must be kept cleared.

Bit 16 COUNTFLAG:

Returns 1 if timer counted to 0 since last time this was read.

Bits 15:3 Reserved, must be kept cleared.

Bit 2 CLKSOURCE: Clock source selection

Selects the clock source.

0: AHB/8

1: Processor clock (AHB)

Bit 1 TICKINT: SysTick exception request enable

0: Counting down to zero does not assert the SysTick exception request

Counting down to zero to asserts the SysTick exception request.

Note: Software can use COUNTFLAG to determine if SysTick has ever counted to zero.

Bit 0 ENABLE: Counter enable

Enables the counter. When ENABLE is set to 1, the counter loads the RELOAD value from the LOAD register and then counts down. On reaching 0, it sets the COUNTFLAG to 1 and optionally asserts the SysTick depending on the value of TICKINT. It then loads the RELOAD value again, and begins counting.

0: Counter disabled

1: Counter enabled

# Configure SysTick timer for interrupts

STK\_CTRL (Programming Manual)

SysTick->CTRL (CMSIS)

- -Clock-Source
- -Interrupt-Enable
- -Counter enable

### Use in CMSIS

```
STATIC_INLINE uint32 t SysTick_Config(uint32 t ticks)
if ((ticks - 1) > SysTick_LOAD_RELOAD_Msk) return (1);
SysTick->LOAD = ticks - 1;
NVIC SetPriority (SysTick IRQn, (1<< NVIC PRIO BITS) - 1); /* set Priority for Systick Interrupt */
SysTick->VAL = 0;
SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
                 SysTick CTRL TICKINT Msk
                 SysTick_CTRL_ENABLE_Msk;
 return (0);
```

Source: core\_cm4.h

```
/* Reload value impossible */
/* set reload register */
/* Load the SysTick Counter Value */
/* Enable SysTick IRQ and SysTick Timer */
/* Function successful */
```



## Interrupts Overview

- -Polling
- -CPU Interrupts
- Demo SysTick interrupt

# Polling

- •The delay function busy-waits for million iterations, which happens to take about one second.
- •Busy-waits means that the CPU is doing nothing else, but constantly checking whether the iteration counter has dropped all the way to zero.
- •In programming this is called "polling" and is an approach, in which the program keeps checking for a certain condition to occur in order to do something in response.
- •This "polling" example inside delay() ties up the CPU and renders it unavailable for any other work.

```
// main.c
delay(1000000);
// delay.c
#include "delay.h"
void delay(int volatile iteration) {
  while (iteration > 0) {
    iteration--;
```

### **CPU Interrupts**

- •The CPU "listens" to the interrupts coming in through interrupt lines.
- •The CPU has a special built-in hardware that samples the status of the interrupt line after every instruction.
- •As long as the interrupt line is low, the CPU fetches the next instruction in the pipeline.
- •However, when the interrupt line is high, the special CPU hardware forces the CPU to branch to a different code path (ISR == Interrupt Service Routine)
- •This process is called "PREEMPTION".
- •While the instructions are strictly synchronized to the CPU clock, the interrupt line is generally not.
- •The interrupt line can change its status at any time and typically in the middle of an instruction, completely "ASYNCHRONOUS" to the instruction execution.

# Interrupts are asynchronous



# SysTick usage

#### 4.4.5 SysTick usage hints and tips

Some implementations stop all the processor clock signals during deep sleep mode. If this happens, the SysTick counter stops.

Ensure software uses aligned word accesses to access the SysTick registers.

The SysTick counter reload and current value are not initialized by hardware. This means the correct initialization sequence for the SysTick counter is:

- Program reload value.
- Clear current value.
- Program Control and Status register.

Source: Cortex-M4 Generic User Guide



# Demo: SysTick usage

- -Build on demo with custom vector\_table
- -Remove all code from main except for the blinking LED part.
- -Enable the use of CMSIS
  - In project settings
  - And copy files "stm32f401xe.h" & "system\_stm32f4xx.h" to the project directory
- -Setup SysTick registers
- -Setup Load value to 1 Sec (16,000,000 cycles)
- -Blink LED within SysTick\_Handler()

### Demo: How to determine the interval

- •To set the interval to one second, we need to know the speed of the CPU clock in terms of cycles per second.
- •For our board = 16MHz (Default, see section 3.11 of datasheet).
- •16,000,000 cycles per second, which is 0x00F4.2400
  - Ensure it does not overflow SysTick->LOAD
  - Max value for SysTick->LOAD is 0x00FF.FFFF
- •View SysTick->LOAD value in "Symbolic Memory" window (at address 0xE000E014)
- •Set breakpoint inside SysTick\_Handler()
- Remove delay code from main
- Add LED toggle code inside Systick\_Handler()
  - GPIOA->ODR ^= GPIO\_ODR\_OD5;



# Assignment 07

# Suggested Reading

#### - "The Definitive Guide to ARM Cortex M3 & M4" by Joseph Yiu (Third Edition)

- Chapter 4.5: Exceptions and interrupts.
- Chapter 7.1, 7.2: Exceptions & Interrupts overview and types.
- Chapter 8.1: Exception Handling.

#### - "An Embedded Software Primer" by David E. Simon

- Chapter 4: Interrupts

#### -RM0368 Reference Manual

- Section 2.4: Boot Configuration

#### -PM0214 Programming Manual:

- Section 4.5: SysTick Timer