

# ALU UVM Framework Step By Step Guide

August 2017



# **Agenda**

- ALU Overview
- Config Files Explained
- Compile and Simulate Generated Code
- Adding DUT Specific Functionality



# **ALU: Block Diagram**





# **ALU: Timing Diagram**



- 1. Apply operands & operation on i/p pins
- 2. Raise valid for 1 cycle (start)
- 3. ALU drops ready signals

- . After X cycles, ALU presents result
- 5. ALU raises done for 1 cycle
- 6. ALU raises ready signal



# **Agenda**

- ALU Overview
- Config Files Explained
- Compile and Simulate Generated Code
- Adding DUT Specific Functionality



# **Python Config Files**

## Number Of Agents

- First need to determine how many interfaces there are for the ALU.
- Group signals into interfaces
- Create a config file for each interface

## Interface Config files

- ALU\_IN Interface
  - o All signals that are associated with specifying the Alu operation to perform
- ALU\_OUT Interface
  - o All signals that are associated with specifying the Alu result



## alu\_in\_if\_config.py

## import uvmf\_gen

- Template code that is required.
- Imports Python code needed to interpret the rest of the config file
- Requires \$PYTHONPATH to be set as uvmf\_gen.py file resides in that directory

## intf = uvmf\_gen.InterfaceClass(`alu\_in')

- The argument to the Interface Class function ('alu\_in') is the name of the interface.
- The name given will have **\_pkg** appended to it to form the package name.
- The package name (alu\_in\_pkg) is used to name the directory structure that contains the generated files

```
#! /usr/bin/env python

import uvmf_gen

## The input to this call is the name of the desired interface
intf = uvmf_gen.InterfaceClass('alu_in')
```



alu\_in\_if\_config.py

## intf.inFactReady = False

- Disables generation of additional code for the Questa InFact tool
- For 3.6f only, code is generated by default so need to disable it
- From 3.6g onwards, the default will change to opt-in rather than opt-out

## intf = addParamDef('ALU\_IN\_OP\_WIDTH', 'int', '8')

- Specify parameters for this interface package
- Allow creation of parameterizable agents
- Here we define the width of the operand to be processed by the alu

```
## Disable generation of InFact specific files [required for 3.6f only]
intf.inFactReady = False

## Specify parameters for this interface package.

## These parameters can be used when defining signal and variable sizes.

## addHdlParamDef(<name>,<type>,<value>)
intf.addParamDef('ALU_IN_OP_WIDTH','int','8')
```



## alu\_in\_if\_config.py

- intf.clock = 'clk'
  - Specifies the interface clock signal
- intf.reset = 'rst'
  - Specifies the interface reset signal
- intf.resetAssertionLevel = False
  - Specifies the polarity of the active reset
  - False = Active Low; True = Active High

```
## Specify the clock and reset signal for the interface
intf.clock = 'clk'
intf.reset = 'rst'
intf.resetAssertionLevel = False
```

#### **NOTES:**

 The names for the clock and the reset will be used in all the generated code for the agent, including the interface.



## alu\_in\_if\_config.py

## intf.addPort(`alu\_rst',1,'output)

- The addPort function is required for each signal in the interface.
- The arguments to the addPort identify the name, width and direction of the signal.
- The options for the direction are input, output and inout.

```
## Specify the ports associated with this interface.
22
    ## The direction is from the perspective of the test bench as an INITIATOR on the bus.
23
         addPort(<name>,<width>,[input|output|inout])
24
    intf.addPort('alu rst',1,'output')
25
    intf.addPort('ready',1,'input')
26
    intf.addPort('valid',1,'output')
27
    intf.addPort('op',3,'output')
28
    intf.addPort('a','ALU IN OP WIDTH','output')
    intf.addPort('b','ALU IN OP WIDTH','output')
29
```

#### **NOTES:**

- Direction specified here is in relation to the testbench
   i.e. 'alu\_rst' is an output from the testbench and an input pin on the DUT
- The agent has to be able to execute a 'rst\_op' operation and will need to drive the alu reset pin in response to such a request.
- The 'a' & 'b' use the ALU\_IN\_OP\_WIDTH parameter which was defined using the intf.addParamDef directive



alu\_in\_if\_config.py

- This directive will generate an enumerated typedef for the alu operations.
- Note that it is necessary to insert backslashes in front of the enumeration values to prevent them being processed by the Python.

```
## Specify typedef for inclusion in typedefs_hdl file
# addHdlTypedef(<name>,<type>)
intf.addHdlTypedef('alu_in_op_t','enum bit[2:0] {no_op = 3\'b000, add_op = 3\'b001, and_op = 3\'b010,
xor_op = 3\'b011, mul_op = 3\'b100, rst_op = 3\'b111}')
```



## alu\_in\_if\_config.py

## intf.addTransvar(`op','alu\_in\_op\_t',isrand=True,Iscompare=True)

- Defines a variable to be used by the transaction class.
- Variables in the transaction class reflect the untimed information used during a transfer on the bus.
- The arguments required by the addTransVar include the name of the variable, variable type, an indication if this variable is to be of a randomized type & if the variable is to be compared in the do\_compare method.

```
## Specify transaction variables for the interface.

## addTransVar(<name>,<type>)

## optionally can specify if this variable may be specified as 'rand'

## optionally can specify if this variable may be specified as used in do_compare()

## intf.addTransVar('op','alu_in_op_t',isrand=True,iscompare=True)

## intf.addTransVar('a','bit [ALU_IN_OP_WIDTH-1:0]',isrand=True,iscompare=True)

## intf.addTransVar('b','bit [ALU_IN_OP_WIDTH-1:0]',isrand=True,iscompare=True)
```

#### **NOTES:**

- For the alu, the transaction will specify the operation and the a & b operands.
- Each of these values can be randomized.
- Unconstrained arrays cannot be used for addTransVar
- If you need an unconstrained array, declare a fixed array in config file and modify generated code



alu\_in\_if\_config.py

## intf.create()

This tells the python generator to create all of the interface source files for the alu\_in agent.

```
## This will prompt the creation of all interface files in their specified
## locations
intf.create()
```



alu\_in\_if

## Generating the Interface Code

Run python on the alu\_in\_if\_config.py file

python alu\_in\_if\_config.py

 You can create a simple .bat file on Windows to set the \$UVMF\_HOME & \$PYTHONPATH variables and then call python on your config file

```
1  @set UVMF_HOME=C:/MentorTools/questasim_10.6b/examples/UVM_Framework/UVMF_3.6f
2  @set PYTHONPATH=%UVMF_HOME%/templates/python
3
4  python alu_in_if_config.py
5  pause
```

- All UVMF agent code is placed under uvmf\_template\_output / verification\_ip / interface\_packages
- All generated code for the alu\_in agent will be saved under the alu\_in\_pkg folder [as shown opposite]



## parameterized alu agent

- intf = addParamDef('ALU\_IN\_OP\_WIDTH', 'int', '8')
  - All generated code for the alu agent will be parameterized

```
class alu_in_monitor #(
    int ALU_IN_OP_WIDTH = 8
    ) extends uvmf_monitor_base
```

```
class alu_in_transaction #(
   int ALU_IN_OP_WIDTH = 8
   ) extends uvmf_transaction_base;
```

```
class alu_in_driver #(
   int ALU_IN_OP_WIDTH = 8
   ) extends uvmf_driver_base
```

```
class alu_in_configuration #(
    int ALU_IN_OP_WIDTH = 8
    ) extends uvmf_parameterized_agent_configuration_base
```

```
class alu_in_random_sequence #(
    int ALU_IN_OP_WIDTH = 8
)
```



alu\_in

#### UVMF Transactors

- alu\_in\_driver & alu\_in\_monitor are class based and will be instantiated inside the agent class
- alu\_in\_driver\_bfm & alu\_in\_monitor\_bfm are interfaces & will be instantiated in the top level testbench module (hdl\_top)





## alu\_in

## Looking at the <u>alu\_in\_pkg</u> directory

Makefile

Contains the compile commands for the generated agent

— alu\_in\_filelist\_hdl.f

Compilation list of hdl files (the interface and the 2 BFMs)

— alu\_in\_filelist\_hvl.f

Compilation list of hvl files (all other files)

— alu\_in\_pkg.sv

This is the verification package (HVL) that `includes all the generated classes for our VIP agent (all from directory src)

— alu\_in\_pkg\_hdl.sv

This package will be used for the HDL part of the VIP. The HDL part is synthesized by the emulator.





## alu\_in

## Looking at the <u>alu\_in\_pkg/src</u> directory

alu\_inreg\_adaptor.svh
 Template adaptor for UVM register layer. Requires user to fill in functionality.

alu\_in\_agent.svhAgents class (parameterized)

alu\_in\_configuration.svh
 Configuration class for the agent

alu\_in\_driver.svh
 Driver class to be instantiated in the agent

alu\_in\_driver\_bfm.sv
 Bus functional model to convert transactions to protocol pin wiggles. Requires user to fill in functionality

alu\_in\_if.sv
 Signal interface for the agent. User can optionally add protocol assertions in here.

alu\_in\_monitor.svh
 Monitor class to be instantiated in the agent

alu\_in\_monitor\_bfm.sv
 Bus functional model to convert the protocol pin wiggles to transactions. Requires user to fill in functionality





## alu\_in

## Looking at the <u>alu\_in\_pkg/src</u> directory

alu\_in\_random\_sequence.svh
 Starter sequence. Randomizes 1 instance of the alu\_in transaction class and sends to sequencer.
 Extended from alu in sequence base

alu\_in\_responder\_sequence.svh

This sequence class can be used to provide stime.

This sequence class can be used to provide stimulus when an interface has been configured to run in a responder mode. Requires user to fill in functionality

- alu\_in\_sequence\_base.svh

Base class with useful methods that all inherited sequences can utilize

- alu in transaction.svh

This is the sequence item that we will use in our sequences. Extends from 'uvmf\_transaction\_base.svh' which contains global "id" which holds a unique number for every transaction. Also contains several methods for printing, comparing, etc

— alu\_in\_transaction\_coverage.svh

This class records alu\_in transaction information using a covergroup named alu\_in\_transaction\_cg.

An instance of this coverage component is instantiated in the uvmf\_parameterized\_agent if the has\_coverage flag is set.





## alu\_in

## Looking at the <u>alu\_in\_pkg/src</u> directory

— alu\_in\_typedefs.svh

This file contains defines and typedefs used only in the testbench (HVL) side of the testbench. Package may not contain any defines or typedefs after but will still be generated.

— alu\_in\_typedefs\_hdl.svh

This file contains defines and typedefs used by the interface package performing transaction level simulation activities. This package is used by the driver/monitor BFMs.





alu\_out\_if\_config.py

## import uvmf\_gen

- Template code that is required.
- Imports Python code needed to interpret the rest of the config file
- Requires \$PYTHONPATH to be set as uvmf\_gen.py file resides in that directory

## intf = uvmf\_gen.InterfaceClass('alu\_out')

- The argument to the Interface Class function ('alu\_out') is the name of the interface.
- The name given will have **\_pkg** appended to it to form the package name.
- The package name (alu\_out\_pkg) is used to name the directory structure that contains the generated files

```
import uvmf_gen

## The input to this call is the name of the desired interface
intf = uvmf_gen.InterfaceClass('alu_out')
```



alu\_out\_if\_config.py

## intf.inFactReady = False

- Disables generation of additional code for the Questa InFact tool
- For 3.6f only, code is generated by default so need to disable it
- From 3.6g onwards, the default will change to opt-in rather than opt-out

## intf = addParamDef('ALU\_OUT\_RESULT\_WIDTH', 'int', '16')

- Specify parameters for this interface package
- Allows creation of parameterizable agents
- Here we define the width of the result to be generated by the alu

```
## Disable generation of InFact specific files [required for 3.6f only]
    intf.inFactReady = False
10
11
    ## Specify parameters for this interface package.
12
    ## These parameters can be used when defining signal and variable sizes.
    # addHdlParamDef(<name>,<type>,<value>)
13
    intf.addParamDef('ALU OUT RESULT WIDTH','int','16')
```



## alu\_out\_if\_config.py

- intf.clock = 'clk'
  - Specifies the interface clock signal
- intf.reset = 'rst'
  - Specifies the interface reset signal
- intf.resetAssertionLevel = False
  - Specifies the polarity of the active reset
  - False = Active Low; True = Active High

```
## Specify the clock and reset signal for the interface
intf.clock = 'clk'
intf.reset = 'rst'
intf.resetAssertionLevel = False
```

#### **NOTES:**

 The names for the clock and the reset will be used in all the generated code for the agent, including the interface.



alu\_out\_if\_config.py

## intf.addPort(`result',ALU\_OUT\_RESULT\_WIDTH,'input)

- The addPort function is required for each signal in the interface.
- The arguments to the addPort identify the name, width and direction of the signal.
- The options for the direction are input, output and inout.

```
## Specify the ports associated with this interface.

## The direction is from the perspective of the test bench as an INITIATOR

## addPort(<name>, <width>, [input|output|inout])

intf.addPort('done', 1, 'input')

intf.addPort('result', 'ALU_OUT_RESULT_WIDTH', 'input')
```

#### **NOTES:**

- Direction specified here is in relation to the testbench
   i.e. 'done' is an output from the alu (DUT) and an input to the testbench
- The 'result' signal use the ALU\_OUT\_RESULT\_WIDTH parameter which was defined using the intf.addParamDef directive



alu\_out\_if\_config.py

- intf.addTransvar(`result','bit [ALU\_OUT\_RESULT\_WIDTH-1:0]', isrand=False, Iscompare=True)
  - Defines a variable to be used by the transaction class.
  - The arguments required by the addTransVar include the name of the variable, variable type, an indication if this variable is to be of a randomized type & if the variable is to be compared in the do compare method.

```
## Specify transaction variables for the interface.

## addTransVar(<name>,<type>)

## optionally can specify if this variable may be specified as 'rand'

## optionally can specify if this variable may be specified as used in do_compare()

intf.addTransVar('result','bit [ALU_OUT_RESULT_WIDTH-1:0]',isrand=False,iscompare=True)
```

#### **NOTES:**

- For the alu, the transaction will specify the result of the performed operation.
- isrand parameter is set to False as the testbench is not randomizing this data value, only capturing what is generated by the DUT
- Unconstrained arrays cannot be used for addTransVar
- If you need an unconstrained array, declare a fixed array in config file and modify generated code



alu\_out\_if\_config.py

## intf.create()

This tells the python generator to create all of the interface source files for the alu\_out agent.

```
## This will prompt the creation of all interface files in their specified
## locations
intf.create()
```



alu\_out\_if

## Generating the Interface Code

Run python on the alu\_in\_if\_config.py file

python alu\_out\_if\_config.py



- All UVMF agent code is placed under uvmf\_template\_output / verification\_ip / interface\_packages
- All generated code for the alu\_out agent will be saved under the alu\_out\_pkg folder [as shown opposite]



alu\_env\_config.py

- UVMF Environment Packages
  - The environment config file will be used to generate an environment package
  - The environment package will comprise the environment class, the environment configuration class and an environment sequence class. It can also optionally predictor classes if they have been specified.
  - The environment package can be reused when a block level UVMF testbench is being used as part of a subsystem/chip level testbench.
- Lets look at environment config file (alu\_env\_config.py) in more detail



## alu\_env\_config.py

Environment config defines the name of the environment package

```
#! /usr/bin/env python

import uvmf_gen
env = uvmf_gen.EnvironmentClass('alu')
```

Tells python to generate a environment with name 'alu\_env\_pkg'

- Environment config file defines the number of instances of each agent to be used
- alu\_env instantiates 2 agents
  - 1 x alu\_in\_if1 x alu out if

Tells python to include the 1 x alu\_in agent and 1 x alu\_out agent. Defines agent instance names and the primary clock/reset.

```
## Specify the agents contained in this environment
##
addAgent(<agent_handle_name>, <agent_package_name>, <clock_name>, <reset_n
faceParameter2:value2}>, initResp = 'RESPONDER')

## Note: the agent_package_name will have _pkg appended to it.
env.addAgent('alu_in_agent', 'alu_in', 'clk', 'rst')
env.addAgent('alu_out_agent', 'alu_out', 'clk', 'rst')
```



## alu\_env\_config.py

- alu environment also instantiates & connects scoreboard & predictor components
- Command to define the predictors (defineAnalysisComponent)
  - This definition describes the component class name, list of analysis exports for receiving transactions and a list of analysis ports for broadcasting transactions.
  - The 'alu\_predictor' class created by the defineAnalysisComponent API is automatically added to the environment package.
- 2. Command to instantiate the alu predictor (addAnalysisComponent)

```
## Define the predictors contained in this environment (not instantiate, yet)
19
    ## addAnalysisComponent(<keyword>,,,<dict of exports>,<dict of ports>) -
    ## If the transaction types are parameterized and the default parameter values are desired then
21
    ## the #() is required as part of defining the transaction type used by the analysis component.
    ## doing this will add the requested analysis component to the list, enabling the use of the
22
    ## given template (identified by <keyword>)
   penv.defineAnalysisComponent('predictor', 'alu predictor', {'alu in agent ae': 'alu in transaction #()'},
25
                                                            { 'alu sb ap': 'alu out transaction #()'})
26
    ## Instantiate the components in this environment
28
    ## addAnalysisComponent(<name>,<type>)
    env.addAnalysisComponent('alu pred','alu predictor
```



## alu\_env\_config.py

- 3. Commands to add 1 x UVMF scoreboard component
- 4. Series of addConnection commands to connect the interface agents to the scoreboard & the predictor

```
## Specify the scoreboards contained in this environment
## addUvmfScoreboard(<scoreboard_handle_name>, <uvmf_scoreboard_type_name>, <transaction_type_name>)
env.addUvmfScoreboard('alu_sb','uvmf_in_order_scoreboard','alu_out_transaction')

## Specify the connections in the environment
## addConnection(<output_component>, < output_port_name>, <input_component>, <input_component_export_name>)
## Connection 00
env.addConnection('alu_in_agent', 'monitored_ap', 'alu_pred', 'alu_in_agent_ae')
## Connection 01
env.addConnection('alu_pred', 'alu_sb_ap', 'alu_sb', 'expected_analysis_export')
## Connection 02
env.addConnection('alu_out_agent', 'monitored_ap', 'alu_sb', 'actual_analysis_export')
```





alu\_env\_config.py

#### connection 00

env.addConnection('alu\_in\_agent', 'monitored\_ap', 'alu\_pred', 'alu\_in\_agent\_ae')

alu\_in\_agent : instance name of agent

monitored\_ap : fixed name for analysis port on all UVMF agents

alu\_pred : instance name of alu predicitor

alu\_in\_agent\_ae : name for predictor analysis export (from predictor defineAnalysisComponent

API command)

#### connection 01

env.addConnection('alu\_pred', 'alu\_sb\_ap', 'alu\_sb', 'expected\_analysis\_export')

alu\_pred : instance name of predictor

alu\_sb\_ap : fixed name for analysis port on scoreboard

['\_ap' added to inst name]

alu\_sb : instance name of scoreboard

expected\_analysis\_export : fixed name for scoreboard 'expected' analysis export



alu\_env\_config.py

connection 02

env.addConnection('alu\_out\_agent', 'monitored\_ap', 'alu\_sb', 'actual\_analysis\_export')

alu\_out\_agent : instance name of agent

monitored\_ap : fixed name for analysis port on all UVMF agents

alu\_sb : instance name of alu scoreboard

actual\_analysis\_export : fixed name for scoreboard 'actual' analysis export



## alu\_env\_pkg

- Files get generated under verification\_ip/environment\_packages/alu\_env\_pkg
- Makefile
  - Compiles the environment package
- alu\_env\_pkg.sv
  - alu Environment package
- alu\_env\_configuration.svh
  - Configuration class for 'alu' environment
- alu\_env.svh
  - alu environment class that instantiates the agents, scoreboards, predictors & connects them
- alu\_env\_sequence\_base.svh
  - Base sequence class for any environment level sequences
- alu\_predictor.svh
  - Generated predictor class for alu environment.
     User will need to add code to model the function to predict







# **ALU Bench Config File**

## alu\_bench\_config.py

- UVMF Top Level Testbench
  - The bench config file will be used to generate the UVMF top level testbench
  - The top level testbench will instantiate the alu env (which in turn instantiates the alu interface agents as well as the environment configuration class
  - It facilitates the top-down configuration of the environment, which in turn configures the agents.
  - It provides a default sequences and a default test to run
  - It provides a simulation directory and makefile/run.do file for compiling and simulating the generated code
  - The code generated from the bench level config file is specific to the DUT it is testing and in general will be non-reusable code.
- Lets look at the bench config file (alu\_bench\_config.py) in more detail



# **ALU Bench Config File**

## alu\_bench\_config.py

- Short config file
- List of BFMs MUST be in same order as their corresponding agents were defined in the environment config file

```
import uvmf gen
 4
    ## The input to this call is the name of the desired bench and the name of the top
    ## environment package
                                                        Tells python to generate a bench with
          BenchClass(<bench name>, <env name>, {environ
                                                        name 'alu'
    ben = uvmf gen.BenchClass('alu','alu',{})
    ## Specify parameters for this interface package.
10
11
    ## These parameters can be used when defining signal and variable sizes.
12
    # ben.addParamDef(<name>,<type>,<value>)
                                                        Tells python to include the specified BFMs &
13
                                                        defines if drivers are ACTIVE or PASSIVE
14
    ## Specify the agents contained in this bench
15
          addBfm(<agent handle name>, <agent type name>, <clock name>, <reset name>, <activity
    ben.addBfm('alu in agent', 'alu in', 'clk', 'rst', 'ACTIVE')
16
    ben.addBfm('alu out agent', 'alu out', 'clk', 'rst', 'PASSIVE')
17
18
19
    ## This will prompt the creation of all bench files in their specified
20
    ## locations
                                    Tells python to generate
21
    ## ben.inFactReady = False
                                    the bench code
    ben.create()
```



## project\_benches/alu

- Generates the top level UVMF testbench plus scripts for compiling and running the simulation
- Files generated under







## project\_benches/alu

Files generated under

- docs
- Placeholder folder for user to place documentation



<sup>©</sup> Mentor Graphics Corp. Company Confidential



project\_benches/alu

Files generated under

- registers
- Placeholder folder for user to place register layer package



<sup>©</sup> Mentor Graphics Corp. Company Confidential



## project\_benches/alu

Files generated under

- rtl
- Placeholder folder for user to place RTL DUT code
- Optional can place your DUT code any where you want.



<sup>©</sup> Mentor Graphics Corp. Company Confidential



### project\_benches/alu

Files generated under

project\_benches/alu

#### ■ sim

- Directory where user should run simulations.
- Contains makefile for Linux users to compile
   8 run testbench
- Contains run.do for Windows users to compile
   & run testbench
- Contains wave.do which is populated with agent transactions
- Also contain some other support files for emulation users plus a default RMDB for Questa VRM users.







### project\_benches/alu

Files generated under

- tb
- Multiple sub-folders for testbench
- **■** Parameters
  - Top level testbench params package (i/f names, etc)
- Sequences
  - Example top level sequence and a sequence base class
  - Sequence package
- testbench
  - hdl top.sv: top level module based TB
  - hvl\_top.sv : non-synthesizable parts of top level TB
- tests
  - Example top level test, extended from test base class
  - Test Package



<sup>©</sup> Mentor Graphics Corp. Company Confidential



# **Agenda**

- ALU Overview
- Config Files Explained
- Compile and Simulate Generated Code
  - Adding DUT Specific Functionality



- Bench level config file
  - Generates Makefile for Linux users
  - Generates run.do for Windows users
  - Other files used in simulation
    - wave.do : contains signals & transactions from each of the agents
  - Remaining files can be ignored for regular simulation
    - default.rmdb : Questa VRM regression file
    - testlist : Questa VRM testlist
    - tbx.config : Veloce emulation file
    - veloce.config : Veloce emulation file
    - velrunopts.ini : Veloce emulation file





### project\_benches/alu/sim

### OS Considerations

— Linux

make build : compiles the generated code

make debug : compiles and loads the

generated code

- Windows
  - do run.do : compiles and loads the generated code
- Makefile sets default OS architecture to 32 bit
  - If running on the 64 bit version of Questa on Linux, you can change the OS setting to 64 bit as follows;

```
make build MACHINE_ARCH='-64' make debug MACHINE ARCH='-64'
```



- Bench level config file
  - Generated Makefile / run.do invoke vsim with +UVM\_TESTNAME=test\_top
  - Also applies some other switches to vsim that are required to run the UVMF simulation. Do not remove them







## project\_benches/alu/sim



Transactions coming from the monitors
No DUT connected yet....
Just showing default values



### project\_benches/alu/tb/tests/src

- Default test : top\_test.svh
  - Extends from uvmf\_test\_base
  - Is parameterized with the configuration, environment and sequence to use
  - Build phase kicks off top down configuration

```
typedef alu env configuration alu env configuration t;
24
    typedef alu environment alu environment t;
25
26
   Pclass test top extends uvmf test base #(.CONFIG T(alu env configuration t),
27
                                              .ENV T(alu environment t),
                                              .TOP LEVEL SEQ T(alu bench sequence base));
28
29
      `uvm component utils ( test top );
                                                                                   This is the default top level
31
                                                                                   virtual sequence that gets
      function new( string name = "", uvm component parent = null );
36
                                                                                   executed
37
         super.new( name ,parent );
      endfunction
39
40
51
      virtual function void build phase(uvm phase phase);
52
53
        super.build phase(phase);
54
        configuration.initialize (BLOCK, "uvm test top.environment", alu parameters pkg::interface names, null,
        alu parameters pkg::interface activities);
      endfunction
56
    endclass
```



project\_benches/alu/tb/sequences/src

Default sequence : alu\_bench\_sequence\_base.svh

```
69
      virtual task body();
      // Construct sequences here
       alu in agent random seq
72
                                    = alu in agent random seq t::type id::create("alu in agent random seq");
73
74
      // Start RESPONDER sequences here
       fork
7.5
76
       join none
      // Start INITIATOR sequences here
79
       fork
           repeat (25) alu in agent random seq.start(alu in agent sequencer);
80
81
       join
82
83
       // UVMF CHANGE ME : Extend the simulation XXX number of clocks after
       // the last sequence to allow for the last sequence item to flow
84
85
       // through the design.
86
87
      fork
        alu in agent config.wait for num clocks (400);
88
        alu out agent config.wait for num clocks (400);
89
90
      join
91
92
      endtask
```



### project\_benches/alu/tb/sequences/src

- Default sequence : alu\_bench\_sequence\_base.svh
  - Sequence body (shown on previous slide)
    - creates agent sequences
      - The alu\_out agent is passive so it has no default sequence to run
    - Repeats each agent sequence to run 25 times
      - The default random sequence randomizes and generates 1 transaction.
    - Uses utility methods in agent configs to wait for specified number of clocks
  - Sequence code (not shown)
    - Extends from uvmf\_sequence\_base
    - Defines sequence handles for to run on each active agent.
    - Gets the config handles for each agent from the UVM config DB
    - Get the sequencer handles for each agent from the UVM config DB



# **Agenda**

- ALU Overview
- Config Files Explained
- Compile and Simulate Generated Code
- Adding DUT Specific Functionality



# **Completing the UVMF Testbench**

- User Modifications To the UVMF Generated Code
  - Having generated the UVMF testbench structure using the Python config files, the user now has to modify certain files to add DUT specific functionality.
  - These modification steps include
    - 1. Adding the DUT & wiring it up to the BFMs and the clock/reset
    - 2. Adding protocol specific information to the driver BFMs
    - 3. Adding protocol specific information to the monitor BFMs
    - 4. Adding DUT specific behavior to the predictor
  - Then the user will need to create additional tests & sequences to exercise the DUT functionality, which requires the following steps
    - 1. Extending the default test to create a new test which overrides the default sequence
    - 2. Extending the default sequence to create a new sequence that generates the desired stimulus for the test.
- The following slides will look at the code changes required to implement each of the above steps





project\_benches/alu/tb/testbench/hdl\_top.sv

### Clocks & Resets

- The hdl\_top module contains simple clock and reset generation code that the user can modify to change frequencies, add more clocks, etc depending on the need for their specific DUT
- In the case of the ALU IP we can leave this code unmodified.

```
module hdl top;
    // pragma attribute hdl top partition module xrtl
35
36
    bit rst = 0;
    bit clk;
      // Instantiate a clk driver
      // tbx clkgen
41 p initial begin
          #9ns;
43
       clk = ~clk:
44
        forever #5ns clk = ~clk;
45
       end
       // Instantiate a rst driver
      initial begin
          #200ns;
          rst <= ~rst;
       end
```





project\_benches/alu/tb/testbench/hdl\_top.sv

### The DUT

- The DUT RTL model is located at project\_benches/alu/rtl/verilog/alu.v
   [in the version shipped with the UVMF in the Questa install tree]
- You can copy this file into the corresponding rtl folder under your uvmf\_template\_output/project\_benches/alu/rtl/verilog which was created when you ran your python config files

**NOTE**: You do not have to place the DUT RTL code in this this directory. This is merely a placeholder location for DUT source code but it can reside anywhere on disk.







### Instantiate The DUT

- Edit the file project\_benches/alu/tb/testbench/hdl\_top.sv
- Find the comment that says "Instantiate DUT here"
- Add instance of the Alu and wire up ports to the corresponding agent interface

### Original Code

```
68 B// UVMF_CHANGE_ME: Add DUT and connect to signals in _bus interfaces listed above
69 // Instantiate DUT here
70 
71 Dinitial begin // tbx vif_binding_block import uvm pkg::uvm config db;
```

#### NOTES:

To get list of interface signals, then the interface files are located at:

- $\bullet \quad \text{uvmf\_template\_output/verification\_ip/interfaces/alu\_in\_pkg/src/alu\_in\_if.sv}$
- uvmf\_template\_output/verification\_ip/interfaces/alu\_out\_pkg/src/alu\_out\_if.sv

The testbench reset is passed in to the agent BFM interfaces but the alu rst pin needs to be driven from the fpu\_rst pin of the ali\_in BFM. This is required since there in a RST\_OP transaction that can be actioned where the driver will need to activate the reset signal to the DUT.

### **Modified Code**

```
#(.OP WIDTH(8), .RESULT WIDTH(16)) DUT
      alu
           // AHB connections
           .clk
                  (alu in agent bus.clk),
                  (alu in agent bus.alu rst ) ,
           .ready (alu in agent bus.ready ) ,
          .valid (alu in agent bus.valid ) ,
                  (alu in agent bus.op ) ,
                  (alu in agent bus.a ) ,
           . a
78
                  (alu in agent bus.b),
79
                  (alu out agent bus.done ) ,
           .done
80
           .result (alu out agent bus.result ) );
82
   pinitial begin // tbx vif binding block
        import uvm pkg::uvm config db;
```





project\_benches/alu/tb/testbench/hdl\_top.sv

### Compiling The DUT

- Go to the folder project\_benches/alu/sim
- There is a Makefile for Linux users and a run.do for Windows customers
- run.do : add the vlog command to compile the alu.v source file
- Makefile: uncomment line 149 which activates the comp\_alu\_dut target. A
  default filename and path is generated in the Makefile (line 122) which you
  would have to modify for other designs.

### Makefile

```
120 # UVMF_CHANGE_ME : Reference DUT source.
121 alu_DUT =\
122 $ (UVMF_PROJECT_DIR) / rtl/verilog/alu.v
```

```
# UVMF_CHANGE_ME : Add make target to compile your dut here

comp_alu_dut:
    echo "Compile your DUT here"

$ (HDL_COMP_CMD) $ (alu_DUT)
```

### run.do

```
27 echo "Compile your DUT here"
28 vlog -sv $env(UVMF_PROJECT_DIR)/rtl/verilog/alu.v
```





project\_benches/alu/tb/testbench/hdl\_top.sv

- Simulating with the alu DUT
  - Go to the folder project\_benches/alu/sim
  - Use either the run.do or the Makefile (make debug) to compile and load the simulation
  - Check that there are no compile errors and that the alu (instance name DUT) appears in the hierarchy of hdl\_top





verification\_ip/interface\_packages/alu\_in\_pkg/src/alu\_in\_driver\_BFM.sv



- Modifying the alu\_in driver BFM
  - Go to the folder verification\_ip/interface\_packages/alu\_in\_pkg/src
  - Edit the file alu\_in\_driver\_BFM.sv and locate the 'do\_transfer' task
  - By default the UVMF generator just has 5 consecutive clock delays inserted in to the driver. No data is actually driven onto the alu\_in bus interface
  - This code needs to be modified to implement the interface protocol

### **Original Code**

```
130
       task do transfer (
                                         input alu in op t op,
131
                      input bit [ALU IN OP WIDTH-1:0] a,
132
                      input bit [ALU IN OP WIDTH-1:0] b
                                                                        );
133
       // UVMF CHANGE ME : Implement protocol signaling.
154
155
156
       @(posedge clk i);
157
       @(posedge clk i);
158
       @(posedge clk i);
159
       @(posedge clk i);
160
       @(posedge clk i);
161
       $display("alu in driver bfm: Inside do transfer()");
162
     endtask
```



verification\_ip/interface\_packages/alu\_in\_pkg/src/ alu\_in\_driver\_BFM.sv



- Modifying the alu\_in driver BFM
  - Replace the 5 consecutive clock cycle delays with the following code

```
157
          @(posedge clk i);
                                                Modified Code
158
          case (op)
159
             rst op : do assert rst(op);
160
             default : alu in op(op, a, b);
161
          endcase
162
          $display("alu in driver bfm: Inside do transfer()");
163
64
     endtask
```

#### NOTES:

The reset operation does only drives the alu reset Pin and is there handled separately in it's own task.

### Add the following 2 tasks to the module

```
166 🖨
       task do assert rst(input alu in op t op);
       $display("%q ************ Starting Reset", $time);
167
          op o <= op;
169
          alu rst o <= 1'b0;
         repeat (10) @(posedge clk i);
171
         alu rst o <= 1'b1;
172
          repeat (5) @(posedge clk i);
       $display("%g **********
                                     Ending Reset", $time);
174
       endtask
```

### NOTES: New Code

For the reset operation we need to drive the correct op code on to the bus so that the monitor can recognize the reset operation.

```
178
        task alu in op (input alu in op t op,
179
                        input bit [ALU IN OP WIDTH-1:0] a,
180
                        input bit [ALU IN OP WIDTH-1:0] b);
181
           while ( ready i == 1'b0 ) @(posedge clk i) ;
183
           valid o <= 1'b1;</pre>
184
           op o <= op;
185
           a o <= a;
           b o <= b;
187
188
           @(posedge clk i);
189
           valid o <= 1'b0;</pre>
190
           op o <= {3{1'bx}};
191
           a o <= {ALU IN OP WIDTH{1'bx}};
192
           b o <= {ALU IN OP WIDTH{1'bx}};
193
194
         endtask
```

© Mentor Graphics Corp. Company Confidential



verification\_ip/interface\_packages/alu\_in\_pkg/src/alu\_in\_driver\_BFM.sv



- Modifying the alu\_in driver BFM
  - Modify the code that generates the alu\_rst\_o signal as shown below

```
76 // INITIATOR mode output signals
77 tri alu_rst_i;
78 bit alu_rst_o;
```

**Original Code** 

```
// These are signals marked as 'output' by the config file, but the outputs will
// not be driven by this BFM unless placed in INITIATOR mode.

assign bus.alu_rst = (initiator_responder == INITIATOR) ? alu_rst_o : 'bz;

assign alu_rst_i = bus.alu_rst;
```

```
76 // INITIATOR mode output signals
77 tri alu_rst_i;
78 bit alu_rst_o = 1'b1;
```

**Modified Code** 

```
// These are signals marked as 'output' by the config file, but the outputs will
// not be driven by this BFM unless placed in INITIATOR mode.

assign bus.alu_rst = (initiator_responder == INITIATOR) ? (alu_rst_o && rst_i) : 'bz;

assign alu_rst_i = bus.alu_rst;
```

#### NOTES:

- alu\_rst is active low so we initialize the default value of alu\_rst\_o to be `1'.
- We want to reset the alu if either the top level reset (rst\_i) is active or when a RST\_OP operation is received which drives alu\_rst\_i low. So we logically AND the 2 reset driving signals alu\_rst\_



verification\_ip/interface\_packages/alu\_in\_pkg/src/alu\_in\_driver\_BFM.sv



- Checking the driver BFM code changes
  - Use the run.do or the Makefile (make debug) to check that there are no compilation errors in the code you have modified/added.
  - 1. If you look at the ALU signals (alu\_in\_agent\_bus & alu\_out\_agent\_bus) you will see that the testbench is sending operations to the alu and that results are being generated.
  - 2. The transactions are still showing incorrect value since the monitor code has not been modified yet. We will fix this next.
  - 3. Some transactions are being sent during the reset period. We will fix this later.



verification\_ip/interface\_packages/alu\_in\_pkg/src/alu\_in\_monitor\_BFM.sv



- Modifying the alu\_in monitor BFM
  - Go to the folder verification\_ip/interface\_packages/alu\_in\_pkg/src
  - Edit the file alu\_in\_monitor\_BFM.sv and locate the 'do\_monitor' task
  - By default the UVMF generator just has 4 consecutive clock delays inserted in to the monitor. No data is actually read from the alu\_in bus interface
  - This code needs to be modified to implement the interface protocol

### Original Code



#### **NOTES**

This is why we see the alu\_in\_transactions are all 4 cycles long and the displayed data values are just the language type defaults







verification\_ip/interface\_packages/alu\_in\_pkg/src/alu\_in\_monitor\_BFM.sv



- Modifying the alu\_in monitor BFM
  - Replace the 4 consecutive clock cycle delays with the following code

```
124
125
           task do monitor (
126
                         output alu in op t op,
127
                         output bit [ALU IN OP WIDTH-1:0] a,
                         output bit [ALU IN OP WIDTH-1:0] b
128
129
    #// UVMF CHANGE ME : Implement protocol monitoring.
138
139
           //-start time = $time;
             // Hold here until signal event happens to capture bus values
140
           while (valid i == 1'b0 && alu rst i == 1'b1) begin
141
142
             @(posedge clk i);
143
           end
144
           op = alu in op t'(op i);
145
           a = a i;
146
           b = b i;
147
148
           if (alu rst i == 1'b0) begin
               while (alu rst i == 1'b0) @(posedge clk i);
149
           end else
151
               @(posedge clk i);
152
           //-end time = $time;
153
154
          endtask
```

**Modified Code** 

#### NOTES

- Wait until either valid goes high or reset goes active
- Read bus values
- If reset then wait until reset becomes inactive



verification\_ip/interface\_packages/alu\_in\_pkg/src/alu\_in\_monitor\_BFM.sv



- Checking the monitor BFM code changes
  - Use the run.do or the Makefile (make debug) to check that there are no compilation errors in the code you have modified/added.
  - 1. The alu\_in transactions are now showing the actual stimulus data values and the transaction lengths match the corresponding pin signal activity.
  - 2. The alu\_out\_transactions are still showing default values since we have not modified the alu\_out\_driver BFM code yet.
  - 3. Some transactions are being sent during the reset period. We will fix this later.



verification\_ip/interface\_packages/alu\_out\_pkg/src/
alu\_out\_monitor\_BFM.sv



- Modifying the alu\_out monitor BFM
  - Go to the folder verification\_ip/interface\_packages/alu\_out\_pkg/src
  - Edit the file alu out monitor BFM.sv and locate the 'do monitor' task
  - By default the UVMF generator just has 4 consecutive clock delays inserted in to the monitor. No data is actually read from the alu\_out bus interface
  - This code needs to be modified to implement the interface protocol

### **Original Code**



verification\_ip/interface\_packages/alu\_out\_pkg/src/alu\_out\_monitor\_BFM.sv



- Modifying the alu\_out monitor BFM
  - Replace the 4 consecutive clock cycle delays with the following code

```
110
111
           task do monitor (
112
                          output bit [ALU OUT RESULT WIDTH-1:0] result);
113
     由// UVMF CHANGE ME : Implement protocol monitoring.
118
119
            //-start time = $time + 1;
120
            while ( done i == 1'b0 ) @ (posedge clk i);
121
            result = result i;
122
            //-end time = $time - 1;
123
124
           endtask
```

**Modified Code** 

#### **NOTES**

- Wait until done\_i goes high
- Read result value



verification\_ip/interface\_packages/alu\_out\_pkg/src/ alu\_out\_monitor\_BFM.sv



- Checking the monitor BFM code changes
  - Use the run.do or the Makefile (make debug) to check that there are no compilation errors in the code you have modified/added.
  - 1. The alu out transactions are now showing the actual result data values and the transaction lengths match the corresponding pin signal activity.
  - 2. Some transactions are still being sent during the reset period. We will fix this next.



# **Delaying Sequence Activity During Reset**

project\_benches/alu/tb/sequences/src/
alu\_bench\_sequence\_base.svh



- Modifying the alu default sequence
  - Go to the folder project\_benches/alu/tb/sequences/src
  - Edit the file alu\_bench\_sequence\_base.svh and locate the 'body' task
  - A repeat loop starts the sequence on the alu\_in\_agent at time 0
  - We need to add some code to delay starting the stimulus generation until the reset is inactive

Original Code

```
69
      virtual task body();
71
       // Construct sequences here
72
                                    = alu in agent random seq t::type id::create("alu in agent random seq");
        alu in agent random seq
73
74
       // Start RESPONDER sequences here
75
76
        join none
78
       // Start INITIATOR sequences here
79
80
            repeat (25) alu_in_agent_random_seq.start(alu_in_agent_sequencer);
81
        join
82
83
        // UVMF CHANGE ME : Extend the simulation XXX number of clocks after
        // the last sequence to allow for the last sequence item to flow
85
        // through the design.
86
87
88
         alu_in_agent_config.wait_for_num_clocks(400);
89
         alu out agent config.wait for num clocks(400);
90
91
       endtask
```

© Mentor Graphics Corp. Company Confidentia



# **Delaying Sequence Activity During Reset**

project\_benches/alu/tb/sequences/src/
alu\_bench\_sequence\_base.svh



- Modifying the alu default sequence
  - Replace the RESPONDER fork/join with the code shown below
  - This calls some utility task provide in the agent configuration class

```
wait_for_resetwaits until the reset signal has been deassertedwait_for_num_clockswaits for the specified number of clock cycles
```

```
virtual task body();
       // Construct sequences here
                                    = alu in agent random seg t::type id::create("alu in agent random seg");
        alu in agent random seg
73
74
       // Delay start of sequences til lreset has ended and then wait a few clocks after that
        alu in agent config.wait for reset();
        alu in agent config.wait for num clocks(10);
       // Start INITIATOR sequences here
80
            repeat (25) alu in agent random seq.start(alu in agent sequencer);
81
82
       // UVMF CHANGE ME : Extend the simulation XXX number of clocks after
        // the last sequence to allow for the last sequence item to flow
85
        // through the design.
86
87 🖨
      fork
88
         alu_in_agent_config.wait_for_num_clocks(400);
89
         alu out agent config.wait for num clocks (400);
90
       join
                                                                                       Modified Code
       endtask
```



## **Adding DUT Behaviour To The Predictor**

verification\_ip/environment\_packages/alu\_env\_pkg/src/alu\_predictor.svh



- Modifying the alu predictor
  - Go to the folder verification\_ip/environment\_packages/alu\_env\_pkg/src
  - Edit the file alu\_predictor.svh and locate the 'write\_alu\_in\_agent\_transaction' task
  - Transactions received through alu\_in\_agent\_ae initiate the execution of this function
  - This function performs prediction of DUT output values based on DUT input, configuration and state
  - This code needs to be modified to implement the DUT functionality

### Original Code

```
virtual function void write alu in agent ae(alu in transaction #() t);
68
         'uvm info("alu predictor", "Transaction Received through alu in agent ae", UVM MEDIUM)
69
         `uvm info("alu predictor", {" Data: ",t.convert2string()}, UVM FULL)
70
71
72
       // Construct one of each output transaction type.
       alu sb ap output transaction = alu out transaction #()::type id::create("alu sb ap output transaction");
73
74
         // Code for sending output transaction out through alu sb ap
75
         alu sb ap.write(alu sb ap output transaction);
76
       endfunction
```



## **Adding DUT Behaviour To The Predictor**

verification\_ip/environment\_packages/alu\_env\_pkg/src/alu\_predictor.svh



- Modifying the alu predictor
  - Insert the following case statement into the task to implement the alu operations
  - Note that we deliberately ignore the RST\_OP op code, taking care not to write a transaction out to the analysis export (which is connected to the scoreboard).

```
// Construct one of each output transaction type.
73
        alu sb ap output transaction = alu out transaction #()::type id::create("alu sb ap output transaction");
74
75
            case (t.op)
76
              add op: begin
77
                         alu sb ap output transaction.result = t.a + t.b;
78
                         `uvm info("PREDICT",{"ALU OUT: ",alu sb ap output transaction.convert2string()},UVM MEDIUM);
79
                         // Code for sending output transaction out through alu sb ap
80
                         alu sb ap.write(alu sb ap output transaction);
81
82
              and op: begin
83
                         alu sb ap output transaction.result = t.a & t.b;
84
                         'uvm info("PREDICT", {"ALU_OUT: ", alu_sb_ap_output_transaction.convert2string()}, UVM_MEDIUM);
85
                         // Code for sending output transaction out through alu sb ap
86
                         alu_sb_ap.write(alu_sb_ap_output_transaction);
87
88
              xor op: begin
89
                         alu sb ap output transaction.result = t.a ^ t.b;
90
                         `uvm info("PREDICT",{"ALU_OUT: ",alu_sb_ap_output_transaction.convert2string()},UVM_MEDIUM);
91
                         // Code for sending output transaction out through alu sb ap
92
                         alu sb ap.write(alu sb ap output transaction);
93
94
              mul op: begin
95
                         alu sb ap output transaction.result = t.a * t.b;
96
                         `uvm info("PREDICT", {"ALU OUT: ", alu sb ap output transaction.convert2string()}, UVM MEDIUM);
97
                         // Code for sending output transaction out through alu sb ap
98
                         alu sb ap.write(alu sb ap output transaction);
99
                      end
            endcase // case (op set)
                                                                                                   Modified Code
102
        endfunction
```



#### **Adding DUT Behaviour To The Predictor**

verification\_ip/environment\_packages/alu\_env\_pkg/src/alu\_predictor.svh



- Checking the predictor code changes
  - Use the run.do or the Makefile (make debug) to check that there are no compilation errors in the code you have modified/added.
  - 1. The alu\_out transactions are now showing the actual result data values and the transaction lengths match the corresponding pin signal activity.
  - 2. Transactions are no longer being sent during the reset period.







#### **Status So Far**

- Basic ALU operation appears to be working
  - 1. There should be no errors at this stage. In the wave window there should be no red triangles, which would indicate UVM Errors from the scoreboard



#### Still To Do

- Create a new test & sequence to exercise the RST\_OP which is currently not being tested.
- This is due to the constraint we specified back in the python config file for the alu\_in interface which only selects from the following alu operations.

```
//Constraints for the transaction variables:
    constraint valid_op_c { op inside {no_op, add_op, and_op, xor_op, mul_op}; }
```



## Creating an interface reset sequence





- UVMF Generated Sequence
  - alu\_in agent was generated with the following sequence
     interface\_packages/alu\_in\_pkg/src/alu\_in\_random\_sequence.svh
  - It randomizes alu operations, selecting from no\_op, add\_op, and\_op, xor\_op & mul\_op
  - 3. Copy the alu\_in\_random\_sequence.svh file to alu\_in\_reset\_sequence.svh
  - 4. Edit the sequence and change all references to ali\_in\_random\_sequence to alu\_in\_reset\_sequence.
  - After the randomization of the alu\_in\_transaction, set the alu op = RST\_OP



#### Creating an interface reset sequence

#### verification\_ip/interface\_packages/alu\_in\_pkg/src alu\_in\_reset\_sequence.svh



```
□class alu in reset sequence #(
21
           int ALU IN OP WIDTH = 8
22
    extends alu in sequence base #(
24
                                   .ALU IN OP WIDTH (ALU IN OP WIDTH)
25
                                   ) ;
26
       'uvm object param utils ( alu in reset sequence #(
28
                                 ALU IN OP WIDTH
29
                                  ))
30
31
32
       function new(string name = "");
33
         super.new(name);
34
       endfunction: new
35
36
41
       task body();
42
43
         begin
44
           // Construct the transaction
45
           req=alu in transaction #(
46
                      .ALU IN OP WIDTH (ALU IN OP WIDTH)
47
                    ) ::type id::create("req");
48
49
           start item(req);
50
           // Randomize the transaction
51
           if(!req.randomize()) `uvm fatal("RANDOMIZE FAILURE", "alu in reset sequence::body()-alu in transaction")
52
           // force the operation to be a reset.
53
           req.op = rst op;
54
           // Send the transaction to the alu in driver bfm via the sequencer and alu in driver.
55
56
           `uvm info("reset sec response from driver", req.convert2string(),UVM MEDIUM)
57
         end
58
59
       endtask: body
60
                                                                                                Modified Code
    endclass: alu in reset sequence
```

## Creating an interface reset sequence

verification\_ip/interface\_packages/alu\_in\_pkg alu\_in\_pkg.sv



#### **STEPS**

- Update the alu\_in\_pkg to include the newly created alu\_in\_reset\_sequence.svh file
- The compilation script will compile this package and therefore all files that it includes

```
□package alu in pkg;
38
        import uvm pkg::*;
39
        import questa uvm pkg::*;
40
        import uvmf base pkg hdl::*;
41
        import uvmf base pkg::*;
42
        import alu in pkg hdl::*;
43
        `include "uvm macros.svh"
44
45
        export alu in pkg hdl::*;
46
47
48
        `include "src/alu in typedefs.svh"
49
        `include "src/alu in transaction.svh"
51
        `include "src/alu in configuration.svh"
52
        `include "src/alu in driver.svh"
53
        `include "src/alu in monitor.svh"
54
55
        `include "src/alu in transaction coverage.svh"
56
        `include "src/alu in sequence base.svh"
57
        `include "src/alu in random sequence.svh"
58
        `include "src/alu in reset sequence.svh"
59
60
        `include "src/alu in responder sequence.svh"
61
        `include "src/alu in2reg adapter.svh"
62
63
        `include "src/alu in agent.svh"
64
65
        typedef uvm reg predictor #(alu in transaction) alu in2reg predictor;
66
67
                                                            Modified Code
     endpackage
```



## Creating a new bench virtual sequence

project\_benches/alu/tb/sequences/src alu\_random\_sequence.svh



- UVMF Generated Sequence
  - 1. alu\_in bench was generated with the following virtual sequence project\_benches/alu/tb/sequences/alu\_bench\_sequence\_base.svh
  - 2. This is the default sequence that gets ran by the default test.
  - Extend this sequence to create a new sequence called alu\_random\_sequence.
  - 4. We have the handle for the alu\_in\_random sequence from the base class, but we need to define a handle for the new alu\_in\_reset\_sequence
  - 5. In the body of the sequence we will generate some random alu operations, followed by a reset operation and then we will generate some more random alu operations.



## Creating a new bench virtual sequence

#### project\_benches/alu/tb/sequences/src alu\_random\_sequence.svh



```
□class alu_random_sequence #(int ALU_IN_OP_WIDTH = 8) extends alu bench sequence base;
41
42
      'uvm object utils ( alu random sequence );
43
      typedef alu_in_reset_sequence #(ALU_IN_OP_WIDTH) alu_reset_sequence_t;
44
      alu reset sequence t alu in reset s;
45
46
47
                      *************
48
49
      function new( string name = "" );
50
         super.new( name );
51
      endfunction
52
                      **********
53
54
     virtual task body();
55
         alu in agent random seq = alu in random sequence#()::type id::create("alu in agent random seq");
         alu in reset s = alu in reset sequence#()::type id::create("alu in reset s");
56
57
58
         alu in agent config.wait for reset();
         alu in agent config.wait for num clocks(10);
59
60
61
         repeat (10) alu in agent random seq.start(alu in agent sequencer);
62
         alu in reset s.start(alu in agent sequencer);
         repeat (5) alu in agent random seq.start(alu in agent sequencer);
63
64
65
         alu in agent config.wait for num clocks (50); // 50 = 1000ns/20ns
66
67
      endtask
68
                                                                             New Sequence Code
69
    endclass
```



#### Creating a new bench level sequence

project\_benches/alu/tb/sequences
alu\_sequence\_pkg.sv



#### **STEPS**

- Update the alu\_sequences\_pkg to include the newly created alu\_random\_sequence.svh file
- The compilation script will compile this package and therefore all files that it includes

```
26
    package alu sequences pkg;
27
28
        import uvm pkg::*;
        import questa uvm pkg::*;
29
        import uvmf base pkg::*;
30
31
        import alu in pkg::*;
32
        import alu out pkg::*;
        import alu parameters pkg::*;
33
34
35
36
         `include "uvm macros.svh"
37
         `include "src/alu bench sequence base.svh"
38
         'include "src/alu random sequence.svh"
39
         `include "src/infact bench sequence.svh"
40
         `include "src/example derived test sequence.svh"
41
42
                                              Modified Code
43
     endpackage
```



#### Adding a New UVM Test

project\_benches/alu/tb/tests/src alu\_random\_test.svh



- Example derived test provided in
  - tests/src/example\_derviced\_test.svh
  - 1. Create a new test, *alu\_random\_test* & extend it from *test\_top*
  - In the build phase, specify a factory override of the default sequence (which is alu\_bench\_sequence\_base) to replace it with the new sequence alu\_random\_sequence.

```
□class alu random test extends test top;
37
38
       'uvm component utils ( alu random test );
39
       function new( string name = "", uvm component parent = null );
40
41
         super.new( name, parent );
42
       endfunction
43
       virtual function void build phase (uvm phase phase);
44
45
         alu bench sequence base::type id::set type override(alu random sequence #(8)::get type());
46
         super.build phase(phase);
       endfunction
47
48
                                                                                                    New Code
49
     endclass
```



#### **Adding a New UVM Test**

project\_benches/alu/tb/tests
alu\_test\_pkg.sv



Add the new test to the alu\_test\_pkg

```
package alu test pkg;
25
26
        import uvm pkg::*;
27
        import questa uvm pkg::*;
        import uvmf base pkg::*;
28
29
        import alu parameters pkg::*;
        import alu env pkg::*;
30
        import alu sequences pkg::*;
31
32
33
34
         `include "uvm macros.svh"
35
         `include "src/test top.svh"
36
        `include "src/alu random sequence.svh"
37
         `include "src/example derived_test.svh"
38
39
                                         Modified Code
40
     endpackage
```





#### **Simulating The New Test**

- Go to the *project\_benches/alu/sim* folder
- Windows Users
  - Edit run.do and modify the modify the last line where +UVM\_TESTNAME specifies the test to run

```
    32
    vopt -32
    +acc
    hvl_top hdl_top
    -o optimized_debug_top_tb

    33
    vsim -i -32
    -sv_seed random
    +UVM_TESTNAME=alu_random_test
    +UVM_VERBOSITY=UVM_HIGH

    34
```

- Linux Users
  - Execute 'make debug TEST\_NAME alu\_random\_test'





#### **Simulating The New Test**

- Observe from the wave window
  - 1. No operations occur during the reset
  - 2. 10 random operations are then applied to the alu
  - 3. A reset is then applied to the alu
  - 4. 5 further random operations are then applied to the alu





#### **Adding Colour To The Transactions**

verification\_ip/interface\_packages/alu\_in\_pkg/src alu\_in\_transaction.svh



- Edit the file alu\_in\_transaction.svh
- Find the function called 'add\_to\_wave'
  - It contains some comments about adding colour to the trnasactions
  - Add the code highlighted below to the function which will assign a different colour to the transactions depending on the opcode value

```
virtual function void add to wave(int transaction viewing stream h);
93
          if (transaction view h == 0)
            transaction view h = $begin transaction(transaction viewing stream h, "alu in transaction", start time);
94
          case (op)
96
                      $add color(transaction view h, "grey");
            no op :
97
            add op : $add color(transaction view h, "green");
            and op : $add color(transaction view h, "orange");
            xor op : $add_color(transaction_view_h, "red");
99
            mul op : $add color(transaction view h, "yellow");
101
            rst op : $add color(transaction view h, "blue");
102
            default : $add color(transaction view h, "grey");
103
          endcase
104
          super.add to wave(transaction view h);
105
      // UVMF CHANGE ME : Eliminate transaction variables not wanted in transaction viewing in the waveform viewer
106
          $add attribute(transaction view h,op,"op");
107
          $add attribute(transaction view h,a,"a");
108
          $add attribute(transaction view h,b,"b");
109
          $end transaction(transaction view h,end time);
          $free transaction(transaction view h);
        endfunction
```



## The End

#### **Re-Simulate The New Test**

- Observe from the wave window
  - 1. The alu\_in transactions are now colour coded depending on the op code
  - 2. The colours match those specified in the add\_to\_wave function of the alu\_in\_transaction class



That Completes The Steps To Get The UVMF Environment Running



# Menor®

A Siemens Business