## Johnny Rhe

SungKyunKwan University: 2066, Seobu-ro, Jangan-gu, Suwon-si, Gyeonggi-do, Korea

【 (+82)10-5236-5648 | ■ djwhsdj@skku.edu | ② djwhsdj.github.io | 🛅 linkedin.com/in/djwhsdj

#### Research Interests

I am currently pursuing a combined M.S/Ph.D. degree in the Department of Electrical and computer engineering at SungKyunKwan University. My research has focused on Deep/Convolutional Neural Networks (D/CNNs) mapping in the In-Memory Computing (IMC) architecture for energy-efficient and faster IMC-based D/CNN inference. Recently, I have also expanded my research interests to Large Language Models (LLMs), focusing on optimizing their performance and inference efficiency in IMC systems To achieve this goal, I am exploring diverse approaches through techniques for hardware-aware optimization including mapping, dataflow, and model compression.

#### Education

#### **Combined M.S-Ph.D. Electrical and Computer Engineering**

Sept. 2019 - Present

SungKyunKwan University, Suwon, Korea

- Intelligent & Resource-Efficient Image Processing & Systems Design (IRIS) Lab
- · Thesis Advisor: Prof. Jong Hwan Ko

#### **B.S. School of Electronic and Electrical Engineering**

SungKyunKwan University, Suwon, Korea

Mar. 2011 - Feb. 2019

## Research Experience

#### **Graduate Research Assistant in SungKyunKwan University**

Sept. 2019 - Present

- 1. Optimal Weight Mapping Method for Energy-efficient and Faster IMC-based Inference
- Designed a weight mapping method for minimizing energy consumption and computing cycles.
- Implemented a simulation to calculate the total computing cycles based on weight mapping.
- Proposed a novel weight mapping approach for energy-efficient IMC-based inference.
- Proposed a channel pruning algorithm paired with the weight mapping methods.
- Proposed mapping precision controller and adder tree design for flexible DNN inference in the digital IMC system.
- 2. Weight Pattern Design for IMC Architectures
- Designed a pattern using a weight sparsity for reducing computing cycles.
- Proposed pattern shapes for the SDK-based mapping method to compress the weight matrix.
- 3. Improving the Utilization by Handling Idle Memory Cells
- Studied how to utilize unused memory cells.
- · Designed network training scheme with kernel shape control for more memory cells to be used.
- Proposed a novel method to generate various kernel shapes substitute for weight pruning.
- 4. Visualization & Simulation of Weight Mapping Methods
- Implemented a simulation with visualizing the weight mapping in IMC arrays.

### **Projects**

# A Study on Collaborative Mapping and Training Techniques for Energy-Efficient In-Memory CNN Inference

Sept 2024 - Present

National Research Foundation of Korea (NRF)

· Leading research as the principal investigator

#### HW-SW co-design technique for low-power real-time in-memory deep learning operation

Mar 2023 - Present

Samsung Advanced Institute of Technology (SAIT)

• Study about energy-efficient weight mapping for the IMC systems

## Student Activites

#### [S12] Outstanding Researcher

Nov, 2024

Korea Collaborative & High-tech Initiative for Prospective Semiconductor Research (K-CHIPS)

#### [S11] Outstanding Research Award

Oct, 2024

Korea Institute of Energy Technology Evaluation and Planning (KETEP)

JANUARY 31, 2025

| [S10] Outstanding Paper Award  Samsung Electronics                                                                                                                                        | Aug, 2024                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| [S9] The Grand Prize at the Exynos AI Challenger Samsung Electronics' S.LSI                                                                                                               | July, 2024                     |
| [S8] 3rd place in the System Design Contest - GPU Track  Design Automation Conference (DAC)                                                                                               | June, 2024                     |
| [S7] Poster Presentation at PhD Forum  IEEE International Symposium on Circuits and Systems (ISCAS) 2024                                                                                  | May, 2024                      |
| [S6] Most Popular Poster Award at the Student Research Forum<br>29th Asia South Pacific Design Automation Conference (ASP-DAC) 2024                                                       | Jan, 2024                      |
| [S5] IEEE CASS Non-Flagship Student Travel Grant Selection.  IEEE Circuits and System Society (CAS)                                                                                       | Aug, 2023                      |
| [S4] Best Paper Award  Korean Artificial Intelligence Association                                                                                                                         | July, 2023                     |
| [S3] SKKU Innovation Research Fellowship Scholarship Selection<br>BK Graduate School Innovation Support Project                                                                           | Oct, 2022                      |
| [S2] Introduction and Demonstration of RC Car Remote Control Using 3D Han<br>Information Technology Research Center (ITRC), Korea                                                         | d Motion Recognition Apr, 2022 |
| [S1] $2^{nd}$ Place Winner of Artificial Intelligence Grand Challenge Institute of Information & Communications Technology Planning & Evaluation, Research Communications (Section 2018). | July, 2020<br>Korea            |

#### **Publications**

#### JOURNAL ARTICLES

[J5] **Johnny Rhe**, Kang Eun Jeon and Jong Hwan Ko, "Genetic Algorithm-Aided Row-Skipping for SDK-Based Convolutional Weight Mapping," *Journal of Systems Architecture (JSA)*, In Review (JCR Q1).

[J4] Juhong Park, **Johnny Rhe**, and Jong Hwan Ko, "Input/Mapping Precision Controllable Digital PIM with Adaptive Adder Tree Architecture for Flexible DNN Inference," *Journal of Systems Architecture (JSA)*, Feb. 2025 (JCR Q1).

[J3] **Johnny Rhe**, Kang Eun Jeon, Joo Chan Lee, Seong Moon Jeong, and Jong Hwan Ko, "KERNTROL: Kernel Shape Control Toward Ultimate Memory Utilization for In-Memory Convolutional Weight Mapping," *IEEE Transactions on Circuits and Systems I: Regular Papers (TCAS-I) vol.* 71, no. 12, pp. 6138-6151, Nov. 2024.

[J2] **Johnny Rhe**, Sungmin Moon, and Jong Hwan Ko, "VWC-SDK: Convolutional Weight Mapping Using Shifted and Duplicated Kernel with Variable Windows and Channels," *IEEE Journal on Emerging and Selected Topics in Circuits and Systems (JETCAS)*, vol. 12, no. 2, pp. 408-421, May. 2022 (impact factor: 5.877).

[J1] Eunyoung Lee, Taeyoung Han, Donguk Seo, Gicheol Shin, Jaerok Kim, Seonho Kim, Soyoun Jeong, **Johnny Rhe**, Jaeyung Park, Jong Hwan Ko, Yoonmyung Lee, "A Charge-Domain Scalable-Weight In-Memory Computing Macro with Dual-SRAM Architecture for Precision-Scalable DNN Accelerators," in *IEEE Transactions Circuits and System I (TCAS-I) vol. 68, no. 8, pp. 3305-3316*, May. 2021.

#### **CONFERENCE PROCEEDINGS**

[C11] Kang Eun Jeon, **Johnny Rhe**, and Jong Hwan Ko, "Low-Rank Compression for IMC Arrays," *Design, Automation & Test in Europe Conference (DATE)*, Mar. 2025.

[C10] **Johnny Rhe**, and Jong Hwan Ko, "Row-Efficient Pruning for In-Memory Convolutional Weight Mapping," *International Soc Design Conference (ISOCC)*, Aug. 2024.

[C9] Kang Eun Jeon<sup>1</sup>, Wooram Seo<sup>1</sup>, **Johnny Rhe**, and Jong Hwan Ko, "ConvMapSim: Modeling and Simulating Convolutional Network Mapping on PIM Arrays," *IEEE Artificial Intelligence Circuits and Systems (AICAS)*, Apr. 2024.

[C8] Chanwook Hwang, Jaehyeon So, **Johnny Rhe**, Jiyoon Kim, Juhong Park, Kang Eun Jeon, and Jong Hwan Ko, "An Efficient Ventricular Arrhythmias Detection on Microcontrollers with Optimized 1D CNN," *IEEE Artificial Intelligence Circuits and Systems (AICAS)*, Apr. 2024.

[C7] Juhong Park, **Johnny Rhe**, and Jong Hwan Ko, "KARS: Kernel-Grouping Aided Row-Skipping for SDK-based Weight Compression in PIM Arrays," *IEEE International Symposium on Circuits and Systems (ISCAS)*, May 2024.

[C6] Hyeonsu Bang, Kang Eun Jeon, **Johnny Rhe**, and Jong Hwan Ko, "DCR: Decomposition-Aware Column Re-Mapping for Stuck-At-Fault Tolerance in ReRAM Arrays," *IEEE International Conference on Computer Design (ICCD)*, Nov. 2023.

[C5] **Johnny Rhe**, Kang Eun Jeon, Joo Chan Lee, Seong Moon Jeong, and Jong Hwan Ko, "Kernel Shape Control for Row-Efficient Convolution on Processing-In-Memory Arrays," *ACM/IEEE International Conference on Computer-Aided Design (ICCAD)*, Oct. 2023.

JANUARY 31, 2025

- [C4] **Johnny Rhe**, Kang Eun Jeon, and Jong Hwan Ko, "PAIRS: Pruning-Alded Row-Skipping for SDK-Based Convolutional Weight Mapping in Processing-In-Memory Architectures," *ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED 2023)*, Aug. 2023.
- [C3] Kang Eun Jeon, **Johnny Rhe**, and Jong Hwan Ko, "Weight-Aware Activation Mapping for Energy-Efficient Convolution on PIM Arrays," *ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED)*, Aug. 2023.
- [C2] **Johnny Rhe**, Sungmin Moon, and Jong Hwan Ko, "VW-SDK: Efficient Convolutional Weight Mapping Using Variable Windows for Processing-In-Memory Architectures," *Design, Automation, and Test in Europe (DATE)*, Mar. 2022 (Oral, acceptance rate: 25%).
- [C1] Gicheol Shin, Donguk Seo, Jaerok Kim, **Johnny Rhe**, Eunyoung Lee, Seonho Kim, Soyoun Jeong, Jong Hwan Ko, Yoonmyung Lee, "A charge-Domain Computation-in-Memory Macro with Versatile All-Around-Wire-Capacitor for Variable-Precision Computation and Array-Embedded DA/AD Conversions," *European Conference on Solid-State Circuits (ESSCIRC)*, Sept. 2021.

#### **Patents**

- [P7] **Johnny Rhe**, Kang Eun Jeon, and Jong Hwan Ko, KR Patent Application No.10-2024-0058360, Pattern-based weight pruning method and electronic devices, May. 2024.
- [P6] **Johnny Rhe** and Jong Hwan Ko, US Patent Application No. No.18398389, Apparatus and method for controlling processing-in-memory by accelerating convolution operation based on arranging pattern of weight in kernel, and storage medium storing instructions to perform method for controlling processing-in-memory, Dec. 2023.
- [P5] Juhong Park, **Johnny Rhe**, Jong Hwan Ko, KR Patent Application No. 10-2023-0157705, Adaptive adder tree and digital in-memory architecture supporting multi-bit partitioning and improved column-wise mapping for depth-wise convolution layers, Nov. 2023.
- [P4] **Johnny Rhe**, Kang Eun Jeon, Joo Chan Lee, Seongmoon Jeong, and Jong Hwan Ko, KR Patent Application No.10-2023-0171519, Convolution operation method and apparatus utilization kernel shape control, Nov. 2023.
- [P3] **Johnny Rhe**, Sungmin Moon, and Jong Hwan Ko, US Patent Application No.18090628, Memory device for optimizing computation of convolutional layer, method for controlling memory device, and recording medium storing instructions to perform method for controlling memory device, Dec. 2022.
- [P2] **Johnny Rhe** and Jong Hwan Ko, KR Patent Application No.10-2022-0187676, Apparatus, method, computer-readable storage medium and computer program for controlling processing-in-memory by accelerating convolution operation based on arranging pattern of weight in kernel, Dec. 2022.
- [P1] **Johnny Rhe**, Sungmin Moon, and Jong Hwan Ko, KR Patent No.10-2021-0191289, Memory device for optimizing operation of convolutional layer and method for controlling the same, Dec. 2021.

#### Reference

Dr. Jong Hwan Ko Professor, College of ICE, SungKyunKwan University jhko@skku.edu

JANUARY 31, 2025