## HLS-Assignment 7

April 11, 2023

Sampath Govardhan FWC22071

#### 1 Problem Statement

Implement a module in HLS that models a basic FIR filter as specified on this web page: https://sestevenson.wordpress.com/implementation-of-fir-filtering-in-c part-1/. The web page also has C code which you should use as reference for your HLS design. Your task is to model the design in the most efficient manner possible for the hardware (e.g. small clock period, lower initiation interval, less resource consumption, etc.). After designing, you should compare your output against the reference output generated by the C code for the same set of input vectors, using a self checking testbench that allows for a 5% difference in output values generated by the C code and the HLS code. Use at least two different input vectors. Also, the HLS design should use appropriate fixed point format instead of floating point format wherever applicable. The C code from the website can be integrated as part of your HLS testbench if you name both the design modules differently, for e.g., firFloat for C module and firFixed for HLS module. This will enable you to pass the input vectors to both the modules and compare the outputs, in a single testbench.

#### 2 Header File

#ifndef FIR\_H\_

```
#define FIR_H_
#define N 4
#include "ap_fixed.h"
#include <string.h>
#include <math.h>
#include <iostream>
#include <fstream>
using namespace std;
typedef ap_fixed <24,12> in;
typedef ap_fixed <48,24> out;
void fir (out *y, in c[N], in x);
void firFloatInit( void );
void intToFloat( int *input, double *output, int length );
void firFloat ( double *coeffs , double *input , double *output , int length , int
filterLength );
void floatToInt( double *input, int *output, int length );
\#endif
```

# 3 firFixed.cpp Code

```
#include "fir.h"

void fir (out *y, in c[N], in x) {
#pragma HLS INTERFACE ap_none port=y
#pragma HLS INTERFACE ap_none port=c
#pragma HLS INTERFACE ap_none port=x
```

## 4 FirFloat.cpp Code

```
// buffer to hold all of the input samples
\#define BUFFERLEN (MAX_FLTLEN - 1 + MAX_INPUTLEN)
// array to hold input samples
double insamp [ BUFFER_LEN ];
// FIR init
void firFloatInit( void )
 memset(insamp, 0, sizeof(insamp));
void intToFloat( int *input, double *output, int length )
 int i;
 for (i = 0; i < length; i++) {
 output[i] = (double)input[i];
}
// the FIR filter function
void firFloat ( double *coeffs , double *input , double *output ,
 int length, int filterLength)
 double acc; // accumulator for MACs
 double *coeffp; // pointer to coefficients
 double *inputp; // pointer to input samples
 int n;
 int k;
 // put the new samples at the high end of the buffer
 memcpy (&insamp [filterLength - 1], input,
 length * sizeof(double) );
 // apply the filter to each input sample
 for (n = 0; n < length; n++)
 // calculate output n
 coeffp = coeffs;
 inputp = \&insamp[filterLength - 1 + n];
 acc = 0;
 for (k = 0; k < filterLength; k++)
 acc += (*coeffp++) * (*inputp--);
 output[n] = acc;
 // shift input samples back in time for next time
 memmove (&insamp[0], &insamp[length],
 (filterLength - 1) * sizeof(double));
}
void floatToInt( double *input, int *output, int length )
```

```
{
  int i;
  for ( i = 0; i < length; i++ ) {
    // add rounding constant
  input[i] += 0.5;
    // bound the values to 16 bits
  if ( input[i] > 32767.0 ) {
    input[i] = 32767.0;
  } else if ( input[i] < -32768.0 ) {
    input[i] = -32768.0;
  }
    // convert
    output[i] = (int)input[i];
  }
}</pre>
```

#### 5 Test Bench Code

```
ifstream inputFile1("inp.dat");
 ifstream inputFile2("coef.dat");
 ifstream inputFile3 ("coef.dat");
ofstream outputfile ("out.dat");
for (int p=1; p<3; p++){
        for (int j = 0; j < SAMPLES; j++) {
            inputFile >> input[j];
        }
         for (int j = 0; j < SAMPLES; j++) {
             inputFile1 >> input1[j];
         }
         for (int j = 0; j < N; j++) {
             inputFile2 >> coeffs[j];
          for (int j = 0; j < N; j++) {
              inputFile3 >> taps[j];
          }
// initialize the filter
 firFloatInit();
// process all of the samples
// convert to doubles
   intToFloat( input, floatInput,SAMPLES);
// perform the filtering with C Code
    firFloat( coeffs , floatInput , floatOutput , SAMPLES , N );
// convert to int
    floatToInt( floatOutput, output, SAMPLES);
    int sum1=0;
    out sum2=0;
   for (int j=0; j \leq SAMPLES; j++){
// perform the filtering with HLS code
         fir (&output1 [ j ], taps, input1 [ j ]);
         sum1+=output[j];
         sum2+=output1[j];
}
         if (abs(sum1-double(sum2))/double(sum2) > 0.05){
               cout << "TEST CASE " <<p<<" DID NOT PASSED AS DIFFERENCE IS MORE
               THAN 5\% " << endl;
```

### 6 inp.dat file

#### 7 coef.dat file

#### 8 out.dat file

```
TEST CASE :1 (HLS \tilde{} = C)
   \tilde{} = 2
    \tilde{}=7
16 = 16
26 = 26
36 ~= 36
TEST CASE :2 (HLS \sim C)
           \tilde{}= 1
4.39795
4.69775
           \tilde{}=4
4.29785
3.39819
           \tilde{}=3
          \tilde{} = 2
2.39868
```

#### 9 C simulation Output

# 10 HLS Resource Consumption

#### **Utilization Estimates** □ Summary BRAM\_18K DSP48E FF Name LUT DSP Expression 187 0 FIFO Instance Memory Multiplexer 72 Register 0 318 32 Total 2 318 0 291 Available 22010640053200 280 Utilization (%) 0 ~0 ~0

Figure 1: Resource Consumption

### 11 HLS Timing Report

Date: Tue Apr 11 15:44:32 2023 Version: 2018.3 (Build 2405991 on Thu Dec 06 23:56:15 MST 2018) Project: assignment7 solution1 Solution: Product family: zyng Target device: xc7z020clg484-1 **Performance Estimates** □ Timing (ns) **■ Summary** Clock Target Estimated Uncertainty ap\_clk 10.00 6.540 □ Latency (clock cycles) ■ Summary Latency Interval min max min max Type 8 8 8 8 none

Figure 2: Timing Report

#### Interfaces Report **12**

#### Interface □ Summary Protocol Source Object **RTL Ports** Dir Bits C Type ap\_clk ap\_ctrl\_hs firreturn value ap\_ctrl\_hs firreturn value ap\_rst in in ap\_ctrl\_hs firreturn value ap\_start ap\_done out ap\_ctrl\_hs firreturn value ap\_idle firreturn value out ap\_ctrl\_hs ap\_ready 1 ap\_ctrl\_hs firreturn value out $y_V$ $y_V$ out 48 ap\_none pointer c\_V\_address0out 2ap\_memory c\_V аггау c\_V\_ce0 1ap\_memory c\_V out аггау $c_V_q0$ in 24ap\_memory $c_V$ аггау x\_V in 24 ap\_none $x_V$ scalar

Figure 3: Interface Summary

#### 13 C/RTL Cosimulation Output

```
Starting C/RTL cosimulation ...
/tools/Xilinx/Vivado/2018.3/bin/vivado_hls/home/sam-admin/git/Training/HLS_Assi
INFO: [HLS 200-10] Running '/tools/Xilinx/Vivado/2018.3/bin/unwrapped/lnx64.o/vi
INFO: [HLS 200-10] For user 'sam-admin' on host 'sampaths-lappie' (Linux_x86_64
```

INFO: [HLS 200-10] On os Ubuntu 22.04.2 LTS

INFO: [HLS 200-10] In directory '/home/sam-admin/git/Training/HLS\_Assignments/A7

```
INFO: [HLS 200-10] Opening project '/home/sam-admin/git/Training/HLS_Assignments
INFO: [HLS 200-10] Opening solution '/home/sam-admin/git/Training/HLS_Assignment
INFO: [SYN 201-201] Setting up clock 'default' with a period of 10ns.
INFO: [HLS 200-10] Setting target device to 'xc7z020clg484-1'
INFO: [COSIM 212-47] Using XSIM for RTL simulation.
INFO: [COSIM 212-14] Instrumenting C test bench ...
   Build using "/tools/Xilinx/Vivado/2018.3/tps/lnx64/gcc-6.2.0/bin/g++"
   Compiling apatb_fir.cpp
   Compiling firFixed.cpp_pre.cpp.tb.cpp
   Compiling firFloat.cpp_pre.cpp.tb.cpp
   Compiling firTB.cpp_pre.cpp.tb.cpp
   Generating cosim.tv.exe
INFO: [COSIM 212-302] Starting C TB testing ...
TEST CASE 1 PASSED
TEST CASE 2 DID NOT PASSED AS DIFFERENCE IS MORE THAN 5\%
INFO: [COSIM 212-333] Generating C post check test bench ...
INFO: [COSIM 212-12] Generating RTL test bench ...
INFO: [COSIM 212-323] Starting verilog simulation.
INFO: [COSIM 212-15] Starting XSIM ...
INFO: [XSIM 43-3496] Using init file passed via -initfile option "/tools/Xilinx/
Vivado Simulator 2018.3
Copyright 1986-1999, 2001-2018 Xilinx, Inc. All Rights Reserved.
Running: /tools/Xilinx/Vivado/2018.3/bin/unwrapped/lnx64.o/xelab xil_defaultlib.
Multi-threading is on. Using 6 slave threads.
WARNING: [XSIM 43-3431] One or more environment variables have been detected whi
If errors occur, try running xelab with the "-mt off -v 1" switches to see more
    LIBRARY_PATH
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/git/Training/
INFO: [VRFC 10-311] analyzing module glbl
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/git/Training/
INFO: [VRFC 10-311] analyzing module fir
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/git/Training/
INFO: [VRFC 10-311] analyzing module apatb_fir_top
INFO: [VRFC 10-2263] Analyzing SystemVerilog file "/home/sam-admin/git/Training/
INFO: [VRFC 10-311] analyzing module AESL_automem_c_V
Starting static elaboration
Completed static elaboration
Starting simulation data flow analysis
Completed simulation data flow analysis
Time Resolution for simulation is 1ps
Compiling module xil_defaultlib.fir
Compiling module xil_defaultlib.AESL_automem_c_V
Compiling module xil_defaultlib.apatb_fir_top
Compiling module work.glbl
```

Built simulation snapshot fir

```
***** Webtalk v2018.3 (64-bit)
  **** SW Build 2405991 on Thu Dec 6 23:36:41 MST 2018
  **** IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018
    ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source /home/sam-admin/git/Training/HLS_Assignments/A7/codes/assignment7/solution
INFO: [Common 17-206] Exiting Webtalk at Tue Apr 11 15:46:52 2023...
***** xsim v2018.3 (64-bit)
  **** SW Build 2405991 on Thu Dec 6\ 23:36:41\ \text{MST}\ 2018
  **** IP Build 2404404 on Fri Dec 7 01:43:56 MST 2018
   ** Copyright 1986-2018 Xilinx, Inc. All Rights Reserved.
source xsim.dir/fir/xsim_script.tcl
# xsim {fir} -autoloadwcfg -tclbatch {fir.tcl}
Vivado Simulator 2018.3
Time resolution is 1 ps
source fir.tcl
## run all
// Inter-Transaction Progress: Completed Transaction / Total Transaction
// Intra-Transaction Progress: Measured Latency / Latency Estimation * 100%
// RTL Simulation : "Inter-Transaction Progress" ["Intra-Transaction Progress"]
// RTL Simulation : 0 / 10 [0.00\%] @ "125000"
// RTL Simulation : 1 / 10 [100.00%] @ "225000"
// RTL Simulation : 2 / 10
                         [100.00%] @ "315000"
                         [100.00%] @ "405000"
// RTL Simulation : 3 / 10
// RTL Simulation : 4 / 10
                         [100.00%] @ "495000"
// RTL Simulation : 5 / 10 \,
                         [100.00%] @ "585000"
// RTL Simulation : 6 / 10
                         [100.00%] @ "675000"
// RTL Simulation : 7 / 10
                         [100.00%] @ "765000"
// RTL Simulation : 8 / 10
                         [100.00%] @ "855000"
// RTL Simulation : 9 / 10 [100.00%] @ "945000"
// RTL Simulation : 10 / 10 [100.00%] @ "1035000"
$\finish called at time: 1075 ns: File "/home/sam-admin/git/Training/HLS_Assign"
## quit
INFO: [Common 17-206] Exiting xsim at Tue Apr 11 15:47:03 2023...
INFO: [COSIM 212-316] Starting C post checking ...
TEST CASE 1 PASSED
```

TEST CASE 2 DID NOT PASSED AS DIFFERENCE IS MORE THAN 5% INFO: [COSIM 212-1000] \*\*\* C/RTL co–simulation finished: PASS \*\*\* Finished C/RTL cosimulation.

## 14 C/RTL Cosimulation Report

# **Cosimulation Report for 'fir'**

# Result

|         |        | Latency |     |     | Interval |     |     |
|---------|--------|---------|-----|-----|----------|-----|-----|
| RTL     | Status | min     | avg | max | min      | avg | max |
| VHDL    | NA     | NA      | NA  | NA  | NA       | NA  | NA  |
| Verilog | Pass   | 8       | 8   | 8   | 9        | 9   | 9   |

Export the report(.html) using the Export Wizard

Figure 4: Cosimulation Report

GITHUB: https://github.com/dk-425/Training.git