Dennis Lang

ECE 111 Winter 2024

Professor John Eldon

3 March 2024

Lab 6

### Part A - Gray Code

```
gray_code_to_binary_convertor.sv
design.sv
  1 module gray_code_to_binary_convertor #(parameter N = 4)(
      input logic clk, rstn,
  2
      input logic[N-1:0] gray_value,
  3
      output logic[N-1:0] binary_value);
  4
  5
      generate
  6
        if (N > 0) begin
  7
          always_comb begin
 8
            if (!rstn) begin
 9
              binary_value = 0;
 10
            end else begin
 11
              binary_value[N-1] = gray_value[N-1];
 12
              for (int i = N-1; i > 0; i--) begin
 13
                 binary_value[i-1] = gray_value[i-1] ^ binary_value[i];
 14
              end
 15
            end
 16
          end
 17
        end
 18
 19
      endgenerate
 20
 21 endmodule: gray_code_to_binary_convertor
```

### Edited Testbench - Gray Code

```
* (H)
            gray_code_to_binary_convertor_testbench.sv
testbench.sv
 1 //gray code to binary convertor testbench code
  2 `timescale 1ns/1ns
  3 module gray_to_binary_convertor_testbench;
  4 parameter N=4;
  5 logic clock, rstn;
 6 logic [N-1:0] gray_value, binary_value;
  8 // Instantiate design under test
 g gray_code_to_binary_convertor #(.N(N)) design_instance(
 10 .clk(clock),
 11 .rstn(rstn),
 12 .gray_value(gray_value),
 13 .binary_value(binary_value)
 14);
 15
 16 initial begin
 17
      $dumpfile("dump.vcd"); $dumpvars;
 18
 19
 20 // Initialize Inputs
 21 rstn = 0;
 22 clock = 0;
 24 // Wait 20 ns for global reset to finish and start counter
 25 #20;
 26 \text{ rstn} = 1;
 27
 28 // Drive gray value
 29 for(int i=0; i<16; i++) begin
 30 #20;
 31 gray_value = i;
 32 end
 33
 34 // Wait for 20ns
 35 #20ns;
 36 \text{ rstn} = 0;
 37 #20ns;
 38 // terminate simulation
 39 $finish();
 40 end
 41
 42 // Clock generator logic
 43 always@(clock) begin
 #10ns clock <= !clock;</pre>
 45 end
 46
         always@(posedge clock or rstn) begin
 47
    $display(" time=%0t, reset_n=%b clk=%b gray_value=%b
binary_value=%b ", $time, rstn, clock, gray_value, binary_value);
 48
     end
 49
 51 endmodule
```

## Synthesis Resource Usage + RTL Netlist Schematic (Gray)

|                                             | Compilation Report - gray_code_to_binary_convertor |                     |  |  |
|---------------------------------------------|----------------------------------------------------|---------------------|--|--|
| Analysis & Synthesis Resource Usage Summary |                                                    |                     |  |  |
| <u> </u>                                    | < <filter>&gt;</filter>                            |                     |  |  |
|                                             | Resource                                           | Usage               |  |  |
| 1                                           | ➤ Estimated ALUTs Used                             | 4                   |  |  |
| 1                                           | Combinational ALUTs                                | 4                   |  |  |
| 2                                           | Memory ALUTs                                       | 0                   |  |  |
| 3                                           | LUT_REGs                                           | 0                   |  |  |
| 2                                           | Dedicated logic registers                          | 0                   |  |  |
| 3                                           |                                                    |                     |  |  |
| 4                                           | ➤ Estimated ALUTs Unavailable                      | 0                   |  |  |
| 1                                           | Due to unpartnered combinational logic             | 0                   |  |  |
| 2                                           | Due to Memory ALUTs                                | 0                   |  |  |
| 5                                           |                                                    |                     |  |  |
| 6                                           | Total combinational functions                      | 4                   |  |  |
| 7                                           |                                                    |                     |  |  |
| 1                                           | 7 input functions                                  | 0                   |  |  |
| 2                                           | 6 input functions                                  | 0                   |  |  |
| 3                                           | 5 input functions                                  | 1                   |  |  |
| 4                                           | 4 input functions                                  | 1                   |  |  |
| 5                                           | <=3 input functions                                | 2                   |  |  |
| 8                                           |                                                    |                     |  |  |
| 9                                           | ✓ Combinational ALUTs by mode                      |                     |  |  |
| 1                                           | normal mode                                        | 4                   |  |  |
| 2                                           | extended LUT mode                                  | 0                   |  |  |
| 3                                           | arithmetic mode                                    | 0                   |  |  |
| 4                                           | shared arithmetic mode                             | 0                   |  |  |
| 10                                          |                                                    |                     |  |  |
| 11                                          | Estimated ALUT/register pairs used                 | 4                   |  |  |
| 12                                          |                                                    |                     |  |  |
| 13                                          | ▼ Total registers                                  | 0                   |  |  |
| 1                                           | Dedicated logic registers                          | 0                   |  |  |
| 2                                           | I/O registers                                      | 0                   |  |  |
| 3                                           | LUT_REGs                                           | 0                   |  |  |
| 14                                          |                                                    |                     |  |  |
| 15                                          |                                                    |                     |  |  |
| 16                                          | I/O pins                                           | 10                  |  |  |
| 17                                          |                                                    |                     |  |  |
| 18                                          | DSP block 18-bit elements                          | 0                   |  |  |
| 19                                          |                                                    |                     |  |  |
| 20                                          | Maximum fan-out node                               | gray_value[3]~input |  |  |
| 21                                          | Maximum fan-out                                    | 4                   |  |  |
| 22                                          | Total fan-out                                      | 28                  |  |  |
| 23                                          | Average fan-out                                    | 1.17                |  |  |



## Simulation + Explanation (Gray)



In the Resource Usage we can see that there are 4 combinational functions and 4 ALUTs with my three XORs as expected, as seen in the RTL netlist. The simulation waveform shows the binary outputs match the expected input in gray code, as does the result below.

```
# Loading sv_std.std
# Loading work.gray_to_binary_convertor_testbench(fast)
# run -all
# time=0, reset_n=0 clk=0 gray_value=xxxx binary_value=xxxx
# time=10, reset_n=0 clk=1 gray_value=xxxx binary_value=0000
# time=20, reset_n=1 clk=1 gray_value=xxxx binary_value=0000
# time=30, reset_n=1 clk=1 gray_value=xxxx binary_value=xxxx
# time=50, reset_n=1 clk=1 gray_value=0000 binary_value=0000
# time=70, reset_n=1 clk=1 gray_value=0001 binary_value=0001
# time=90, reset_n=1 clk=1 gray_value=0010 binary_value=0011
# time=110, reset_n=1 clk=1 gray_value=0011 binary_value=0010
# time=130, reset_n=1 clk=1 gray_value=0100 binary_value=0111
# time=150, reset_n=1 clk=1 gray_value=0101 binary_value=0110
# time=170, reset_n=1 clk=1 gray_value=0110 binary_value=0100
# time=190, reset_n=1 clk=1 gray_value=0111 binary_value=0101
# time=210, reset_n=1 clk=1 gray_value=1000 binary_value=1111
# time=230, reset_n=1 clk=1 gray_value=1001 binary_value=1110
# time=250, reset_n=1 clk=1 gray_value=1010 binary_value=1100
# time=270, reset_n=1 clk=1 gray_value=1011 binary_value=1101
# time=290, reset_n=1 clk=1 gray_value=1100 binary_value=1000
# time=310, reset_n=1 clk=1 gray_value=1101 binary_value=1001
# time=330, reset_n=1 clk=1 gray_value=1110 binary_value=1011
# time=350, reset_n=1 clk=1 gray_value=1111 binary_value=1010
# time=360, reset_n=0 clk=1 gray_value=1111 binary_value=1010
# time=370, reset_n=0 clk=1 gray_value=1111 binary_value=0000
                    : gray_code_to_binary_convertor_testbench.sv(39)
# ** Note: $finish
    Time: 380 ns Iteration: 0 Instance: /gray_to_binary_convertor_testbench
# End time: 04:49:34 on Mar 04,2024, Elapsed time: 0:00:00
# Errors: 0, Warnings: 0
# *** Summary ****************
     grun: Errors:
                    0, Warnings:
#
     vlog: Errors: 0, Warnings:
                                  5
     vopt: Errors: 0, Warnings:
                                  0
#
     vsim: Errors: 0, Warnings:
                                  0
   Totals: Errors: 0, Warnings:
                                  5
Done
```

Part B - N-bit Carry Lookahead Adder Code

```
*
design.sv
          carry lookahead adder.sv
                                 fulladder.sv
    `include "fulladder.sv"
 3 module carry_lookahead_adder #(parameter N = 4)(
      input logic [N-1:0] A, B,
 4
      input logic CIN,
  5
 6
      output logic [N:0] result
 7);
 8
      logic [N-1:0] sum;
 9
      logic [N:0] carry;
 10
 11
      assign carry[0] = CIN;
 12
 13
      genvar j;
      generate
 14
        for (j = 0; j < N; j++) begin : carry_logic
 15
          assign carry[j+1] = (((A[j] \land B[j]) \& carry[j]) | (A[j] \& B[j]));
 16
        end
 17
 18 endgenerate
 19
 20
      // Instantiate four full adders
 21
 22
      genvar i;
      generate
 23
        for (i = 0; i < N; i++) begin : full_adder_instances
 24
          fulladder #(
 25
            // You can customize parameters for the full adder here
 26
          ) fa_inst (
 27
             .a(A[i]),
 28
 29
             .b(B[i]),
             .cin(carry[i]),
 30
             .sum(sum[i]),
 31
             .cout()
 32
          );
 33
        end
 34
      endgenerate
 35
 36
      // Connect the sum outputs of the full adders to the result
 37
 38
      assign result[N:0] = sum;
 39
 40 endmodule : carry_lookahead_adder
41
```

#### Edited Testbench - Adder

```
testbench.sv
             carry_lookahead_adder_testbench.sv
 1 `timescale 1ns/1ns
  2 //Carry Lookahead Adder Testbench Code
  3 module carry_lookahead_adder_testbench;
  4 parameter N = 4;
  5 logic[N-1:0] in0, in1;
  6 logic carryin;
     logic[N:0] sum;
 9 // Instantiate design under test
 10 carry_lookahead_adder #(.N(N)) design_instance(
 11 .A(in0),
 12 .B(in1),
 13 .CIN(carryin),
 14 .result(sum)
 15);
 16
 17 initial begin
 18
      $dumpfile("dump.vcd"); $dumpvars;
 19
 20
 21 // Initialize Inputs
 22 in0=0;
23 in1=0;
 24 carryin=0;
 25 // Wait 100 ns
 26 #100;
27 in0=2;
 28 in1=1;
 29 carryin=1;
 30 #50
 31 in0=1;
 32 in1=1;
 33 carryin=0;
 34 #50
35 in0=2;
 36 in1=2;
 37 carryin=0;
 38 #50
 39 in0=3;
 40 in1=1;
 41 carryin=0;
 42 #50;
 43 in0=4;
 44 in1=7;
 45 carryin=1;
 46 #50;
 47 in0=15;
 48 in1=2;
 49 carryin=0;
 50 #50;
 51 in0=10;
 52 in1=5;
 53 carryin=0;
 54 #50;
 55 end
 56
 57 initial begin
 $ $monitor(" time=%0t A=%d B=%d CIN=%d
result=%d\n", $time, in0, in1, carryin, sum);
 59 end
 60 endmodule
```

# Synthesis Resource Usage + RTL Netlist Schematic (Adder)

| on F | Report - carry_lookahead_adder           | <b>×</b>   |
|------|------------------------------------------|------------|
| ına  | lysis & Synthesis Resource Usage Summary |            |
| Ų.   | < <filter>&gt;</filter>                  |            |
|      | Resource                                 | Usage      |
| 1    | ✓ Estimated ALUTs Used                   | 5          |
| 1    | Combinational ALUTs                      | 5          |
| 2    | Memory ALUTs                             | 0          |
| 3    | LUT_REGs                                 | 0          |
| 2    | Dedicated logic registers                | 0          |
| 3    |                                          |            |
| 4    | ✓ Estimated ALUTs Unavailable            | 0          |
| 1    | Due to unpartnered combinational logic   | 0          |
| 2    | Due to Memory ALUTs                      | 0          |
| 5    |                                          |            |
| 6    | Total combinational functions            | 5          |
| 7    |                                          |            |
| 1    | 7 input functions                        | 0          |
| 2    | 6 input functions                        | 0          |
| 3    | 5 input functions                        | 3          |
| 4    | 4 input functions                        | 0          |
| 5    | <=3 input functions                      | 2          |
| 8    |                                          |            |
| 9    |                                          |            |
| 1    | normal mode                              | 5          |
| 2    | extended LUT mode                        | 0          |
| 3    | arithmetic mode                          | 0          |
| 4    | shared arithmetic mode                   | 0          |
| 10   |                                          |            |
| 11   | Estimated ALUT/register pairs used       | 5          |
| 12   |                                          |            |
| 13   | ✓ Total registers                        | 0          |
| 1    | Dedicated logic registers                | 0          |
| 2    | I/O registers                            | 0          |
| 3    | LUT_REGs                                 | 0          |
| 14   |                                          |            |
| 15   |                                          |            |
| 16   | I/O pins                                 | 14         |
| 17   |                                          |            |
| 18   | DSP block 18-bit elements                | 0          |
| 19   |                                          |            |
| 20   | Maximum fan-out node                     | A[0]~input |
| 21   | Maximum fan-out                          | 3          |
| 22   | Total fan-out                            | 39         |
| 23   | Average fan-out                          | 1.18       |



Simulation + Explanation (Adder)



In the Resource Usage we can see that there are 5 combinational functions and 5 ALUTs with my four full adders as expected, as seen in the RTL netlist. The simulation waveform shows the addition works including the CIN, as does the result below.

```
# Loading sv_std.std
# Loading work.carry_lookahead_adder_testbench(fast)
#
# run -all
# time=0 A=0 B=0 CIN=0 result= 0
 time=100 A= 2 B= 1
                        CIN=1 result= 4
#
  time=150 A=1 B=1 CIN=0 result= 2
  time=200
#
                              result= 4
          A= 2 B= 2
                        CIN=0
#
  time=250 A=3 B=1 CIN=0
                              result= 4
#
  time=300
          A= 4
                  B= 7
                        CIN=1 result=12
#
# time=350 A=15
                  B= 2
                        CIN=0 result= 1
#
# time=400 A=10 B= 5 CIN=0 result=15
# exit
# End time: 05:44:03 on Mar 04,2024, Elapsed time: 0:00:01
# Errors: 0, Warnings: 0
# *** Summary ********************
     qrun: Errors: 0, Warnings:
                              0
#
    vlog: Errors: 0, Warnings: 0
    vopt: Errors: 0, Warnings:
     vsim: Errors: 0, Warnings:
   Totals: Errors: 0, Warnings: 0
Finding VCD file...
./dump.vcd
[2024-03-04 10:44:03 UTC] Opening EPWave...
Done
```

Part C - Clock Divide By 3 Code

```
clock divide by 3.sv
design.sv
    module clock_divide_by_3 (
      input logic clkin, reset,
  2
      output logic clkout
  3
 4);
  5
      // Internal counter variables
  6
      logic [1:0] counter;
  7
      logic counter_plus_clkin;
 8
 9
      // Always block for the counter logic
 10
      always_ff @(posedge clkin or posedge reset) begin
 11
        if (reset) begin
 12
          // Reset the counter to 0
 13
          counter <= 2'b00;
 14
        end else begin
 15
          // Increment the counter with modulo-3 behavior
 16
          counter \leftarrow (counter = 2'b10) ? 2'b00 : counter + 1;
 17
        end
 18
      end
 19
 20
      // Half clock cycle delay for counter[0]
 21
      always_ff @(negedge clkin) begin
 22
 23
        counter_plus_clkin <= counter[0];
      end
 24
 25
      // Assign the output clock signal
 26
      assign clkout = counter_plus_clkin | counter[1];
 27
 28
 29 endmodule
 30
```

```
clock_divide_by_3_testbench.sv
testbench.sv
 1 //Clock divide by 4 testbench
 2 `timescale 1ns/1ns
  3 module clock_divide_by_3_testbench;
 4 logic clock, reset, out;
 6 // Instantiate design under test
 7 clock_divide_by_3 design_instance(
 8 .clkin(clock),
 9 .reset(reset),
 10 .clkout(out)
 11 );
 12
 13 initial begin
 14
      $dumpfile("dump.vcd"); $dumpvars;
 15
 16
 17 // Initialize Inputs
 18 reset = 1;
 19 \text{ clock} = 0;
 21 // Wait 40 ns for global reset to finish and start counter
 22 #40;
 23 reset = 0;
 25 // Wait for some time
 26 #340ns;
 27
 28 // terminate simulation
 29 $finish();
 30 end
 31
 32 // Clock generator logic
 33 always@(clock) begin
     #10ns clock <= !clock;</pre>
 34
 35 end
 36
      always@(posedge clock or reset) begin
 37
        $display(" time=%0t, reset=%b clockin=%b clockout=%b ",
 38
    $time, reset, clock, out);
 39
      end
 40
      always@(negedge clock or reset) begin
 41
        $display(" time=%0t, reset=%b clockin=%b clockout=%b ",
    $time, reset, clock, out);
      end
 43
 44
 45
 46 endmodule
```

# Synthesis Resource Usage + RTL Netlist Schematic (Clock)

| Anal       | Analysis & Synthesis Resource Usage Summary |           |  |  |  |
|------------|---------------------------------------------|-----------|--|--|--|
| <b>Q</b> < | <filter>&gt;</filter>                       |           |  |  |  |
|            | Resource                                    | Usage     |  |  |  |
| 1          | ➤ Estimated ALUTs Used                      | 3         |  |  |  |
| 1          | Combinational ALUTs                         | 3         |  |  |  |
| 2          | Memory ALUTs                                | 0         |  |  |  |
| 3          | LUT_REGs                                    | 0         |  |  |  |
| 2          | Dedicated logic registers                   | 3         |  |  |  |
| 3          |                                             |           |  |  |  |
| 4          | ➤ Estimated ALUTs Unavailable               | 0         |  |  |  |
| 1          | Due to unpartnered combinational logic      | 0         |  |  |  |
| 2          | Due to Memory ALUTs                         | 0         |  |  |  |
| 5          |                                             |           |  |  |  |
| 6          | Total combinational functions               | 3         |  |  |  |
| 7          |                                             |           |  |  |  |
| 1          | 7 input functions                           | 0         |  |  |  |
| 2          | 6 input functions                           | 0         |  |  |  |
| 3          | 5 input functions                           | 0         |  |  |  |
| 4          | 4 input functions                           | 0         |  |  |  |
| 5          | <=3 input functions                         | 3         |  |  |  |
| 8          |                                             |           |  |  |  |
| 9          | ✓ Combinational ALUTs by mode               |           |  |  |  |
| 1          | normal mode                                 | 3         |  |  |  |
| 2          | extended LUT mode                           | 0         |  |  |  |
| 3          | arithmetic mode                             | 0         |  |  |  |
| 4          | shared arithmetic mode                      | 0         |  |  |  |
| 10         |                                             |           |  |  |  |
| 11         | Estimated ALUT/register pairs used          | 4         |  |  |  |
| 12         |                                             |           |  |  |  |
| 13         | ▼ Total registers                           | 3         |  |  |  |
| 1          | Dedicated logic registers                   | 3         |  |  |  |
| 2          | I/O registers                               | 0         |  |  |  |
| 3          | LUT REGs                                    | 0         |  |  |  |
| 14         | -                                           |           |  |  |  |
| 15         |                                             |           |  |  |  |
| 16         | I/O pins                                    | 3         |  |  |  |
| 17         | . ,                                         |           |  |  |  |
| 18         | DSP block 18-bit elements                   | 0         |  |  |  |
| 19         |                                             | Ť         |  |  |  |
| 20         | Maximum fan-out node                        | counter[1 |  |  |  |
| 21         | Maximum fan-out                             | 3         |  |  |  |
| 22         | Total fan-out                               | 18        |  |  |  |
| 23         | Average fan-out                             | 1.50      |  |  |  |



## Simulation + Explanation (Clock)



In the Resource Usage we can see that there are 3 combinational functions, 3 ALUTs, and 3 registers with my flip-flop and modulo-3 as expected, as seen in the RTL netlist. The simulation waveform shows the output takes one cycle for three clkin cycles, as does the result below.

```
# Loading sv_std.std
# Loading work.clock_divide_by_3_testbench(fast)
# run -all
# time=0, reset=1 clockin=0 clockout=x
# time=0, reset=1 clockin=0 clockout=x
# time=10, reset=1 clockin=1 clockout=x
# time=20, reset=1 clockin=0 clockout=x
# time=30, reset=1 clockin=1 clockout=0
# time=40, reset=0 clockin=1 clockout=0
# time=40, reset=0 clockin=1 clockout=0
# time=40, reset=0 clockin=0 clockout=0
# time=50, reset=0 clockin=1 clockout=0
# time=60, reset=0 clockin=0 clockout=0
# time=70, reset=0 clockin=1 clockout=1
# time=80, reset=0 clockin=0 clockout=1
# time=90, reset=0 clockin=1 clockout=1
# time=100, reset=0 clockin=0 clockout=0
# time=110, reset=0 clockin=1 clockout=0
  time=120, reset=0 clockin=0 clockout=0
# time=130, reset=0 clockin=1 clockout=1
# time=140, reset=0 clockin=0 clockout=1
# time=150, reset=0 clockin=1 clockout=1
# time=160, reset=0 clockin=0 clockout=0
# time=170, reset=0 clockin=1 clockout=0
# time=180, reset=0 clockin=0 clockout=0
# time=190, reset=0 clockin=1 clockout=1
# time=200, reset=0 clockin=0 clockout=1
# time=210, reset=0 clockin=1 clockout=1
# time=220, reset=0 clockin=0 clockout=0
# time=230, reset=0 clockin=1 clockout=0
# time=240, reset=0 clockin=0 clockout=0
# time=250, reset=0 clockin=1 clockout=1
# time=260, reset=0 clockin=0 clockout=1
  time=270, reset=0 clockin=1 clockout=1
  time=280, reset=0 clockin=0 clockout=0
# time=290, reset=0 clockin=1 clockout=0
# time=300, reset=0 clockin=0 clockout=0
# time=310, reset=0 clockin=1 clockout=1
# time=320, reset=0 clockin=0 clockout=1
# time=330, reset=0 clockin=1 clockout=1
# time=340, reset=0 clockin=0 clockout=0
# time=350, reset=0 clockin=1 clockout=0
# time=360, reset=0 clockin=0 clockout=0
# time=370, reset=0 clockin=1 clockout=1
# ** Note: $finish : clock_divide_by_3_testbench.sv(29)
# Time: 380 ns Iteration: 0 Instance: /clock_divide_by_3_testbench
# End time: 08:57:01 on Mar 04,2024, Elapsed time: 0:00:00
# Errors: 0, Warnings: 0
# *** Summary ********************
     qrun: Errors: 0, Warnings: 0
     vlog: Errors: 0, Warnings:
                                 0
    vopt: Errors: 0, Warnings:
                                 0
    vsim: Errors: 0, Warnings: 0
# Totals: Errors: 0, Warnings: 0
Finding VCD file...
./dump.vcd
[2024-03-04 13:57:02 UTC] Opening EPWave...
```

Done