# mlcommons tiny (v0.5) performance benchmark on NVIDIA Jetson Nano Developer Kit, keyword spotting case

Daniel Morandini, dmorandini@unibz.it (12286)

August 2021

### 1 Introduction

MLCommons<sup>1</sup> is working on a variety of benchmarks aimed towards classifying the performance and energy consumption, and hence the suitability, of hardware platforms when used for machine learning inferences. The tiny<sup>2</sup> benchmark is reserved for microcontrollers and devices that may be deployed for "Edge" computing, i.e. when computationally expensive ML<sup>3</sup> operations are performed near the data source "in the field". This is a companion technique of Cloud computing, where raw data is sent to a data center for processing. Devices on the field usually have limited computational power, memory and energy available compared to servers in a data center; for this reason finding the most suitable device for deploying, for example, an image processing application backed by a CNN<sup>4</sup> engine (which is notoriously energy, memory and hence power hungry) that draws its energy from a relatively small rechargeable battery is far from being trivial.

This report evaluates the experience of porting such benchmark on the NVIDIA Jetson Nano Developer Kit<sup>5</sup>. The v0.5 of the framework comprises four different tests, being **Keyword Spotting**, **Visual Wake Words**, **Image classification**, **Anomaly Detection**. This project focused its efforts on the Keyword Spotting case only, which will be analysed in detail in section 5.

### 2 Hardware

This section will provide an overview of the hardware capabilities of this project's target machine, i.e. the Nvidia Jetson Nano Developer Kit or Jetson for brevity, which are relevant for the purposes of the benchmark. For the full story, read the datasheet<sup>6</sup>.

The machine is composed by the "peripheral" PCB, comprising, among other components, a Gigabit Ethernet connector, USB-3/2/mini ports, power jack, GPIO pins and the proper Jetson SoM connected with the rest of the board through a PCIe interface. Let us turn our attention to the SoM only; removing the heatsink we find an NVIDIA Tegra X1 series SoC featuring an ARM Cortex-A57 (quad-core, 64bit) Processor with NEON Technology. The memory hierarchy of the CPU is composed by 48KB of L1 instruction cache (per core), 32KB of L1 data cache (per core) and a global L2 unified cache of 2MB. The maximum reported operating frequency is 1.43GHz.

The chip is also equipped with a 128-core NVIDIA Maxwell GPU performing up to 512 GFLOPS (FP16) and a maximum operating frequency of 921MHz, software tunable (as the CPU frequency is) through the "Tegra Power and Thermal Management Software".

The Linux distribution provided by sdkmanager includes a tool called jetson\_clocks that can be used to obtain actual clock frequencies. Listing 2 shows the obtained results in Hz (eliding less relevant content for brevity), i.e. **1.47MHz** on the CPU cores and **921MHz** on the GPU.

cpu0: MinFreq=1479000 MaxFreq=1479000 CurrentFreq=1479000

<sup>1</sup>https://mlcommons.org/en

<sup>&</sup>lt;sup>2</sup>https://mlcommons.org/en/inference-tiny-05

<sup>&</sup>lt;sup>3</sup>Machine Learning

<sup>&</sup>lt;sup>4</sup>Convolutionary Neural Network

 $<sup>^5 \</sup>mathrm{https://www.nvidia.com/it-it/autonomous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous-machines/embedded-systems/jetson-nanous$ 

 $<sup>^6 \</sup>mathtt{https://developer.nvidia.com/embedded/dlc/jetson-nano-system-module-data sheet}$ 



Figure 1: NVIDIA Jetson Nano Developer Kit

```
cpu1: MinFreq=1479000 MaxFreq=1479000 CurrentFreq=1479000 cpu2: MinFreq=1479000 MaxFreq=1479000 CurrentFreq=1479000 cpu3: MinFreq=1479000 MaxFreq=1479000 CurrentFreq=1479000 GPU MinFreq=921600000 MaxFreq=921600000 CurrentFreq=921600000 EMC MinFreq=204000000 MaxFreq=16000000000 CurrentFreq=16000000000
```

The Jetson integrates a 4GB of LPDDR4 over a four-channel 16-bit interface. Memory frequency options (managed by the memory controller) are 204MHz and 1.6GHz; as shown in listing 2, the selected memory controller frequency is **1.6GHz**. the theoretical peak memory bandwidth is 25.6GB/s. A memory bandwidth test has been conducted between CPU-GPU (here referred to as host and device respectively), GPU-CPU and GPU-GPU. Results are reported in listing 2 and show that the "theoretical speed" is far from being hit. Tests performed with different transfer sizes (notably with 12000000 Bytes or 12MB) reached but never exceeded speeds of 10.6GB/s between CPU-GPU and vice-versa.

Listing 1: CUDA Memory Bandwidth Test within NVIDIA Tegra X1

```
Transfer Size: 32MB (PINNED)

Host to Device: 5.6GB/s
Device to Host: 10.5GB/s
Device to Device: 16.7GB/s
```

# 3 Software Stack(s)

NVIDIA provides a tool called sdkmanager v1.6<sup>7</sup> that can be used to flash the SD card inserted in the Jetson module while the board is in *recovery mode*<sup>8</sup>. The tool is used in an iterative fashion to find out the desired command line flags. Follows the full sdkmanager command.

```
\% sdkmanager —cli install —logintype devzone —product Jetson \ —targetos Linux —version 4.6 —target JETSON_NANO_TARGETS —flash all
```

The tool takes care of populating the SD card with the necessary partitions for bootstrapping Ubuntu  $18.04^9$  with access to all peripherals (the proper Board Support Package is handed to

 $<sup>^7 {\</sup>rm version}$ used is 1.6, https://developer.nvidia.com/nvidia-sdk-manager

 $<sup>^8\</sup>mathrm{triggered}$  by bridging the FC REC pin on the J50 connector to GND on startup

 $<sup>^9\</sup>mathrm{Ubuntu}$ 18.04.5 LTS (GNU/Linux 4.9.253-tegra aarch<br/>64)

Linux <sup>10</sup>), as well as the drivers required to work with the GPU. Futhermore, NVIDIA provides libraries build on top of the CUDA<sup>11</sup> runtime tailored for ML applications, such as cuDNN<sup>12</sup>, which can be installed with the sdkmanager as well, and they were. The tiny benchmark v0.5 is divided into an open and a closed division. The former allows for whatever implementation, and in particular, whatever ML model implementers want to deploy to solve the problem at the cost of loosing the direct benchmark comparison across platforms. The latter, the one chosen in this project, does the opposite: implementers have to stick with the official ML learning model provided by MLCommons, building their solution on top of it, even though other approaches would be better suited for the job. The model provided for the Keyword Spotting case is a protocol buffer <sup>13</sup> encoded Tensorflow<sup>14</sup> graph comprising a four stage DS-CNN, built using the Keras framework<sup>15</sup>. Model's structure and details will be covered in section 7.

To be able to directly use the provided model, the Tensorflow's C library (with CUDA support) has been installed, together with its C API headers.

The benchmark is driven by the EMBC's energyunner tool<sup>16</sup> which has to be installed on a supported, extra machine. Details on the setup will be provided in section 4.

The whole project is publicly available on Github at https://github.com/jecoz/mlperf-jetson.

# 4 Setup

Jetson needs to be connected to a power outlet through its J25 barrel jack connector. The J48 bridge has to be closed otherwise power will be expected from the micro-USB cable, which purpose instead is serial communication between the driver machine and the target. Once the two machines are connected, the Jetson is instructed to start the benchmark runner, which will wait for commands on the serial device. An example session on the Jetson follows.

```
dan@jetson:~/p/mlperf-jetson/src$ make
cc -std=c11 -I. -g -Wno-discarded-qualifiers -c runner.c -o runner.o
cc\ -std{=}c11\ -I\ .\ -g\ -Wno{-}discarded-qualifiers\ -c\ tf\ .c\ -o\ tf\ .o
cc -std=c11 -I. -g -Wno-discarded-qualifiers -c stdlib.c -o stdlib.o
cc -std=c11 -I. -g -Wno-discarded-qualifiers -c th.c -o th.o
g++ -o /home/dan/p/mlperf-jetson/src/bin/runner api/internally_implemented.o \
        runner.o tf.o stdlib.o th.o -lm -ltensorflow -g
cc -std=c11 -I. -g -Wno-discarded-qualifiers -c infer.c -o infer.o
cc -o /home/dan/p/mlperf-jetson/src/bin/infer infer.o tf.o \
    stdlib.o -lm -ltensorflow -g
dan@jetson:~/p/mlperf-jetson/src$ source pre.sh
dan@jetson: /p/mlperf-jetson/src$ bin/runner
line=/dev/ttyGS0 model_dir=kws_ref_model tf=2.3.1
initializing serial port...done
m-timestamp-mode-performance
m-lap-us-170647
initializing tensorflow...done
m-init —done
m-ready
```

On the driver machine, in this case an Apple device<sup>17</sup>, the benchmark tool is started. It will first scan serial devices issuing a "name" command. If a suitable response is received, the device is

 $<sup>^{10}{\</sup>rm Linux}$ jetson 4.9.253-tegra SMP PREEMPT Mon Jul 26 12:13:06 PDT 2021 aarch<br/>64 aarch<br/>64 aarch<br/>64 GNU/Linux

<sup>11</sup> https://developer.nvidia.com/cuda-zone

<sup>12</sup> https://developer.nvidia.com/cudnn

<sup>13</sup>https://developers.google.com/protocol-buffers

<sup>14</sup>https://www.tensorflow.org

<sup>15</sup>https://keras.io

<sup>16</sup>https://github.com/eembc/energyrunner

<sup>&</sup>lt;sup>17</sup>MacBook Pro (Retina, 13-inch, Mid 2014) running macOS BigSur 11.5.2

recognised and listed. It is up to the user then to configure the desired benchmark, initialize the device and issue inferences. Figure 2 shows the benchmark after device initialization.



Figure 2: EMBC Host Benchmark Framework appearance after target device initialization

# 5 The Keyword Spotting Benchmark

This benchmark aims at measuring solutions that spot specific words or brief phrases within an audio stream consuming as less power as possible. A common usecase is "wakeword" detection, used when a device has to wait for a specific user command, in this case vocal, before triggering intensive operations (e.g. Apple's "Hey Siri"). The detector continuously processes an audio stream monitoring the presence of such words, and if it were not power efficient it would not be deployed at all as listening alone would consume all device's power without achieving any goal.

The dataset is used by the benchmark is the curated Speech Commands v2 dataset, a collection of 105,829 utterances collected from 2,618 speakers with a variety of accents <sup>18</sup>.

Twelve command categories are used (the dataset provides more), which are "down", "go", "left", "no", "off", "on", "right", "stop", "up", "yes", "silence" and "unknown". The device-under-test is required to infer the audio category provided a MFSC<sup>19</sup> array of 490B, each point being a signed INT8. For a submission to be accepted, an accuracy of more than 90% has to be achieved<sup>20</sup>.

<sup>&</sup>lt;sup>18</sup>P. Warden. Speech commands: A dataset for limited-vocabulary speech recognition. arXiv preprint arXiv:1804.03209, 2018.

 $<sup>^{19}</sup>$ Mel-Frequency Spectral Coefficients

<sup>&</sup>lt;sup>20</sup>https://arxiv.org/pdf/2106.07597.pdf

## Results

In this section, inference results will be accessed as provided by the framework without making any consideration on whether the performance of the system meets our expectations, i.e. whether it is "good" or "bad" on our hardware. That topic will be covered in section 7.

Follows the output of both performance benchmarks provided by the framework.

Listing 2: Median Performance Result

```
Performance results for window 2:
                           2400
 # Inferences :
  Runtime
                         10.309 \, \text{sec}.
  Throughput
                        232.803 inf./sec.
Runtime requirements have been met.
Performance results for window 4:
 # Inferences :
  Runtime
                         10.296 \, \text{sec}.
  Throughput
                :
                        233.105 inf./sec.
Runtime requirements have been met.
Performance results for window 6:
 # Inferences :
                           2400
  Runtime
                         10.362 \text{ sec}.
                        231.609 inf./sec.
  Throughput
                :
Runtime requirements have been met.
Performance results for window 8:
 # Inferences :
                           2400
  Runtime
                         10.382 \text{ sec.}
  Throughput
                        231.177 inf./sec.
Runtime requirements have been met.
Performance results for window 10:
 # Inferences :
                           2400
  Runtime
                         10.333 \, \text{sec}.
  Throughput
                        232.260 inf./sec.
                :
Runtime requirements have been met.
Median throughput is 232.260 inf./sec.
```

Compared to the submitted reference results<sup>21</sup>, which are compared in **inference delay in ms**<sup>22</sup>. this implementation ranks 3/6 with its 4.3ms, behind two Raspeberry Pi 4<sup>23</sup> using the LEIP Framework<sup>24</sup> that scored **0.39ms** and **0.42ms** respectively, which for the former result, is a **10.2x** speedup.

Listing 3: Accuracy Benchmark Result

Top-1: 8.6%AUC: 0.50

Results displayed in listing 6 show the flaw of this project: accuracy requirements have not been met yet. Our DS-CNN associates every sample (with varying accuracy) with the "unknown" category. The cause has not been identified at the time of writing, but what has been verified is that the model's graph is correctly loaded by the Tensorflow library, hence chances are high that the weights and/or biases are not being included correctly. The training procedure instead, which verifies the produced graph before storing it, reports the expected model accuracy.

<sup>21</sup>https://mlcommons.org/en/inference-tiny-05

 $<sup>^{22}</sup>d = (1/ips) * 1000$ , where d is inference delay and ips inferences per second

<sup>&</sup>lt;sup>23</sup>https://www.raspberrypi.org/products/raspberry-pi-4-model-b/

 $<sup>^{24} \</sup>mathtt{https://arxiv.org/abs/2103.06231}$ 

# 7 Performance Analysis

This section's goal is finding performance inefficiencies in the proposed implementation. This analysis is inspired by the formal method presented by Marco Iodice at the Embedded Vision Summit,  $2019^{25}$ .

Let us first begin by collecting the **computational cost** and **memory footprint** of the model's graph, which shape is described in listing 7.

| Layer (type)           | Output Shape        | Param # |
|------------------------|---------------------|---------|
| input_1                | [(None, 49, 10, 1)] | 0       |
| conv2d                 | (None, 25, 5, 64)   | 2624    |
| batch_normalization    | (None, 25, 5, 64)   | 256     |
| activation             | (None, 25, 5, 64)   | 0       |
| dropout                | (None, 25, 5, 64)   | 0       |
| $depthwise\_conv2d$    | (None, 25, 5, 64)   | 640     |
| batch_normalization_1  | (None, 25, 5, 64)   | 256     |
| activation_1           | (None, 25, 5, 64)   | 0       |
| conv2d_1               | (None, 25, 5, 64)   | 4160    |
| batch_normalization_2  | (None, 25, 5, 64)   | 256     |
| activation_2           | (None, 25, 5, 64)   | 0       |
| depthwise_conv2d_1     | (None, 25, 5, 64)   | 640     |
| batch_normalization_3  | (None, 25, 5, 64)   | 256     |
| activation_3           | (None, 25, 5, 64)   | 0       |
| $conv2d_2$             | (None, 25, 5, 64)   | 4160    |
| batch_normalization_4  | (None, 25, 5, 64)   | 256     |
| activation_4           | (None, 25, 5, 64)   | 0       |
| depthwise_conv2d_2     | (None, 25, 5, 64)   | 640     |
| batch_normalization_5  | (None, 25, 5, 64)   | 256     |
| activation_5           | (None, 25, 5, 64)   | 0       |
| $conv2d_3$             | (None, 25, 5, 64)   | 4160    |
| batch_normalization_6  | (None, 25, 5, 64)   | 256     |
| activation_6           | (None, 25, 5, 64)   | 0       |
| $depthwise\_conv2d\_3$ | (None, 25, 5, 64)   | 640     |
| batch_normalization_7  | (None, 25, 5, 64)   | 256     |
| activation_7           | (None, 25, 5, 64)   | 0       |
| $conv2d_4$             | (None, 25, 5, 64)   | 4160    |
| batch_normalization_8  | (None, 25, 5, 64)   | 256     |
| activation_8           | (None, 25, 5, 64)   | 0       |
| $dropout_{-}1$         | (None, 25, 5, 64)   | 0       |
| average_pooling2d      | (None, 1, 1, 64)    | 0       |
| flatten                | (None, 64)          | 0       |
| dense                  | (None, 12)          | 780     |

The computational cost can be obtained summing the operations required by each layer. Some layers, such as dropout, flatten, batch\_normalization+activation are computationally inexpensive during inference, while others, such as convolutions and fully connected layers (dense), are. Convolution cost can be computed as

$$MACC_{conv} = K_w * K_h * C_{in} * H_{out} * W_{out} * C_{out}$$

where  $K_*$  refers to Kernel while  $C_*$ ,  $W_*$  and  $H_*$  the tensor's Channel, Width and Height properties respectively. A Depthwise Separable convolution is instead computed by two distinct operations, the former being the "depthwise" part that is basically equivalent to a normal convolution but does

 $<sup>^{-25}</sup>$ https://www.edge-ai-vision.com/2019/07/performance-analysis-for-optimizing-embedded-deep-learning-inference-software

not combine input layers (input and output channels are the same), hence the formula becomes

$$MACC_{dwconv} = K_w * K_h * C * H_{out} * W_{out}$$

The second portion is a pointwise (K \* K = 1) convolution, hence

$$MACC_{pwconv} = C_{in} * H_{out} * W_{out} * C_{out}$$

The last computationally intensive layer is the dense one, which MACCs can be computed multiplying input and output channel vectors. In terms of FLOPs (FLoating point OPerations, count only), given two vectors of size n a dot product performs 2n-1 FLOPS since there are n multiplications and n-1 additions. Hence FLOPs can be estimated as being  $FLOP = 2 * MACC^{26}$ . Combining the hardware specs depicted in section 2, in particular recalling that the peak FLOPS (FLoating point OPerations per Second) reported by NVIDIA is 512 GFLOPS (FP16!), we can obtain the theoretical execution time by dividing the estimated required operations by the operations per second that our machine can execute, obtaining  $6.5 \mu s^{27}$ .

More realistically, let us lower the bar a little bit by computing the theoretical execution time as

$$T_t = Ops_{algo}/(Ops_{core/cycle} * N_cores * F)$$

Where F = corefrequency = 921MHz,  $Ops_{core/cycle} = 1$  and  $N_{cores} = 128$ , obtaining a theoretical execution time of **28.42µs**.

The processor utilization now be computed

$$P_{util} = 100 * T_t/T_a$$

#### Obtaining a dramatic 0.67%.

With a total number of 24,908 parameters stored as FP32 (32b or 4B), the memory footprint of the model is 99,632B, or 99KB. During inference,  $1960B^{28}$  worth of floating point data has to be transferred to the L2 cache of the GPU,  $48B^{29}$  of output from L2 to DRAM for a total of 2008B of data. The maximum memory bandwidth our algorithm can require is then

$$A_{bwmax} = (D_r + D_w)/T_t$$

Which leads to **70.7MB/s** excluding the possibility of being bound by memory transfers; this does not exclude cache (L1-L2, L1-L1, L2-DRAM) exchange inefficiencies.

Listing 4: Computations Summary

Total Params: 24,908
Model Memory Footprint: 99,632B
Total MACCs: 1,664,768
Total FLOPs: 3,329,536
Theoretical Execution Time: 0.0284ms (gentle)
Actual Execution Time: 4.2ms

Processor Utilization: 0.67%

Next the runtime overhead is calculated. As mentioned in section 3, the program is using the Tensorflow library which was provided, pre-compiled with CUDA support, for the Jetson platform. This is due to the fact that compliling the library requires a considerable (often more than 2 days) amount of time. For this reason, instrumenting the functions involved was not an option. NVIDIA's nvprof profile was used instead to understand where the time is spent<sup>30</sup>. Tests were performed using the infer tool provided by the project<sup>31</sup> using all 1001 MFSC files that the EBMC framework

 $<sup>^{26} {</sup>m https://machinethink.net/blog/how-fast-is-my-model/}$ 

 $<sup>^{27}3.329</sup>MFLOPs/512000MFLOPS = 0.000006501953125s$ 

 $<sup>^{28}49*10*4</sup>B$ 

 $<sup>^{29}12*4</sup>B$ 

<sup>&</sup>lt;sup>30</sup>Check the profile.sh script provided in the Github repo for execution details

 $<sup>^{31}</sup>$ runner is the executable used interfacing with the EMBC framework, infer the one run with local data

uses itself to perform the tests. Profilers are notoriously known for introducing overhead, for this reason the execution time was recorded both with and without the profiler; listing 7 shows the result, i.e. a 333% overhead.

Listing 5: Infer tool execution time with and without profiler

| Inferences:                                                   | 1001                                         |
|---------------------------------------------------------------|----------------------------------------------|
| Profiler Overhead:                                            | 333%                                         |
| With Profiler<br>Elapsed time:<br>Elapsed time per inference: | $15116,220 \mathrm{ms}$ $15,101 \mathrm{ms}$ |
| Elapsed time:                                                 | 4527,335 ms                                  |
| Elapsed time per inference:                                   | 4,522 ms                                     |

Profiler's output summary is displayed in listing 7. Matrix multiplication time is responsible for the vast majority of the time spent, while, as expected, memory transfer time does not even take a 1% share.

|         | Profiling             | result:              |                                                                                                                 |
|---------|-----------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|
| Time(%) | $\operatorname{Time}$ | $\operatorname{Avg}$ | Name                                                                                                            |
| 21.29%  | $89.681\mathrm{ms}$   | $22.397\mathrm{us}$  | $precomputed\_convolve\_sgemm$                                                                                  |
| 17.52%  | $73.824\mathrm{ms}$   | $8.1940\mathrm{us}$  | tf:: Fused Batch Norm Inference Meta Kernel                                                                     |
| 15.25%  | $64.242\mathrm{ms}$   | $7.1300\mathrm{us}$  | tf:: BiasNCHWKernel                                                                                             |
| 12.29%  | $51.794\mathrm{ms}$   | $12.935\mathrm{us}$  | tf:: Depthwise Conv2d GPU Kernel NCHW Small                                                                     |
| 8.25%   | $34.775\mathrm{ms}$   | $34.740\mathrm{us}$  | explicit_convolve_sgemm                                                                                         |
| 7.57%   | $31.884\mathrm{ms}$   | $6.3700\mathrm{us}$  | ${ m tf}:: { m Shuffle In Tensor 3 Simple}$                                                                     |
| 4.86%   | $20.468\mathrm{ms}$   | $20.447\mathrm{us}$  | $\operatorname{cudnn}::\operatorname{im}2\operatorname{col}4\operatorname{d}_{\mathtt{-}}\operatorname{kernel}$ |
| 3.91%   | $16.455\mathrm{ms}$   | $16.438\mathrm{us}$  | $\operatorname{cudnn}::\operatorname{pooling}_{f}w_{4}d_{kernel}$                                               |
| 2.93%   | $12.327\mathrm{ms}$   | $3.0780\mathrm{us}$  | cudnn::kern_precompute_indices                                                                                  |

This means that from the overall execution time, a total of **395,45ms** is spend in GPU time, hence actual processing time, which means **0,395ms** per inference. This implies runtime overhead accounts for 4,127ms per inference, roughly the 91% of the execution time. In light of the magnitude of the difference, possible performance penalties introduced by the profiler within GPU activities/processing are neglected.

#### 8 Conclusions

A performance analysis has been carried out through section 7 showing that even though the results obtained in terms of inferences per second are promising, the proposed implementation does not achieve good results given the hardware specs available. Runtime overhead has been identified as the portion of the task where improvements would affect the final result more. Being more specific, the analysis found that 91% of the time spent per inference has to be accounted for runtime overhead. This leads to very poor processor utilization, which has been computed to be 0.67%. Memory transfers have been labeled as negligible in terms of performance bottlenecks, as the algorithm's maximum bandwidth achievable is easily handled by Jetson's hardware.

To solve the issue, it is proposed to remove some layers from the software stack, such as Tensorflow's library. It has proved itself valuable in terms of model reusing and relatively quick setup time, but to cope with a system/runtime overhead as the one exposed in this research, more control over system resources in a granular way and possibility for code instrumentation at function level are features that seem more value-bringing in the long run.