# Zynq DPU v3.3

# **Product Guide**

PG338 (v3.3) February 3, 2021





# **Table of Contents**

| Chapter 1: Introduction                                           |    |
|-------------------------------------------------------------------|----|
| Features                                                          | ∠  |
| IP Facts                                                          | 5  |
| Chapter 2: Overview                                               | 6  |
| Introduction                                                      | 6  |
| Navigating Content by Design Process                              | 7  |
| Development Tools                                                 | 8  |
| Example System with DPU                                           | g  |
| Vitis AI Development Kit                                          | 10 |
| Licensing and Ordering                                            | 11 |
| Chapter 3: Product Specification                                  | 13 |
| Hardware Architecture                                             | 13 |
| DPU with Enhanced Usage of DSP                                    | 14 |
| Register Space                                                    | 16 |
| Interrupts                                                        | 21 |
| Chapter 4: DPU Configuration                                      | 22 |
| Introduction                                                      | 22 |
| Configuration Options                                             | 24 |
| Advanced Tab                                                      | 30 |
| Summary Tab                                                       | 32 |
| DPU Performance on Different Devices                              | 33 |
| Performance of Different Models                                   | 34 |
| I/O Bandwidth Requirements                                        | 34 |
| Chapter 5: Clocking and Resets                                    | 36 |
| Introduction                                                      | 36 |
| Chapter 6: Development Flow                                       | 43 |
| Customizing and Generating the Core in the Zynq UltraScale+ MPSoC | 43 |



| Customizing and Generating the Core in Zynq-7000 Devices               | 50             |
|------------------------------------------------------------------------|----------------|
| Customizing and Generating the Core in Vitis Integrated Design Enviror | nment (IDE) 51 |
|                                                                        |                |
| Chapter 7: Example Design                                              | 56             |
| Introduction                                                           | 56             |
| Vivado DPU TRD Flow                                                    | 56             |
| Vitis DPU TRD Flow                                                     | 57             |
| Annondiy A: Additional Posourses and Logal Notices                     | 50             |
| Appendix A: Additional Resources and Legal Notices                     |                |
| Xilinx Resources                                                       |                |
| Documentation Navigator and Design Hubs                                | 58             |
| References                                                             | 58             |
| Revision History                                                       | 59             |
| Please Read: Important Legal Notices                                   |                |
|                                                                        |                |





# Introduction

The Xilinx® Deep Learning Processing Unit (DPU) is a configurable computation engine optimized for convolutional neural networks. The degree of parallelism utilized in the engine is a design parameter and can be selected according to the target device and application. It includes a set of highly optimized instructions, and supports most convolutional neural networks, such as VGG, ResNet, GoogLeNet, YOLO, SSD, MobileNet, FPN, and others.

#### **Features**

The DPU has the following features:

- One AXI slave interface for accessing configuration and status registers.
- One AXI master interface for accessing instructions.
- Supports configurable AXI master interface with 64 or 128 bits for accessing data depending on the target device.
- Supports individual configuration of each channel.
- Supports optional interrupt request generation.
- Some highlights of DPU functionality include:
  - Configurable hardware architecture core includes: B512, B800, B1024, B1152, B1600, B2304, B3136, and B4096
  - Maximum of four homogeneous cores
  - Convolution and deconvolution
  - Depthwise convolution
  - Max pooling
  - Average pooling
  - ReLU, ReLU6, and Leaky ReLU
  - Concat
  - Elementwise-Sum and Elementwise-Multiply



- Dilation
- Reorg
- Fully connected layer
- Softmax
- Batch Normalization
- 。 Split

### **IP Facts**

| DPU IP Facts Table                         |                                                    |  |  |  |
|--------------------------------------------|----------------------------------------------------|--|--|--|
|                                            | Core Specifics                                     |  |  |  |
| Supported Device Family                    | Zynq®-7000 SoC and Zynq® UltraScale+™ MPSoC Family |  |  |  |
| Supported User Interfaces                  | Memory-mapped AXI interfaces                       |  |  |  |
| Resources                                  | See Chapter 4: DPU Configuration.                  |  |  |  |
|                                            | Provided with Core                                 |  |  |  |
| Design Files                               | Encrypted RTL                                      |  |  |  |
| Example Design                             | Verilog                                            |  |  |  |
| Constraints File                           | Xilinx Design Constraints (XDC)                    |  |  |  |
| Supported S/W Driver Included in PetaLinux |                                                    |  |  |  |
|                                            | Tested Design Flows                                |  |  |  |
| Design Entry                               | Vivado® Design Suite                               |  |  |  |
| Simulation                                 | N/A                                                |  |  |  |
| Synthesis                                  | Vivado® Synthesis                                  |  |  |  |
| Xilinx Support web page                    |                                                    |  |  |  |

#### Notes:

- 1. Linux OS and driver support information are available from DPU TRD or Vitis™ AI development kit.
- 2. If the target device is Zynq-7000 SoC, see the notifications in Chapter 6: Development Flow.
- 3. For the supported tool versions, see the *Vivado Design Suite User Guide: Release Notes, Installation, and Licensing* (UG973).
- 4. The DPU is driven by instructions generated by the Vitis AI compiler. When the target neural network (NN), DPU hardware architecture, or AXI data width is changed, the related .xmodel file which contains DPU instructions must be regenerated.





# Overview

### Introduction

The Xilinx® Deep Learning Processing Unit (DPU) is a programmable engine optimized for convolutional neural networks. It is composed of a high performance scheduler module, a hybrid computing array module, an instruction fetch unit module, and a global memory pool module. The DPU uses a specialized instruction set, which allows for the efficient implementation of many convolutional neural networks. Some examples of convolutional neural networks which have been deployed include VGG, ResNet, GoogLeNet, YOLO, SSD, MobileNet, and FPN among others.

The DPU IP can be implemented in the programmable logic (PL) of the selected Zynq®-7000 SoC or Zynq® UltraScale+™ MPSoC device with direct connections to the processing system (PS). The DPU requires instructions to implement a neural network and accessible memory locations for input images as well as temporary and output data. A program running on the application processing unit (APU) is also required to service interrupts and coordinate data transfers.

The top-level block diagram of the DPU is shown in the following figure.





Figure 1: DPU Top-Level Block Diagram

X22327-072219

#### where,

- APU Application Processing Unit
- PE Processing Engine
- DPU Deep Learning Processing Unit
- RAM Random Access Memory

# **Navigating Content by Design Process**

Xilinx® documentation is organized around a set of standard design processes to help you find relevant content for your current development task. This document covers the following design processes:



- System and Solution Planning: Identifying the components, performance, I/O, and data transfer requirements at a system level. Includes application mapping for the solution to PS, PL, and Al Engine. Topics in this document that apply to this design process include:
  - Chapter 4: DPU Configuration
- Hardware, IP, and Platform Development: Creating the PL IP blocks for the hardware platform, creating PL kernels, subsystem functional simulation, and evaluating the Vivado® timing, resource use, and power closure. Also involves developing the hardware platform for system integration. Topics in this document that apply to this design process include:
  - Chapter 3: Product Specification
  - Chapter 5: Clocking and Resets
- System Integration and Validation: Integrating and validating the system functional performance, including timing, resource use, and power closure. Topics in this document that apply to this design process include:
  - Chapter 4: DPU Configuration
  - Chapter 6: Development Flow
  - Chapter 7: Example Design

## **Development Tools**

Two flows are supported for integrating the DPU into your project: the Vivado flow and the Vitis flow.

The Xilinx Vivado<sup>®</sup> Design Suite is required to integrate the DPU into your projects for the Vivado flow. Vivado Design Suite 2020.2 or later version is recommended. Contact your local sales representative if the project requires an older version of Vivado.

The Vitis<sup>™</sup> unified software platform 2020.2 or later is required to integrate the DPU for the Vitis flow.

#### **Device Resources**

The DPU logic resource usage is scalable across Xilinx UltraScale+™ MPSoC and Zynq®-7000 devices. For more information on resource utilization, see the DPU Configuration section.

#### **Related Information**

**DPU Configuration** 



### **DPU Development Flow**

The DPU requires a device driver which is included in the Xilinx Vitis™ AI development kit.

Free developer resources can be obtained from the Xilinx website: https://github.com/Xilinx/Vitis-Al.

The Vitis AI User Guide (UG1414) describes how to use the DPU with the Vitis AI tools. The basic development flow is shown in the following figure. First, use Vivado/ Vitis to generate the bitstream. Then, download the bitstream to the target board and install the related driver. For instructions on installing the related driver and dependent libraries, see the Vitis AI User Guide (UG1414).



Figure 2: HW/SW Stack

# **Example System with DPU**

The figure below shows an example system block diagram with the Xilinx<sup>®</sup> UltraScale+™ MPSoC using a camera input. The DPU is integrated into the system through an AXI interconnect to perform deep learning inference tasks such as image classification, object detection, and semantic segmentation.





Figure 3: Example System with Integrated DPU

# Vitis AI Development Kit

The Vitis<sup>™</sup> AI development environment is used for AI inference on Xilinx<sup>®</sup> hardware platforms. It consists of optimized IP cores, tools, libraries, models, and example designs.

As shown in the following figure, the Vitis AI development kit consists of AI Compiler, AI Quantizer, AI Optimizer, AI Profiler, AI Library, and Xilinx Runtime Library (XRT).



Figure 4: Vitis AI Stack



X24893-120920

For more information of the Vitis AI development kit, see the Vitis AI User Guide in the Vitis AI User Documentation (UG1431).

The Vitis AI development kit can be freely downloaded from here.

# **Licensing and Ordering**

This Xilinx<sup>®</sup> LogiCORE<sup>™</sup> IP module is provided at no additional cost with the Xilinx Vivado<sup>®</sup> Design Suite under the terms of the Xilinx End User License.

**Note:** To verify that you need a license, check the License column of the IP Catalog. Included means that a license is included with the Vivado® Design Suite; Purchase means that you have to purchase a license to use the core.



Information about other Xilinx<sup>®</sup> LogiCORE™ IP modules is available at the Xilinx Intellectual Property page. For information about pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative.





# **Product Specification**

### **Hardware Architecture**

The detailed hardware architecture of the DPU is shown in the following figure. After start-up, the DPU fetches instructions from the off-chip memory to control the operation of the computing engine. The instructions are generated by the Vitis™ AI compiler, where substantial optimizations are performed.

On-chip memory is used to buffer input, intermediate, and output data to achieve high throughput and efficiency. The data is reused as much as possible to reduce the external memory bandwidth. A deep pipelined design is used for the computing engine. The processing elements (PE) take full advantage of the fine-grained building blocks such as multipliers, adders, and accumulators in Xilinx devices.



Figure 5: DPU Hardware Architecture



# **DPU** with Enhanced Usage of DSP

A DSP Double Data Rate (DDR) technique is used to improve the performance achieved with the device. Therefore, two input clocks for the DPU are needed: One for general logic and another at twice the frequency for DSP slices. The difference between a DPU not using the DSP DDR technique and a DPU enhanced usage architecture is shown here.

**Note:** All DPU architectures referred to in this document refer to DPU enhanced usage, unless otherwise specified.

clk1x IMG IMG ram DLY DLY IMG IMG DLY WGT B0 B SEL DSP48 Slice DSP48 Slice B1 WGT PCIN ram

Figure 6: Difference between DPU without DSP DDR and DPU Enhanced Usage

### **Port Descriptions**

The DPU top-level interfaces are shown in the following figure.

X22333-111120



Figure 7: Core Ports



The DPU I/O signals are listed and described in the table below.

**Table 1: DPU Signal Description** 

| Signal Name              | Interface Type                        | Width     | I/O | Description                                                                                     |
|--------------------------|---------------------------------------|-----------|-----|-------------------------------------------------------------------------------------------------|
| S_AXI                    | Memory mapped AXI slave interface     | 32        | I/O | 32-bit memory mapped AXI interface for registers.                                               |
| s_axi_aclk               | Clock                                 | 1         | I   | AXI clock input for S_AXI                                                                       |
| s_axi_aresetn            | Reset                                 | 1         | I   | Active-Low reset for S_AXI                                                                      |
| dpu_2x_clk               | Clock                                 | 1         | I   | Input clock used for DSP blocks in the DPU. The frequency is twice that of m_axi_dpu_aclk.      |
| dpu_2x_resetn            | Reset                                 | 1         | I   | Active-Low reset for DSP blocks                                                                 |
| m_axi_dpu_aclk           | Clock                                 | 1         | I   | Input clock used for DPU general logic.                                                         |
| m_axi_dpu_aresetn        | Reset                                 | 1         | I   | Active-Low reset for DPU general logic                                                          |
| DPUx_M_AXI_INSTR         | Memory mapped AXI master interface    | 32        | I/O | 32-bit memory mapped AXI interface for DPU instructions.                                        |
| DPUx_M_AXI_DATA0         | Memory mapped AXI<br>master interface | 64 or 128 | I/O | 64-bit AXI interface for Zynq-7000<br>series and 128-bit for Zynq<br>UltraScale+ MPSoC series.  |
| DPUx_M_AXI_DATA1         | Memory mapped AXI<br>master interface | 64 or 128 | I/O | 64-bit AXI interface for Zynq-7000<br>series and 128-bit for Zynq<br>UltraScale+ MPSoC series.  |
| dpu_interrupt            | Interrupt                             | 1~4       | 0   | Active-High interrupt output from DPU. The data width is determined by the number of DPU cores. |
| SFM_M_AXI (optional)     | Memory mapped AXI master interface    | 128       | I/O | 128-bit memory mapped AXI interface for softmax data.                                           |
| sfm_interrupt (optional) | Interrupt                             | 1         | 0   | Active-High interrupt output from softmax module.                                               |



Table 1: **DPU Signal Description** (cont'd)

| Signal Name              | Interface Type | Width | I/O | Description                                                                                           |
|--------------------------|----------------|-------|-----|-------------------------------------------------------------------------------------------------------|
| dpu_2x_clk_ce (optional) | Clock enable   | 1     | 0   | Clock enable signal for controlling<br>the input DPU 2x clock when DPU 2x<br>clock gating is enabled. |

#### Notes:

# Register Space

The DPU IP implements registers in programmable logic. The following tables show the DPU IP registers. These registers are accessible from the APU through the S\_AXI interface.

### reg\_dpu\_reset

The reg\_dpu\_reset register controls the resets of all DPU cores integrated in the DPU IP. The lower four bits of this register control the reset of up to four DPU cores. All the reset signals are active-High. The details of reg\_dpu\_reset are shown in the following table.

Table 2: reg\_dpu\_reset

| Register      | Address<br>Offset | Width | Туре | Description            |
|---------------|-------------------|-------|------|------------------------|
| reg_dpu_reset | 0x004             | 32    | R/W  | [n] – DPU core n reset |

#### reg\_dpu\_isr

The reg\_dpu\_isr register represents the interrupt status of all cores in the DPU IP. The lower four bits of this register shows the interrupt status of up to four DPU cores. The details of reg\_dpu\_irq are shown in the following table.

Table 3: reg\_dpu\_isr

| Register    | Address<br>Offset | Width | Туре | Description                       |
|-------------|-------------------|-------|------|-----------------------------------|
| reg_dpu_isr | 0x608             | 32    | R    | [n] – DPU core n interrupt status |

### reg\_dpu\_start

The reg\_dpu\_start register is the start signal for a DPU core. There is one start register for each DPU core. The details of reg\_dpu\_start are shown in the following table.

<sup>1.</sup> The softmax interface only appears when the softmax option in the DPU is enabled.



Table 4: reg dpu start

| Register       | Address<br>Offset | Width | Туре | Description             |
|----------------|-------------------|-------|------|-------------------------|
| reg_dpu0_start | 0x220             | 32    | R/W  | DPU core0 start signal. |
| reg_dpu1_start | 0x320             | 32    | R/W  | DPU core1 start signal. |
| reg_dpu2_start | 0x420             | 32    | R/W  | DPU core2 start signal. |
| reg_dpu3_start | 0x520             | 32    | R/W  | DPU core3 start signal. |

## reg\_dpu\_instr\_addr

The reg\_dpu\_instr\_addr register is used to indicate the instruction address of a DPU core. Each DPU core has a reg\_dpu\_instr\_addr register. Only the lower 28-bits are valid. In the DPU processor, the real instruction-fetch address is a 40-bit signal which consists of the lower 28 bits of reg\_dpu\_instr\_addr followed by 12 zero bits. The available instruction address for DPU ranges from 0x1000 to 0xFFFF\_FFFF\_FFFF\_F000. The details of reg\_dpu\_instr\_addr are shown in the following table.

Table 5: reg\_dpu\_instr\_addr

| Register            | Address<br>Offset | Width | Туре | Description                                                                             |
|---------------------|-------------------|-------|------|-----------------------------------------------------------------------------------------|
| reg_dpu0_instr_addr | 0x20C             | 32    | R/W  | Start address in external memory for DPU core0 instructions. The lower 28-bit is valid. |
| reg_dpu1_instr_addr | 0x30C             | 32    | R/W  | Start address in external memory for DPU core1 instructions. The lower 28-bit is valid. |
| reg_dpu2_instr_addr | 0x40C             | 32    | R/W  | Start address in external memory for DPU core2 instructions. The lower 28-bit is valid. |
| reg_dpu3_instr_addr | 0x50C             | 32    | R/W  | Start address in external memory for DPU core3 instructions. The lower 28-bit is valid. |

#### reg\_dpu\_base\_addr

The reg\_dpu\_base\_addr register is used to indicate the address of input image and parameters for each DPU in external memory. The width of a DPU base address is 40 bits so it can support an address space up to 1 TB. All registers are 32 bits wide, so two registers are required to represent a 40-bit wide base address. reg\_dpu0\_base\_addr0\_l represents the lower 32 bits of base\_address0 in DPU core0 and reg\_dpu0\_base\_addr0\_h represents the upper eight bits of base\_address0 in DPU core0.

There are eight groups of DPU base addresses for each DPU core and thus 32 groups of DPU base addresses for up to four DPU cores. The details of reg\_dpu\_base\_addr are shown in the following table.



Table 6: reg\_dpu\_base\_addr

| Register              | Address<br>Offset | Width | Туре | Description                                                                                |
|-----------------------|-------------------|-------|------|--------------------------------------------------------------------------------------------|
| reg_dpu0_base_addr0_l | 0x224             | 32    | R/W  | The lower 32 bits of base_address0 of DPU core0.                                           |
| reg_dpu0_base_addr0_h | 0x228             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address0 of DPU core0. |
| reg_dpu0_base_addr1_l | 0x22C             | 32    | R/W  | The lower 32 bits of base_address1 of DPU core0.                                           |
| reg_dpu0_base_addr1_h | 0x230             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address1 of DPU core0. |
| reg_dpu0_base_addr2_l | 0x234             | 32    | R/W  | The lower 32 bits of base_address2 of DPU core0.                                           |
| reg_dpu0_base_addr2_h | 0x238             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address2 of DPU core0. |
| reg_dpu0_base_addr3_l | 0x23C             | 32    | R/W  | The lower 32 bits of base_address3 of DPU core0.                                           |
| reg_dpu0_base_addr3_h | 0x240             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address3 of DPU core0. |
| reg_dpu0_base_addr4_l | 0x244             | 32    | R/W  | The lower 32 bits of base_address4 of DPU core0.                                           |
| reg_dpu0_base_addr4_h | 0x248             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address4 of DPU core0. |
| reg_dpu0_base_addr5_l | 0x24C             | 32    | R/W  | The lower 32 bits of base_address5 of DPU core0.                                           |
| reg_dpu0_base_addr5_h | 0x250             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address5 of DPU core0. |
| reg_dpu0_base_addr6_l | 0x254             | 32    | R/W  | The lower 32 bits of base_address6 of DPU core0.                                           |
| reg_dpu0_base_addr6_h | 0x258             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address6 of DPU core0. |
| reg_dpu0_base_addr7_l | 0x25C             | 32    | R/W  | The lower 32 bits of base_address7 of DPU core0.                                           |
| reg_dpu0_base_addr7_h | 0x260             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address7 of DPU core0. |
| reg_dpu1_base_addr0_l | 0x324             | 32    | R/W  | The lower 32 bits of base_address0 of DPU core1.                                           |
| reg_dpu1_base_addr0_h | 0x328             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address0 of DPU core1. |
| reg_dpu1_base_addr1_l | 0x32C             | 32    | R/W  | The lower 32 bits of base_address1 of DPU core1.                                           |
| reg_dpu1_base_addr1_h | 0x330             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address1 of DPU core1. |



Table 6: reg\_dpu\_base\_addr (cont'd)

| Register              | Address<br>Offset | Width | Туре | Description                                                                                |
|-----------------------|-------------------|-------|------|--------------------------------------------------------------------------------------------|
| reg_dpu1_base_addr2_l | 0x334             | 32    | R/W  | The lower 32 bits of base_address2 of DPU core1.                                           |
| reg_dpu1_base_addr2_h | 0x338             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address2 of DPU core1. |
| reg_dpu1_base_addr3_l | 0x33C             | 32    | R/W  | The lower 32 bits of base_address3 of DPU core1.                                           |
| reg_dpu1_base_addr3_h | 0x340             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address3 of DPU core1. |
| reg_dpu1_base_addr4_l | 0x344             | 32    | R/W  | The lower 32 bits of base_address4 of DPU core1.                                           |
| reg_dpu1_base_addr4_h | 0x348             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address4 of DPU core1. |
| reg_dpu1_base_addr5_l | 0x34C             | 32    | R/W  | The lower 32 bits of base_address5 of DPU core1.                                           |
| reg_dpu1_base_addr5_h | 0x350             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address5 of DPU core1. |
| reg_dpu1_base_addr6_l | 0x354             | 32    | R/W  | The lower 32 bits of base_address6 of DPU core1.                                           |
| reg_dpu1_base_addr6_h | 0x358             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address6 of DPU core1. |
| reg_dpu1_base_addr7_l | 0x35C             | 32    | R/W  | The lower 32 bits of base_address7 of DPU core1.                                           |
| reg_dpu1_base_addr7_h | 0x360             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address7 of DPU core1. |
| reg_dpu2_base_addr1_l | 0x42C             | 32    | R/W  | The lower 32 bits of base_address1 of DPU core2.                                           |
| reg_dpu2_base_addr1_h | 0x430             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address1 of DPU core2. |
| reg_dpu2_base_addr2_l | 0x434             | 32    | R/W  | The lower 32 bits of base_address2 of DPU core2.                                           |
| reg_dpu2_base_addr2_h | 0x438             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address2 of DPU core2. |
| reg_dpu2_base_addr3_l | 0x43C             | 32    | R/W  | The lower 32 bits of base_address3 of DPU core2.                                           |
| reg_dpu2_base_addr3_h | 0x440             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address3 of DPU core2. |
| reg_dpu2_base_addr4_l | 0x444             | 32    | R/W  | The lower 32 bits of base_address4 of DPU core2.                                           |
| reg_dpu2_base_addr4_h | 0x448             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address4 of DPU core2. |



Table 6: reg\_dpu\_base\_addr (cont'd)

| Register              | Address<br>Offset | Width | Туре | Description                                                                                |
|-----------------------|-------------------|-------|------|--------------------------------------------------------------------------------------------|
| reg_dpu2_base_addr5_l | 0x44C             | 32    | R/W  | The lower 32 bits of base_address5 of DPU core2.                                           |
| reg_dpu2_base_addr5_h | 0x450             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address5 of DPU core2. |
| reg_dpu2_base_addr6_l | 0x454             | 32    | R/W  | The lower 32 bits of base_address6 of DPU core2.                                           |
| reg_dpu2_base_addr6_h | 0x458             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address6 of DPU core2. |
| reg_dpu2_base_addr7_l | 0x45C             | 32    | R/W  | The lower 32 bits of base_address7 of DPU core2.                                           |
| reg_dpu2_base_addr7_h | 0x460             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address7 of DPU core2. |
| reg_dpu3_base_addr0_l | 0x524             | 32    | R/W  | The lower 32 bits of base_address0 of DPU core3.                                           |
| reg_dpu3_base_addr0_h | 0x528             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address0 of DPU core3. |
| reg_dpu3_base_addr1_l | 0x52C             | 32    | R/W  | The lower 32 bits of base_address1 of DPU core3.                                           |
| reg_dpu3_base_addr1_h | 0x530             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address1 of DPU core3. |
| reg_dpu3_base_addr2_l | 0x534             | 32    | R/W  | The lower 32 bits of base_address2 of DPU core3.                                           |
| reg_dpu3_base_addr2_h | 0x538             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address2 of DPU core3. |
| reg_dpu3_base_addr3_l | 0x53C             | 32    | R/W  | The lower 32 bits of base_address3 of DPU core3.                                           |
| reg_dpu3_base_addr3_h | 0x540             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address3 of DPU core3. |
| reg_dpu3_base_addr4_l | 0x544             | 32    | R/W  | The lower 32 bits of base_address4 of DPU core3.                                           |
| reg_dpu3_base_addr4_h | 0x548             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address4 of DPU core3. |
| reg_dpu3_base_addr5_l | 0x54C             | 32    | R/W  | The lower 32 bits of base_address5 of DPU core3.                                           |
| reg_dpu3_base_addr5_h | 0x550             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address5 of DPU core3. |
| reg_dpu3_base_addr6_l | 0x554             | 32    | R/W  | The lower 32 bits of base_address6 of DPU core3                                            |
| reg_dpu3_base_addr6_h | 0x558             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address6 of DPU core3. |



| Table 6: r | ea dpi | u base | addr | (cont'd)  |
|------------|--------|--------|------|-----------|
| TUDIC O. I | CG GP  | 4 NUJC | uuui | (COIIC G) |

| Register              | Address<br>Offset | Width | Туре | Description                                                                                |
|-----------------------|-------------------|-------|------|--------------------------------------------------------------------------------------------|
| reg_dpu3_base_addr7_l | 0x55C             | 32    | R/W  | The lower 32 bits of base_address7 of DPU core3.                                           |
| reg_dpu3_base_addr7_h | 0x560             | 32    | R/W  | The lower 8 bits in the register represent the upper 8 bits of base_address7 of DPU core3. |

## **Interrupts**

The DPU generates an interrupt to signal the completion of a task. A high state on reg\_dpu0\_start signals the start of a DPU task for DPU core0. At the end of the task, the DPU generates an interrupt and bit0 in reg\_dpu\_isr is set to 1. The position of the active bit in the reg\_dpu\_isr depends on the number of DPU cores. For example, when DPU core1 finishes a task while DPU core0 is still working, reg\_dpu\_isr would maintain 2 'b10.

The width of the <code>dpu\_interrupt</code> signal is determined by the number of DPU cores. When the parameter DPU\_NUM is set to 2, then the DPU IP contains two DPU cores, and the width of the <code>dpu\_interrupt</code> signal is two. The lower bit represents the DPU core0 interrupt and the higher bit represents the DPU core1 interrupt.

The interrupt connection between the DPU and the PS is described in the device tree file, which indicates the interrupt number of the DPU connected to the PS. Any interrupt pin may be used if the device tree file and Vivado assignments match. The reference connection is shown here.

zyng ultra ps e 0 ♣ S\_AXI\_HP0\_FPD + S\_AXI\_HP1\_FPD dou eu 0 + S AXI HP2 FPD + S\_AXI\_HP3\_FPD DPU0 M AXI DATA0 + **∔** S AXI + S\_AXI\_LPD maxihpm0\_fpd\_acli DPU0 M AXI DATA1 xlconcat 0 M\_AXI\_HPM0\_FPD + s\_axi\_aresetn DPU0 M AXI INSTR 4 maxihpm0\_lpd\_aclk M\_AXI\_HPM0\_LPD + DPU1\_M\_AXI\_DATA0 + In0[0:0] dpu\_2x\_clk In1[0:0] saxihp0 fpd aclk pl resetn0 o DPU1\_M\_AXI\_DATA1 + dpu 2x resetn dout(3:01 saxihp1\_fpd\_aclk pl\_clk0 DPU1 M AXI INSTR + In2[1:0] m axi dpu aclk UltraSCALE<sup>-</sup> saxihp2 fpd aclk m\_axi\_dpu\_aresetn dpu\_interrupt[1:0] saxihp3\_fpd\_aclk Deep Learning Processing Unit (DPU) saxi\_lpd\_aclk pl\_ps\_irq0[0:0] pl\_ps\_irq1[0:0] Zyng UltraScale+ MPSoC

Figure 8: Reference Connection for DPU Interrupt

#### Note:

- 1. If the softmax option is enabled, then the softmax interrupt should be correctly connected to the PS according to the device tree description.
- irq7~irq0 corresponds to pl\_ps\_irq0[7:0].
- 3. irq15~irq8 corresponds to pl\_ps\_irq1[7:0].





# **DPU** Configuration

### Introduction

The DPU IP provides some user-configurable parameters to optimize resource usage and customize different features. Different configurations can be selected for DSP slices, LUT, block RAM, and UltraRAM usage based on the amount of available programmable logic resources. There are also options for additional functions, such as channel augmentation, average pooling, depthwise convolution, and softmax. Furthermore, there is an option to determine the number of DPU cores that will be instantiated in a single DPU IP.

The deep neural network features and the associated parameters supported by the DPU are shown in the following table.

A configuration file named arch.json is generated during the Vivado or Vitis flow. The arch.json file is used by the Vitis Al Compiler for model compilation. For more information of Vitis Al Compiler, see refer to the Vitis Al User Guide (UG1414).

In the Vivado flow, the arch.json file is located at \$TRD\_HOME/prj/Vivado/srcs/top/ip/top\_dpu\_0/arch.json. In the Vitis flow, the arch.json file is located at \$TRD\_HOME/prj/Vitis/binary\_container\_1/link/vivado/vpl/prj/prj.gen/sources\_1/bd/zcu102\_base/ip/zcu102\_base\_DPUCZDX8G\_1\_0/arch.json.



Table 7: Deep Neural Network Features and Parameters Supported by the DPU

| Features              |                | Description                                                                                 |  |  |  |
|-----------------------|----------------|---------------------------------------------------------------------------------------------|--|--|--|
| Convolution           | Kernel Sizes   | W: 1-16 H: 1-16                                                                             |  |  |  |
|                       | Strides        | W: 1-8 H:1-8                                                                                |  |  |  |
|                       | Padding_w      | 0-(kernel_w-1)                                                                              |  |  |  |
|                       | Padding_h      | 0-(kernel_h-1)                                                                              |  |  |  |
|                       | Input Size     | Arbitrary                                                                                   |  |  |  |
|                       | Input Channel  | 1–256 * channel_parallel                                                                    |  |  |  |
|                       | Output Channel | 1–256 * channel_parallel                                                                    |  |  |  |
|                       | Activation     | ReLU, ReLU6 and LeakyReLU                                                                   |  |  |  |
|                       | Dilation       | dilation * input_channel ≤ 256 * channel_parallel && stride_w == 1 && stride_h == 1         |  |  |  |
|                       | Constraint*    | <pre>kernel_w *kernel_h * (ceil(input_channel / channel_parallel)) &lt;= bank_depth/2</pre> |  |  |  |
| Depthwise Convolution | Kernel Sizes   | W: 1–16 H: 1–16                                                                             |  |  |  |
|                       | Strides        | W: 1-8 H:1-8                                                                                |  |  |  |
|                       | Padding_w      | 0-(kernel_w-1)                                                                              |  |  |  |
|                       | Padding_h      | 0-(kernel_h-1)                                                                              |  |  |  |
|                       | Input Size     | Arbitrary                                                                                   |  |  |  |
|                       | Input Channel  | 1-256 * channel_parallel                                                                    |  |  |  |
|                       | Output Channel | 1-256 * channel_parallel                                                                    |  |  |  |
|                       | Activation     | ReLU, ReLU6                                                                                 |  |  |  |
|                       | Dilation       | dilation * input_channel ≤ 256 * channel_parallel && stride_w == 1 && stride_h == 1         |  |  |  |
|                       | Constraint*    | <pre>kernel_w *kernel_h * (ceil(input_channel / channel_parallel)) &lt;= bank_depth/2</pre> |  |  |  |
| Deconvolution         | Kernel Sizes   | W: 1–16 H: 1–16                                                                             |  |  |  |
|                       | Stride_w       | stride_w * output_channel ≤ 256 * channel_parallel                                          |  |  |  |
|                       | Stride_h       | Arbitrary                                                                                   |  |  |  |
|                       | Padding_w      | 0-(kernel_w-1)                                                                              |  |  |  |
|                       | Padding_h      | 0-(kernel_h-1)                                                                              |  |  |  |
|                       | Input Size     | Arbitrary                                                                                   |  |  |  |
|                       | Input Channel  | 1-256 * channel_parallel                                                                    |  |  |  |
|                       | Output Channel | 1-256 * channel_parallel                                                                    |  |  |  |
|                       | Activation     | ReLU, ReLU6 and LeakyReLU                                                                   |  |  |  |
| Max Pooling           | Kernel Sizes   | W: 1-8 H: 1-8                                                                               |  |  |  |
|                       | Strides        | W: 1-8 H:1-8                                                                                |  |  |  |
|                       | Padding        | W: 0-(kernel_w-1) H: 0-(kernel_h-1)                                                         |  |  |  |
| Average Pooling       | Kernel Sizes   | Only support square size from 2x2, 3x3 to 8x8                                               |  |  |  |
|                       | Strides        | W: 1-8 H: 1-8                                                                               |  |  |  |
|                       | Padding        | W: 0-(kernel_w-1) H: 0-(kernel_h-1)                                                         |  |  |  |



Table 7: Deep Neural Network Features and Parameters Supported by the DPU (cont'd)

| Features                | Description        |                                                          |  |  |
|-------------------------|--------------------|----------------------------------------------------------|--|--|
| Max Reduce (max pooling | Kernel Sizes       | W: 1-256 H: 1-256                                        |  |  |
| for large size)         | Strides            | Equals to kernel size                                    |  |  |
|                         | Padding            | Not supported                                            |  |  |
| Elementwise-Sum         | Input channel      | 1-256 * channel_parallel                                 |  |  |
|                         | Input size         | Arbitrary                                                |  |  |
|                         | Feature Map Number | 1-4                                                      |  |  |
| Elementwise-Multiply    | Input channel      | 1-256 * channel_parallel                                 |  |  |
|                         | Input size         | Arbitrary                                                |  |  |
|                         | Feature Map Number | 2                                                        |  |  |
| Concat                  | Output channel     | 1-256 * channel_parallel                                 |  |  |
| Reorg                   | Strides            | stride * stride * input_channel ≤ 256 * channel_parallel |  |  |
| Batch Normalization     | -                  | -                                                        |  |  |
| FC                      | Input_channel      | Input_channel ≤ 2048 * channel_parallel                  |  |  |
|                         | Output_channel     | Arbitrary                                                |  |  |

#### Notes:

- 1. The parameter channel\_parallel is determined by the DPU configuration. For example, channel\_parallel for the B1152 is 12, and channel\_parallel for B4096 is 16 (see Parallelism for Different Convolution Architectures table in Configuration Options section).
- 2. In some neural networks, the FC layer is connected with a Flatten layer. The Vitis AI compiler will automatically combine the Flatten+FC to a global CONV2D layer, and the CONV2D kernel size is directly equal to the input feature map size of Flatten layer. For this case, the input feature map size cannot exceed the limitation of the kernel size of CONV, otherwise an error will be generated during compilation.
  - This limitation occurs only in the Flatten+FC situation. This will be optimized in future releases.
- 3. In all DPU architectures, the bank\_depth of Feature Map and Weights is 2048.
- 4. Max Reduce is similar to Max Pooling but it is able to handle larger kernel sizes. The constraint is kernel\_w \* kernel\_h \* input\_channel <= PP \* CP \* bank\_depth.</p>

#### **Related Information**

**Configuration Options** 

## **Configuration Options**

The DPU can be configured with some predefined options, which includes the number of DPU cores, the convolution architecture, DSP cascade, DSP usage, and UltraRAM usage. These options allow you to set the DSP slice, LUT, block RAM, and UltraRAM usage. The following figure shows the configuration page of the DPU.



Figure 9: **DPU Configuration – Arch Tab** 



Number of DPU Cores: A maximum of four cores can be selected in one DPU IP. Multiple
DPU cores can be used to achieve higher performance. Consequently, it consumes more
programmable logic resources.

Contact your local Xilinx sales representative if more than four cores are required.

• Architecture of DPU: The DPU IP can be configured with various convolution architectures which are related to the parallelism of the convolution unit. The architectures for the DPU IP include B512, B800, B1024, B1152, B1600, B2304, B3136, and B4096.

There are three dimensions of parallelism in the DPU convolution architecture: pixel parallelism, input channel parallelism, and output channel parallelism. The input channel parallelism is always equal to the output channel parallelism (this is equivalent to channel\_parallel in the previous table). The different architectures require different programmable logic resources. The larger architectures can achieve higher performance with more resources. The parallelism for the different architectures is listed in the following table.

Table 8: Parallelism for Different Convolution Architectures

| DPU Architecture | Pixel Parallelism<br>(PP) | Input Channel<br>Parallelism (ICP) | Output Channel<br>Parallelism (OCP) | Peak Ops<br>(operations/per<br>clock) |
|------------------|---------------------------|------------------------------------|-------------------------------------|---------------------------------------|
| B512             | 4                         | 8                                  | 8                                   | 512                                   |
| B800             | 4                         | 10                                 | 10                                  | 800                                   |



| Table 8: Parallelism for Different Convolution Architectures (cont'a | Table | 8: Para | llelism <sup>1</sup> | for Diff | erent Cor | nvolution | Architectures | (cont'd |
|----------------------------------------------------------------------|-------|---------|----------------------|----------|-----------|-----------|---------------|---------|
|----------------------------------------------------------------------|-------|---------|----------------------|----------|-----------|-----------|---------------|---------|

| DPU Architecture | Pixel Parallelism<br>(PP) | Input Channel<br>Parallelism (ICP) | Output Channel<br>Parallelism (OCP) | Peak Ops<br>(operations/per<br>clock) |
|------------------|---------------------------|------------------------------------|-------------------------------------|---------------------------------------|
| B1024            | 8                         | 8                                  | 8                                   | 1024                                  |
| B1152            | 4                         | 12                                 | 12                                  | 1150                                  |
| B1600            | 8                         | 10                                 | 10                                  | 1600                                  |
| B2304            | 8                         | 12                                 | 12                                  | 2304                                  |
| B3136            | 8                         | 14                                 | 14                                  | 3136                                  |
| B4096            | 8                         | 16                                 | 16                                  | 4096                                  |

#### Notes:

Resources Utilization: The resources utilization of a referenced DPU single core project is as
follows. The data is based on the ZCU102 platform with Low RAM Usage, Depthwise
Convolution, Average Pooling, Channel Augmentation, Average Pool, Leaky ReLU + ReLU6
features and Low DSP Usage.

Table 9: Resources of Different DPU Architectures

| DPU Architecture | LUT   | Register | Block RAM | DSP |
|------------------|-------|----------|-----------|-----|
| B512 (4x8x8)     | 27893 | 35435    | 73.5      | 78  |
| B800 (4x10x10)   | 30468 | 42773    | 91.5      | 117 |
| B1024 (8x8x8)    | 34471 | 50763    | 105.5     | 154 |
| B1152 (4x12x12)  | 33238 | 49040    | 123       | 164 |
| B1600 (8x10x10)  | 38716 | 63033    | 127.5     | 232 |
| B2304 (8x12x12)  | 42842 | 73326    | 167       | 326 |
| B3136 (8x14x14)  | 47667 | 85778    | 210       | 436 |
| B4096 (8x16x16)  | 53540 | 105008   | 257       | 562 |

• RAM Usage: The weights, bias, and intermediate features are buffered in the on-chip memory. The on-chip memory consists of RAM which can be instantiated as block RAM and UltraRAM. The RAM Usage option determines the total amount of on-chip memory used in different DPU architectures, and the setting is for all the DPU cores in the DPU IP. High RAM Usage means that the on-chip memory block will be larger, allowing the DPU more flexibility in handling the intermediate data. High RAM Usage implies higher performance in each DPU core. The number of BRAM36K blocks used in different architectures for low and high RAM Usage is illustrated in the following table.

**Note:** The DPU instruction set for different options of RAM Usage is different. When the RAM Usage option is modified, the DPU instructions file should be regenerated by recompiling the neural network. The following results are based on a DPU with depthwise convolution.

<sup>1.</sup> In each clock cycle, the convolution array performs a multiplication and an accumulation, which are counted as two operations. Thus, the peak number of operations per cycle is equal to PP\*ICP\*OCP\*2.



| Table 10: Number of  | of BRAM36K Blocks in | <b>Different Architectures</b> | for Fach DPU Core |
|----------------------|----------------------|--------------------------------|-------------------|
| Tuble To. Nullibel C |                      | Different Architectures        | TO LACITOL O COLC |

| DPU Architecture | Low RAM Usage | High RAM Usage |
|------------------|---------------|----------------|
| B512 (4x8x8)     | 73.5          | 89.5           |
| B800 (4x10x10)   | 91.5          | 109.5          |
| B1024 (8x8x8)    | 105.5         | 137.5          |
| B1152 (4x12x12)  | 123           | 145            |
| B1600 (8x10x10)  | 127.5         | 163.5          |
| B2304 (8x12x12)  | 167           | 211            |
| B3136 (8x14x14)  | 210           | 262            |
| B4096 (8x16x16)  | 257           | 317.5          |

• Channel Augmentation: Channel augmentation is an optional feature for improving the efficiency of the DPU when the number of input channels is much lower than the available channel parallelism. For example, the input channel of the first layer in most CNNs is three, which does not fully use all the available hardware channels. However, when the number of input channels is larger than the channel parallelism, then enabling channel augmentation.

Thus, channel augmentation can improve the total efficiency for most CNNs, but it will cost extra logic resources. The following table illustrates the extra LUT resources used with channel augmentation and the statistics are for reference.

Table 11: Extra LUTs of DPU with Channel Augmentation

| DPU Architecture | Extra LUTs with Channel Augmentation |
|------------------|--------------------------------------|
| B512(4x8x8)      | 3121                                 |
| B800(4x10x10)    | 2624                                 |
| B1024(8x8x8)     | 3133                                 |
| B1152(4x12x12)   | 1744                                 |
| B1600(8x10x10)   | 2476                                 |
| B2304(8x12x12)   | 1710                                 |
| B3136(8x14x14)   | 1946                                 |
| B4096(8x16x16)   | 1701                                 |

• **DepthwiseConv:** In standard convolution, each input channel needs to perform the operation with one specific kernel, and then the result is obtained by combining the results of all channels together.

In depthwise separable convolution, the operation is performed in two steps: depthwise convolution and pointwise convolution. Depthwise convolution is performed for each feature map separately as shown on the left side of the following figure. The next step is to perform pointwise convolution, which is the same as standard convolution with kernel size 1x1. The parallelism of depthwise convolution is half that of the pixel parallelism.



Figure 10: Depthwise Convolution and Pointwise Convolution

**Table 12: Extra resources of DPU with Depthwise Convolution** 

| DPU Architecture | Extra LUTs | Extra BRAMs | Extra DSPs |
|------------------|------------|-------------|------------|
| B512(4x12x12)    | 1734       | 4           | 12         |
| B800(4x10x10)    | 2293       | 4.5         | 15         |
| B1024(8x8x8)     | 2744       | 4           | 24         |
| B1152(4x12x12)   | 2365       | 5.5         | 18         |
| B1600(8x10x10)   | 3392       | 4.5         | 30         |
| B2304(8x12x12)   | 3943       | 5.5         | 36         |
| B3136(8x14x14)   | 4269       | 6.5         | 42         |
| B4096(8x16x16)   | 4930       | 7.5         | 48         |

• ElementWise Multiply: The ElementWise Multiply can perform dot multiplication on most two input feature maps. The input channel of EM(ElementWise Multiply) ranges from 1 to 256 \* channel\_parallel.

**Note:** The ElementWise Multiply is currently not supported in Zyng-7000 devices.

The extra resources with ElementWise Multiply is listed in the following table.

Table 13: Extra resources of DPU with ElementWise Multiply

| DPU Architecture | Extra LUTs | Extra FFs <sup>1</sup> | Extra DSPs |
|------------------|------------|------------------------|------------|
| B512(4x12x12)    | 159        | -113                   | 8          |
| B800(4x10x10)    | 295        | -93                    | 10         |
| B1024(8x8x8)     | 211        | -65                    | 8          |
| B1152(4x12x12)   | 364        | -274                   | 12         |
| B1600(8x10x10)   | 111        | 292                    | 10         |
| B2304(8x12x12)   | 210        | -158                   | 12         |
| B3136(8x14x14)   | 329        | -267                   | 14         |



Table 13: Extra resources of DPU with ElementWise Multiply (cont'd)

| DPU Architecture | Extra LUTs | Extra FFs <sup>1</sup> | Extra DSPs |
|------------------|------------|------------------------|------------|
| B4096(8x16x16)   | 287        | 78                     | 16         |

#### Notes:

• AveragePool: The AveragePool option determines whether the average pooling operation will be performed on the DPU or not. The supported sizes range from 2x2, 3x3, ..., to 8x8, with only square sizes supported.

The extra resources with Average Pool is listed in the following table.

Table 14: Extra LUTs of DPU with Average Pool

| DPU Architecture | Extra LUTs |
|------------------|------------|
| B512(4x12x12)    | 1507       |
| B800(4x10x10)    | 2016       |
| B1024(8x8x8)     | 1564       |
| B1152(4x12x12)   | 2352       |
| B1600(8x10x10)   | 1862       |
| B2304(8x12x12)   | 2338       |
| B3136(8x14x14)   | 2574       |
| B4096(8x16x16)   | 3081       |

• **ReLU Type:** The ReLU Type option determines which kind of ReLU function can be used in the DPU. ReLU and ReLU6 are supported by default.

The option "ReLU + LeakyReLU + ReLU6" means that LeakyReLU becomes available as an activation function.

Note: LeakyReLU coefficient is fixed to 0.1.

Table 15: Extra LUTs with ReLU + LeakyReLU + ReLU6 compared to ReLU+ReLU6

| DPU Architecture | Extra LUTs |
|------------------|------------|
| B512(4x12x12)    | 347        |
| B800(4x10x10)    | 725        |
| B1024(8x8x8)     | 451        |
| B1152(4x12x12)   | 780        |
| B1600(8x10x10)   | 467        |
| B2304(8x12x12)   | 706        |
| B3136(8x14x14)   | 831        |
| B4096(8x16x16)   | 925        |

<sup>1.</sup> Negative numbers imply a relative decrease.



• **Softmax:** This option allows the softmax function to be implemented in hardware. The hardware implementation of softmax can be 160 times faster than a software implementation. Enabling this option depends on the available hardware resources and desired throughput.

When softmax is enabled, an AXI master interface named SFM\_M\_AXI and an interrupt port named  $sfm_{interrupt}$  will appear in the DPU IP. The softmax module uses  $m_{axi_dpu_aclk}$  as the AXI clock for SFM\_M\_AXI as well as for computation. The softmax function is not supported on DPUs targeting Zynq®-7000 devices.

The extra resources with Softmax enabled are listed in the following table.

Table 16: Extra resources with Softmax

| IP Name | Extra LUTs | Extra FFs | Extra BRAMs | Extra DSPs |
|---------|------------|-----------|-------------|------------|
| Softmax | 9580       | 8019      | 4           | 14         |

### **Advanced Tab**

The following figure shows the Advanced tab of the DPU configuration.

Figure 11: DPU Configuration - Advanced Tab





- S-AXI Clock Mode: <code>s\_axi\_aclk</code> is the S-AXI interface clock. When Common with M-AXI Clock is selected, <code>s\_axi\_aclk</code> shares the same clock as <code>m\_axi\_aclk</code> and the <code>s\_axi\_aclk</code> port is hidden. When Independent is selected, a clock different from <code>m\_axi\_aclk</code> must be provided.
- dpu\_2x Clock Gating: dpu\_2x clock gating is an option for reducing the power consumption of the DPU. When the option is enabled, a port named dpu\_2x\_clk\_ce appears for each DPU core. The dpu\_2x\_clk\_ce port should be connected to the clk\_dsp\_ce port in the dpu\_clk\_wiz IP. The dpu\_2x\_clk\_ce signal can shut down the dpu\_2x\_clk when the computing engine in the DPU is idle. To generate the clk\_dsp\_ce port in the dpu\_clk\_wiz IP, the clocking wizard IP should be configured with specific options. For more information, see the Reference Clock Generation section. Note that dpu\_2x clock gating is not supported in Zyng®-7000 devices.
- **DSP Cascade:** The maximum length of the DSP48E slice cascade chain can be set. Longer cascade lengths typically use fewer logic resources but might have worse timing. Shorter cascade lengths might not be suitable for small devices as they require more hardware resources. Xilinx recommends selecting the mid-value, which is four, in the first iteration and adjust the value if the timing is not met.
- DSP Usage: This allows you to select whether DSP48E slices will be used for accumulation in the DPU convolution module. When low DSP usage is selected, the DPU IP will use DSP slices only for multiplication in the convolution. In high DSP usage mode, the DSP slice will be used for both multiplication and accumulation. Thus, the high DSP usage consumes more DSP slices and less LUTs. The extra logic utilization compared of high and low DSP usage is shown in the following table.

**Note:** DSP Cascade is not supported in Zyng-7000 devices and it is locked to 1.

Table 17: Extra Resources of Low DSP Usage Compared with High Usage

| DPU Architecture                            | Extra LUTs | Extra Registers | Extra DSPs <sup>1</sup> |  |
|---------------------------------------------|------------|-----------------|-------------------------|--|
| B512                                        | 1418       | 1903            | -32                     |  |
| B800                                        | 1445       | 2550            | -40                     |  |
| B1024                                       | 1978       | 3457            | -64                     |  |
| B1152                                       | 1661       | 2525            | -48                     |  |
| B1600                                       | 2515       | 4652            | -80                     |  |
| B2304                                       | 3069       | 4762            | -96                     |  |
| B3136                                       | 3520       | 6219            | -112                    |  |
| B4096                                       | 3900       | 7359            | -128                    |  |
| Negative numbers imply a relative decrease. |            |                 |                         |  |



• **UltraRAM:** There are two kinds of on-chip memory resources in Zynq<sup>®</sup> UltraScale+<sup>™</sup> devices: block RAM and UltraRAM. The available amount of each memory type is device-dependent. Each block RAM consists of two 18K slices which can be configured as 9b\*4096, 18b\*2048, or 36b\*1024. UltraRAM has a fixed-configuration of 72b\*4096. A memory unit in the DPU has a width of ICP\*8 bits and a depth of 2048. For the B1024 architecture, the ICP is 8, and the width of a memory unit is 8\*8 bit. Each memory unit can then be instantiated with one UltraRAM block. When the ICP is greater than 8, each memory unit in the DPU needs at least two UltraRAM blocks.

The DPU uses block RAM as the memory unit by default. For a target device with both block RAM and UltraRAM, configure the number of UltraRAM to determine how many UltraRAMs are used to replace some block RAMs. The number of UltraRAM should be set as a multiple of the number of UltraRAM required for a memory unit in the DPU. An example of block RAM and UltraRAM utilization is shown in the Summary tab section.

• **Timestamp:** When enabled, the DPU records the time that the DPU project was synthesized. When disabled, the timestamp keeps the value at the moment of the last IP update.

#### **Related Information**

Reference Clock Generation Summary Tab

# **Summary Tab**

A summary of the configuration settings is displayed in the Summary tab. The target version shows the DPU instruction set version number.



Deep Learning Processing Unit (DPU) (3.3) Help ☐ Show disabled ports Component Name DPUCZDX8G\_0 Arch Advanced Summary Target Version 1.4.1 **AXI Protocol** S-AXI Data Width 32 M-AXI GP Data Width + S\_AXI s\_axi\_aclk DPU0\_M\_AXI\_DATA0 + M-AXI HP Data Width (DPU) 128 M-AXI HP Data Width (SFM) 128 M-AXI ID Width 2 m\_axi\_dpu\_aresetn DSP Slice Count 690 Ultra-RAM Count 0.0 Block-RAM Count 257.0

Figure 12: Summary Tab of DPU Configuration

## **DPU Performance on Different Devices**

The following table shows the peak theoretical performance of the DPU on different devices.

Table 18: DPU Performance GOPs per second (GOPS) on Different Devices

| Device | Device DPU Configuration Frequency (MHz) |     | Peak Theoretical<br>Performance (GOPS) |
|--------|------------------------------------------|-----|----------------------------------------|
| Z7020  | B1152x1                                  | 200 | 230                                    |
| ZU2    | B1152x1                                  | 370 | 426                                    |
| ZU3    | B2304x1                                  | 370 | 852                                    |
| ZU5    | B4096x1                                  | 350 | 1400                                   |
| ZU7EV  | B4096x2                                  | 330 | 2700                                   |
| ZU9    | B4096x3                                  | 333 | 4100                                   |



### **Performance of Different Models**

In this section, the performance of several models is given for reference. The results shown in the following table were measured on a Xilinx $^{\text{@}}$  ZCU102 board with three B4096 cores with 16 threads running at 287 MHz.

Note: Accuracy values obtained using 8-bit quantization

Table 19: Performance of Different Models

| Network Model                        | Workload (GOPs<br>per image) | Input Image<br>Resolution | Accuracy (DPU) | Frame per second<br>(FPS) |
|--------------------------------------|------------------------------|---------------------------|----------------|---------------------------|
| Inception-v1                         | 3.2                          | 224*224                   | Top-1: 0.6954  | 452.4                     |
| ResNet50                             | 7.7                          | 224*224                   | Top-1: 0.7338  | 163.4                     |
| MobileNet_v2                         | 0.6                          | 299*299                   | Top-1: 0.6352  | 587.2                     |
| SSD_ADAS_VEHICLE <sup>1</sup>        | 6.3                          | 480*360                   | mAP: 0.4190    | 306.2                     |
| SSD_ADAS_PEDESTRIA<br>N <sup>1</sup> | 5.9                          | 640*360                   | mAP: 0.5850    | 279.2                     |
| SSD_MobileNet_v2                     | 6.6                          | 480*360                   | mAP: 0.2940    | 124.7                     |
| YOLO-V3-VOC                          | 65.4                         | 416*416                   | mAP: 0.8153    | 43.6                      |
| YOLO-V3_ADAS <sup>1</sup>            | 5.5                          | 512*256                   | mAP: 0.5301    | 239.7                     |

#### Notes:

# I/O Bandwidth Requirements

When different neural networks run on the DPU, the I/O bandwidth requirement will change depending on which neural network is currently being executed. Even the I/O bandwidth requirement of different layers in one neural network are different. The I/O bandwidth requirements for some neural networks, averaged by layer, have been tested with one DPU core running at full speed. The peak and average I/O bandwidth requirements of three different neural networks are shown in the table below. The table only shows the number of two commonly used DPU architectures (B1152 and B4096).

**Note:** When multiple DPU cores run in parallel, each core might not be able to run at full speed due to the I/O bandwidth limitations.

<sup>1.</sup> These models were pruned by the Vitis AI Optimizer.



Table 20: I/O Bandwidth Requirements for B1152 and B4096

| Network Model    | B1152       |                | B4096       |                |
|------------------|-------------|----------------|-------------|----------------|
| Network Woder    | Peak (MB/s) | Average (MB/s) | Peak (MB/s) | Average (MB/s) |
| Inception-v1     | 1704        | 890            | 4626        | 2474           |
| ResNet50         | 2052        | 1017           | 5298        | 3132           |
| SSD ADAS VEHICLE | 1516        | 684            | 5724        | 2049           |
| YOLO-V3-VOC      | 2076        | 986            | 6453        | 3290           |

If one DPU core needs to run at full speed, the peak I/O bandwidth requirement shall be met. The I/O bandwidth is mainly used for accessing data though the AXI master interfaces (DPU0\_M\_AXI\_DATA0 and DPU0\_M\_AXI\_DATA1).





# Clocking and Resets

### Introduction

There are three clock domains in the DPU IP: the register configuration, the data controller, and the computation unit. The three input clocks can be configured depending on the requirements. Therefore, the corresponding reset for the three input clocks must be configured correctly.

#### **Clock Domain**

The following figure shows the three clock domains.

S\_axi\_clk
Register
Configuration

Data Controller

m\_axi\_dpu\_aclk

dpu\_2x\_aclk

Calculation Unit

Figure 13: Clock Domains in the DPU

X22334-121020



#### Register Clock

s\_axi\_aclk is used for the register configuration module. This module receives the DPU configuration though the S\_AXI interface. The S\_AXI clock can be configured as common with the M-AXI clock or as an independent clock. The DPU configuration registers are updated at a very low frequency and most of those registers are set at the start of a task. The M-AXI is used as a high-frequency clock, Xilinx recommends setting the S-AXI clock as an independent clock with a frequency of 100 MHz.

In the Vitis flow, the shell may provide only two clocks for DPU IP. In this case, the S\_AXI clock must be configured as common with the M-AXI clock.

#### Data Controller Clock

The primary function of the data controller module is to schedule the data flow in the DPU IP. The data controller module works with  $m_axi_dpu_aclk$ . The data transfer between the DPU and external memory happens in the data controller clock domain, so  $m_axi_dpu_aclk$  is also the AXI clock for the AXI\_MM master interface in the DPU IP.  $m_axi_dpu_aclk$  should be connected to the AXI\_MM master clock.

#### **Computation Clock**

The DSP slices in the computation unit module are in the  $dpu_2x_clk$  domain, which runs at twice the clock frequency of the data controller module. The two related clocks must be edgealigned.

#### **Reference Clock Generation**

There are three input clocks for the DPU and the frequency of  $dpu_2x_clk$  should be twice that of  $m_axi_dpu_aclk$ .  $m_axi_dpu_aclk$  and  $dpu_2x_clk$  must be synchronous. The recommended circuit design is shown here.

Figure 14: Reference Circuit





An MMCM and two BUFGCE\_DIV blocks can be instantiated to design this circuit. The frequency of  $clk_inl$  is arbitrary and the frequency of output clock CLKOUT in the MMCM should be the frequency of  $dpu_clk_2x$ . BUFGCE\_DIV\_CLK1\_INST divides the frequency of CLKOUT by two.  $dpu_clk$  and  $dpu_clk_2x$  are derived from the same clock, so they are synchronous. The two BUFGCE\_DIVs reduce the skew between the two clocks, which helps with timing closure.

#### **Configuring Clock Wizard**

Instantiating the Xilinx clock wizard IP can implement the above circuit. In this reference design, the frequency of  $s_axi_aclk$  is set to 100 MHz and  $m_axi_dpu_aclk$  is set to 325 MHz. Therefore, the frequency of the  $dpu_2x_clk$  should be set to 650 MHz accordingly. The recommended configuration of the Clocking Options tab is shown in the following figure.

Note: The parameter of the Primitive must be set to Auto.

Clocking Wizard (6.0) IP Symbol Resource Show disabled ports Clocking Options Output Clocks | MMCM Settings | Summary Enable Clock Monitoring Primitive ○ MMCM ○ PLL ● Auto **Clocking Features** ✓ Frequency Synthesis ☐ Minimize Power clk\_dsp Phase Alignment Spread Spectrum o resetn clk\_dpu Dynamic Reconfig Dynamic Phase Shift clk\_in1 locked Safe Clock Startup Use CDDC Dynamic Reconfig Interface Options Phase Duty Cycle Config Write DRP registers AXI4Lite DRP Input Clock Information

Figure 15: Recommended Clocking Options of Clock Wizard

In addition, Matched Routing must be selected for  $m_axi_dpu_aclk$  and  $dpu_2x_clk$  in the Output Clocks tab of the Clock Wizard IP. Matched Routing significantly reduces the skew between clocks generated through BUFGCE\_DIV blocks. The related configuration is shown in the following figure.





Figure 16: Matched Routing in Clock Wizard

**Note:** Set the frequencies of the clkout from High to Low. Figure (a) shows the correct sequence. The settings in figure (a) achieved the dedicated clock design in the Summary page while the figure (b) did not. For more details, refer to the *Clocking Wizard LogiCORE IP Product Guide* (PG065).

Figure 17: Comparison of clkout Frequency Sequence





## Add CE for dpu\_2x\_clk

The  $dpu_2x$  clock gating option can reduce the power consumption of the DPU. When the option is enabled, the number of generated  $clk_dsp$  should be equal to the number of DPU cores. Each  $clk_dsp$  should be set as a buffer with CE in the clock wizard IP. As shown in the following figure, three  $clk_dsp_ce$  appear when the output clock is configured with the CE. To enable the  $dpu_2x$  clock gating function, each  $clk_dsp_ce$  port should be connected to the corresponding  $dpu_2x_clk_ce$  port in the DPU.



Figure 18: Configure Clock Wizard with Buffer CE

After configuring the clock wizard, the  $clock_dsp_ce$  should be connected to the corresponding port in the DPU. The connections are shown in the following figure.





Figure 19: Clock CE and DPU Connections

#### Reset

There are three input clocks for the DPU IP and each clock has a corresponding reset. Each reset must be synchronous to its corresponding clock. If the related clocks and resets are not synchronized, the DPU might not work properly. A Processor System Reset IP block is recommended to generate a synchronized reset signal. The reference design is shown here.





Figure 20: Reference Design for Resets





## **Development Flow**

# Customizing and Generating the Core in the Zynq UltraScale+ MPSoC

The following sections describe the development flow on how to use the DPU IP with the Vivado® Design Suite:

- Add DPU IP into Repository or Upgrade DPU from a Previous Version
- Add DPU IP into Block Design
- Configure DPU Parameters
- Connecting a DPU to the Processing System in the Zynq UltraScale+ MPSoC
- Assign Register Address for DPU
- Generate Bitstream
- Generate BOOT.BIN
- Device Tree

## Add DPU IP into Repository or Upgrade DPU from a Previous Version

In the Vivado Integrated Design Environment (IDE), click **Project Manager** → **IP Catalog**. In the IP Catalog tab, right-click and select **Add Repository** (see figure below), then select the location of the DPU IP.



Figure 21: Add Repository



The DPU IP will appear in the IP catalog page.

Figure 22: DPU IP in Repository



If there is an existing hardware project with an old version of the DPU, upgrading to the latest version is required, follow these steps:

- 1. Delete the old DPU IP in the block design and IP repository.
- 2. Add the new DPU IP into the IP repository.
- 3. Add the new DPU IP into the block design.



## Add DPU IP into Block Design

Search for DPU in the block design interface and add the DPU IP into the block design. The procedure is shown in the following figures.

Figure 23: Search DPU IP



Figure 24: DPU IP into Block Design



## **Configure DPU Parameters**

You can configure the DPU IP as shown in the following figure. Details about these parameters can be found in the DPU Configuration section.



Deep Learning Processing Unit (DPU) (3.3) 1 Documentation | IP Location Show disabled ports Component Name DPUCZDX8G\_0 Arch Advanced Summary Number of DPU Cores Arch of DPU B4096 RAM Usage Low Channel Augmentation Enabled s\_axd\_aclk
b\_s\_axd\_aresetn
dpu\_2x\_clk
b\_dpu\_2x\_resetn
de\_sx\_axd\_aresetn
dpu\_0\_M\_AXI\_DATA1 +
de\_sx\_axd\_aclk
bpu0\_M\_AXI\_INSTR +
de\_sx\_axd\_aclk
bpu0\_M\_AXI\_INSTR + DepthWiseConv Enabled Disabled ElementWise Multiply m\_axi\_dpu\_aclk Enabled AveragePool m\_axi\_dpu\_aresetn Conv ReLU Type ReLU + LeakyReLU + ReLU6 Number of SFM cores 0

Figure 25: Configure DPU

## Connecting a DPU to the Processing System in the Zyng UltraScale+ MPSoC

The DPU IP contains only one slave interface. The number of DPU cores depends on the parameter DPU\_NUM. Each DPU core has three master interfaces, one for instruction fetch, and the other two for data access.

The DPU IP can be connected to the processing system (PS) with an AXI Interconnection IP as long as the DPU can correctly access the DDR memory space. Generally, when data is transferred through an Interconnect IP, the data transaction delay will increase. The delay incurred by the Interconnect will reduce the DPU performance. Therefore, Xilinx recommends that each master interface in the DPU is connected to the PS through a direct connection rather than through an AXI Interconnect IP when there are sufficient AXI slave ports available on the PS.



When the AXI slave ports of the PS are insufficient for the DPU, an AXI interconnect for connection is unavoidable. The two AXI master ports for data fetching are high bandwidth ports and the AXI master port for instruction fetching is a low bandwidth port. Typically, it is recommended that all the master ports for instruction fetching connect to the S\_AXI\_LPD of PS through one interconnect. The rest of the master ports for data fetching should be directly connected to the PS as much as possible. Xilinx recommends that the master ports of the DPU core with higher priority (smaller number, like DPU0) be directly connected to the slave ports of the PS with higher priority (smaller number, like S\_AXI\_HPO\_FPD).

For example, if there are three DPU cores and one SFM core, there will be seven master ports, and four slave ports: S\_AXI\_HP1~3 and S\_AXI\_HPCO. A possible connection setup would be:

- DPU0\_DATA0 to HP1
- DPU0\_DATA1 to HP2
- DPU1\_DATA0 and DPU1\_DATA1 to HP3
- DPU2\_DATA0, DPU2\_DATA1, and SFM to HPC0

It is recommended that the slave port of DPU be connected to M\_AXI\_HPMO\_LPD of the PS.

A reference connection between the DPU and PS in the Zynq UltraScale+ MPSoC is shown here. The number of DPU core is set to three, and the Softmax function is enabled.



Figure 26: DPU and PS Connections for Zynq UltraScale+ MPSoC



### **Assign Register Address for DPU**

When the DPU connection is complete, the next step is to assign the register address of the AXI slave interface. The minimum space needed for the DPU is 16 MB. The DPU slave interface can be assigned to any starting address accessible by the host CPU.

**Note:** The DPU base address must be set with a range of 16 MB. The addresses in the device driver and device tree file must match those assigned in Vivado.

The reference address assignments of the DPU are shown here.

Diagram × Address Editor Q 🛬 🖨 📓 Cell Slave Interface Base Name Offset Address High Address y ⇒ zvng ultra ps e 0 ✓ ■ Data (40 address bits: 0x00A0000000 [ 256M ],0x0400000000 [ 4G ],0x1000000000 [ 224G ],0x0080000000 [ 512M ]) 0x00\_8F00\_0000 ¬ 0x00\_8FFF\_FFFF ∨ 👎 dpu\_eu\_0 ✓ ■ DPU0\_M\_AXI\_GP0 (40 address bits : 1T) zynq\_ultra\_ps\_e\_0 S\_AXI\_LPD LPD\_DDR\_LOW 0x00\_0000\_0000 ▼ 0x00\_7FFF\_FFFF zynq\_ultra\_ps\_e\_0 LPD\_LPS\_OCM 0x00\_FF00\_0000 16M ▼ 0x00\_FFFF\_FFFF S\_AXI\_LPD ✓ ■ DPU0\_M\_AXI\_HP0 (40 address bits : 1T) HP0 DDR LOW 0x00 0000 0000 2G ▼ 0x00\_7FFF\_FFFF zynq\_ultra\_ps\_e\_0 S AXI HP0 FPD zynq\_ultra\_ps\_e\_0 S\_AXI\_HP0\_FPD HP0\_LPS\_OCM 0x00\_FF00\_0000 ▼ 0x00\_FFFF\_FFFF ✓ ■ DPU0\_M\_AXI\_HP1 (40 address bits: 1T) zynq\_ultra\_ps\_e\_0 S\_AXI\_HP1\_FPD HP1\_DDR\_LOW 0x00\_0000\_0000 2G ▼ 0x00\_7FFF\_FFFF zyng ultra ps e 0 S\_AXI\_HP1\_FPD 16M ▼ 0x00\_FFFF\_FFFF ✓ ■ DPU1\_M\_AXI\_GP0 (40 address bits: 1T) zynq\_ultra\_ps\_e\_0 S\_AXI\_LPD LPD\_DDR\_LOW 0x00\_0000\_0000 2G ▼ 0x00\_7FFF\_FFFF 0x00\_FF00\_0000 zynq\_ultra\_ps\_e\_0 S\_AXI\_LPD LPD\_LPS\_OCM 16M ▼ 0x00\_FFFF\_FFFF ✓ ■ DPU1\_M\_AXI\_HP0 (40 address bits : 1T) S AXI HP2 FPD HP2\_DDR\_LOW 0x00\_0000\_0000 2G ▼ 0x00\_7FFF\_FFFF HP2 LPS OCM 0x00 FF00 0000 16M ▼ 0x00\_FFFF\_FFFF zynq\_ultra\_ps\_e\_0 S\_AXI\_HP2\_FPD ✓ ■ DPU1\_M\_AXI\_HP1 (40 address bits: 1T) ▼ 0x00\_7FFF\_FFFF HP3\_DDR\_LOW 0x00\_0000\_0000 2G zyng ultra ps e 0 S\_AXI\_HP3\_FPD

Figure 27: DPU Address Assignment

#### **Generate Bitstream**

zyng ultra ps e 0

Click Generate Bitstream in Vivado as shown below.

Figure 28: Generate Bitstream

S AXI HP3 FPD HP3\_LPS\_OCM 0x00\_FF00\_0000



16M

▼ 0x00\_FFFF\_FFFF



#### **Generate BOOT.BIN**

To generate the BOOT.BIN file, use the Vivado® Design Suite or PetaLinux. For create the boot image using the Vivado Design Suite, refer to the Zynq UltraScale+ MPSoC: Embedded Design Tutorial (UG1209). For PetaLinux, refer to the PetaLinux Tools Documentation: Reference Guide (UG1144).

#### **Device Tree**

The device tree information is generated differently for the Vivado flow and Vitis flow.

In the Vivado flow, the DPU device needs to be configured correctly under the PetaLinux device tree so that the DPU driver can work properly. Create a new node for the DPU and place it as the child node of "amba" in the device tree <code>system-user.dtsi</code>, which is located under <code><plnx-proj-root>/project-spec/meta-user/recipes-bsp/device-tree/files/system-user.dtsi</code>. The parameters to the DPU and Softmax node are listed and described in the following table.

In theVitis flow, the device tree is included in the platform configuration. For more information about generating device tree in Vitis flow, see <a href="https://www.xilinx.com/html\_docs/xilinx2019\_2/vitis\_doc/cmd1556172866476.html">https://www.xilinx.com/html\_docs/xilinx2019\_2/vitis\_doc/cmd1556172866476.html</a>.

A device tree configuration sample for a Zyng UltraScale+ MPSoC is shown below:

```
&amba {
            dpu {
                compatible = "xilinx,dpu";
                base-addr = <0x8f000000>;//CHANGE THIS ACCORDING TO YOUR
DESIGN
                dpucore {
                    compatible = "xilinx,dpucore";
                    interrupt-parent = <&intc>;
                    interrupts = <0x0 106 0x1 0x0 107 0x1>;
                    core-num = <0x2>;
                    };
                };
                softmax {
                    compatible = "xilinx, smfc";
                    interrupt-parent = <&intc>;
                    interrupts = <0x0 110 0x1>;
                    core-num = <0x1>;
```

The parameters are described in the following table.

**Table 21: Device Tree Fields** 

| Parameter | Description                                                   |
|-----------|---------------------------------------------------------------|
| dpu       | Node entry for DPU device. This does not need to be modified. |



Table 21: Device Tree Fields (cont'd)

| Parameter                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dpu->compatible           | Fixed value set to "xilinx,dpu".                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| dpu->base-addr            | DPU base register address assigned in the hardware design.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dpucore->compatible       | Fixed value set to "xilinx,dpucore".                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| dpucore->interrupt-parent | Point to interrupt control device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                           | <i>Note</i> : "intc" for Zynq-7000 devices and "gic" for Zynq UltraScale+ devices.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| dpucore->interrupts       | Interrupt configuration for the DPU IP cores. There are three fields for each DPU core, and the second value in each field corresponds to the interrupt number. The interrupt numbers must match the hardware configuration. For the above sample, the triplet "0x0 106 0x1" is for DPU core 0 with interrupt number 106, and the triplet "0x0 107 0x1" is for DPU core 1 with interrupt number 107. The other two values in the triplet "0x0" and "0x1" are fixed values and do not need to be changed. |
| dpucore->core-num         | Number of DPU cores specified in the hardware configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| softmax->compatible       | Fixed value set to "xilinx, smfc".                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| softmax->interrupt-parent | Point to interrupt control device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                           | <b>Note:</b> "intc" for Zynq-7000 devices and "gic" for Zynq UltraScale+ MPSoC devices.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| softmax->interrupts       | Interrupt configuration for the Softmax in DPU. The second value in this field corresponds to the interrupt number. The interrupt numbers must match the hardware configuration. For the above sample, the triplet "0x0 110 0x1" is for the Softmax with interrupt number 110. The other two values in the triplet "0x0" and "0x1" are fixed values and do not need to be changed.                                                                                                                       |
| softmax ->core-num        | This value is fixed to "0x1" if softmax is added to the project in the hardware configuration.                                                                                                                                                                                                                                                                                                                                                                                                           |

The DPU description in the device tree should always be consistent with the configuration in the DPU hardware project, especially the interrupts. When the interrupts have been changed in the DPU project, the description in the device tree should be modified accordingly.

# Customizing and Generating the Core in Zynq-7000 Devices

The latest DPU can be integrated into a Zyng®-7000 device project with some limitations:

- 1. When integrating the DPU IP into a Zynq-7000 device project, a new Vivado project must be created with the target device selected as a Zynq-7000 part. Simply changing the target device of an existing Vivado project with a DPU from a Zynq® UltraScale+™ MPSoC to a Zynq-7000 will not work.
- 2. The hardware softmax module is not supported in Zynq-7000 devices. The option of softmax cores is set as 0 and cannot be changed. This may change in a future release.



3. The maximum data width of an AXI port in the processing system (PS) of the Zynq-7000 is 64 bits. The data width of the DPU will be modified from 128 bits to 64 bits. When the data width of the AXI interface is changed, the instruction file must be regenerated by the Vitis AI compiler accordingly.

The default configuration for the DPU in Zynq-7000 devices is shown below:

Deep Learning Processing Unit (DPU) (3.3) Show disabled ports Component Name DPUCZDX8G\_0 Arch Advanced Summary Number of DPU Cores 1 Arch of DPU B4096 RAM Usage Low Channel Augmentation | Enabled + S\_AXI s axi aclk DPU0\_M\_AXI\_DATA0 + s\_axi\_aresetn DPU0\_M\_AXI\_DATA1 + DepthWiseConv Enabled dpu\_2x\_resetn DPU0\_M\_AXI\_INSTR + Disabled ElementWise Multiply m\_axi\_dpu\_aclk AveragePool Enabled m\_axi\_dpu\_aresetn ReLU Type ReLU + LeakyReLU + ReLU6 Softmax Number of SFM cores 0

Figure 29: DPU Configuration in Zynq-7000 Devices

# Customizing and Generating the Core in Vitis Integrated Design Environment (IDE)

The Vitis™ embedded software development flow has the following two methods to generate the core:

- 1. GUI Flow
- 2. Command Flow

It is recommended to use the command flow, as it is more convenient and flexible. If you want to use the GUI flow, see the tutorial here.



The DPU build process is shown in the following figure:

DPU/Softmax
RTL

package\_xo

.xo

v++

platform

Figure 30: DPU Build Process

The following definitions describe the command flow and the process of using the DPU IP with the Vitis libraries:

• Makefile and other scripts: The DPU kernel is independently compiled to a Xilinx object (.xo) file. It is compiled using the package\_xo utility. The RTL kernel wizard in the Vitis environment can be used to simplify this process. The .xo file is linked with the hardware platform (shell) to create the FPGA binary (.xclbin). The v++ compiler automatically uses the Vivado® Design Suite tools to build the kernels to run on the FPGA platform.

The Makefile and the other scripts are present in the Vitis DPU TRD.

- Configure DPU Parameters: You can modify the Vitis-AI/DPU-TRD/prj/Vitis/dpu\_conf.vh file to configure the DPU parameters. See Chapter 3: Product Specification for more details on the DPU parameters.
- Architecture: Select the DPU hardware architecture from the following:: B512, B800, B1024, B1600, B2304, B3136, and B4096. For the B4096, the definition is as follows:

```
`define B4096
```

• UltraRAM Number: Modfiy the dpu\_config.vh file to set the numbers. Enable`define URAM\_ENABLE and`define URAM\_DISABLE.

When UltraRAM is enabled, set the following parameters:

- 'define def\_UBANK\_IMG\_N 5
- 'define def\_UBANK\_WGT\_N 17



• 'define def\_UBANK\_BIAS 1

There are some recommended UltraRAM numbers for different architectures. You can also adjust the numbers according to the resource usage of the entire project.

Table 22: Recommended UltraRAM Numbers

|             | B512 | B800 | B1024 | B1152 | B1600 | B2304 | B3136 | B4096 |
|-------------|------|------|-------|-------|-------|-------|-------|-------|
| U_BANK_IMG  | 2    | 2    | 4     | 2     | 4     | 4     | 4     | 5     |
| U_BANK_WGT  | 9    | 11   | 9     | 13    | 11    | 13    | 15    | 17    |
| U_BANK_BIAS | 1    | 1    | 1     | 1     | 1     | 1     | 1     | 1     |

#### RAM Usage:

RAM usage high - `define RAM\_USAGE\_HIGH

RAM usage low - `define RAM\_USAGE\_LOW

#### • Channel Augmentation:

Enable - `define CHANNEL\_AUGMENTATION\_ENABLE

Disable - `define CHANNEL\_AUGMENTATION\_DISABLE

#### • DepthwiseConv:

Enable - ` define DWCV\_ENABLE

Disable - `define DWCV\_DSIABLE

#### AveragePool:

Enable - ` define POOL\_AVG\_ENABLE

Disable - `define POOL\_AVG\_DISABLE

#### • Elementwise Multiply:

Enable - ` define ELEW\_MULT\_ENABLE

Disable - `define ELEW\_MULT\_DISABLE

#### • **RELU Type:** There are four options of RELU type, they are:

- 1. RELU\_RELU6
- 2. RELU\_LEAKRELU\_RELU6

If you want to use the RELU, LeakyReLU, and ReLU6, define as shown below:

`define RELU\_LEAKYRELU\_RELU6



• DSP Usage:

```
High - `define DSP48_USAGE_HIGH
Low - `define DSP48_USAGE_LOW
```

• Low Power Mode:

```
Enable - ` define LOWPOWER_ENABLE
Disable - ` define LOWPOWER_DISABLE
```

• Device Configuration:

```
Support Zynq UltraScale+ MPSoC - `define MPSOC Support Zynq-7000 devices - `define ZYNQ7000
```

• **Set the DPU Number:** The number of DPU cores is set to 1 by default. Add the [connectivity] property to configure the DPU number as follows:

```
[connectivity]

nk=dpu_xrt_top:2
```

The project will integrate two DPUs.

• **Specify Connectivity for DPU Ports:** Specify the connectivity to the various ports in the system for the DPU. Add the [connectivity] property to configure the DPU ports.

Use the following command to check the ports of platform:

% platforminfo -p zcu102\_base/zcu102\_base.xpfm



**Figure 31: Platform Information** 

```
lardware Platform (Shell) Information
                                                                                    xilinx.com
zcu102_base
zcu102_base
1.0
2019.2
  ersion:
enerated Version:
oftware Emulation:
erdware Emulation:
PGA Family:
PGA Device:
 POA Family: Zynduptus
PGA Device: xczu9eg
oard Vendor: xilinx.com
oard Name: xilinx.com:zcu102:3.3
oard Part: xczu9eg-ffvbl156-2-e
aximum Number of Compute Units: 60
  Default Clock Index: 0
Clock Index: 0
Frequency: 1
Clock Index: 1
                                                         149.985000
                                                         299.970000
                                                          74.992500
                                                         99.990000
                                                         199.980000
                                                         399.960000
                                                        599.940000
   mory Information
  Bus SP Tag: HP0
Bus SP Tag: HP1
Bus SP Tag: HP2
Bus SP Tag: HP2
Bus SP Tag: HP3
Bus SP Tag: HPC0
Bus SP Tag: HPC1
eature ROM Information
Software Platform Information
umber of Runtimes: 1
efault System Configuration: zcu102_base
ystem Configurations:
System Config Name:
System Config Description:
System Config Default Processor Group:
System Config Default Boot Image:
                                                                                                            zcu102_base
zcu102_base
xrt
standard
```

If the platform does not have enough ports to connect to all the ports of the DPU, then the ports can be shared.

Add the [connectivity] property to specify the DPU ports as follows:

```
[connectivity]
sp=dpu_xrt_top_1.M_AXI_GP0:HP0
sp=dpu_xrt_top_1.M_AXI_HP0:HP1
sp=dpu_xrt_top_1.M_AXI_HP2:HP2
"
```

The project may have timing issues. You can add the [vivado] property to configure the Vivado implementation strategy.

```
[vivado]
prop=run.impl_1.strategy=Performance_Explore
```

The Vivado implementation step uses the Performance Explore strategy.





## Example Design

### Introduction

The Xilinx® DPU targeted reference design (TRD) provides instructions on how to use the DPU with a Xilinx SoC platform to build and run deep neural network applications. The TRD includes two parts, the Vivado DPU TRD and the Vitis™ DPU TRD. The TRD uses the Vivado IP integrator flow for building the hardware design and the Xilinx Yocto PetaLinux flow for software design. The Zynq® UltraScale+™ MPSoC platform is used to create this TRD. It can also be used for a Zynq®-7000 SoC platform using the same flow. The TRD can be accessed through this link: https://www.xilinx.com/products/intellectual-property/dpu.html#overview.

This chapter describes the architecture of the reference design and provides a functional description of its components. It is organized as follows:

- Vivado TRD Overview provides a high-level overview of the Zynq UltraScale+ MPSoC architecture, the reference design architecture, and a summary of key features.
- Hardware Design gives an overview of how to use the Xilinx Vivado Design Suite to generate the reference hardware design.
- Software Design describes the design flow of project creation in the PetaLinux environment.
- Demo execution describes how to run an application created by the TRD.

The architecture of the Vitis DPU TRD reference design is similar to the Vivado TRD. However, the Vitis DPU TRD is friendly and flexible to the software designer.

### Vivado DPU TRD Flow

For the Vivado DPU TRD Flow, refer to the https://github.com/Xilinx/Vitis-Al/blob/master/dsa/DPU-TRD/prj/Vivado/README.md.

This tutorial contains information about:

- Setting up the ZCU102 evaluation board and run the TRD.
- Changing the configuration of DPU.



## Vitis DPU TRD Flow

For the Vitis™ DPU TRD Flow, refer to https://github.com/Xilinx/Vitis-Al/blob/master/dsa/DPU-TRD/prj/Vitis/README.md.

This tutorial contains information about:

- Setting up the ZCU102 evaluation board and running the TRD.
- Changing the DPU configuration.
- Integrating the DPU in a custom platform in the Vitis environment.
- Run the DPU\_TRD in Vitis GUI flow.





# Additional Resources and Legal Notices

### Xilinx Resources

For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support.

## **Documentation Navigator and Design Hubs**

Xilinx® Documentation Navigator (DocNav) provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open DocNav:

- From the Vivado<sup>®</sup> IDE, select Help → Documentation and Tutorials.
- On Windows, select Start → All Programs → Xilinx Design Tools → DocNav.
- At the Linux command prompt, enter docnav.

Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs:

- In DocNav, click the **Design Hubs View** tab.
- On the Xilinx website, see the Design Hubs page.

Note: For more information on DocNay, see the Documentation Navigator page on the Xilinx website.

## References

These documents provide supplemental material useful with this guide:



- 1. Vitis Al User Guide in the Vitis Al User Documentation (UG1431)
- 2. Zynq UltraScale+ MPSoC: Embedded Design Tutorial (UG1209)
- 3. PetaLinux Tools Documentation: Reference Guide (UG1144)
- 4. ZCU102 Evaluation Board User Guide (UG1182)

## **Revision History**

The following table shows the revision history for this document.

| Section                        | Revision Summary                                                                                                                                                                                                                                                                                    |  |  |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 02/03/2021 Version 3.3         |                                                                                                                                                                                                                                                                                                     |  |  |  |
| Chapter 5: Clocking and Resets | Updated Configuring Clock Wizard.                                                                                                                                                                                                                                                                   |  |  |  |
| 12/17/2020 Version 3.3         |                                                                                                                                                                                                                                                                                                     |  |  |  |
| Entire document                | <ul> <li>Added Elementwise-Multiply function.</li> <li>Added Max Reduce function.</li> <li>Added constrain of Convolution and Deconvolution in Table 7.</li> <li>Updated figures.</li> </ul>                                                                                                        |  |  |  |
| 07/07/2020 Version 3.2         |                                                                                                                                                                                                                                                                                                     |  |  |  |
| Entire document                | <ul> <li>Added Average Pool and BatchNormal in Table 7.</li> <li>Added resources increment table of Average Pool, LeakyReLU, Depthwise conv, and Softmax .</li> <li>Deleted the detailed description of Vivado flow and Vits flow in Chapter 7. For more details see the DPU_TRD github.</li> </ul> |  |  |  |
| 03/23/2020                     | ) Version 3.2                                                                                                                                                                                                                                                                                       |  |  |  |
| Entire document                | <ul> <li>Updated the Vivado flow and Vitis flow for Target Version of 1.4.1.</li> <li>Replaced the description of DNNDK and DNNC to Vitis AI and Vitis AI Compiler.</li> <li>Updated the maximum of DPU core number from three to four and modified the descriptions accordingly.</li> </ul>        |  |  |  |
| 12/02/2019                     | 9 Version 3.1                                                                                                                                                                                                                                                                                       |  |  |  |
| Entire document                | Updated the flow for Vitis™ device support.                                                                                                                                                                                                                                                         |  |  |  |
| 08/13/2019 Version 3.0         |                                                                                                                                                                                                                                                                                                     |  |  |  |
| Vitis AI Development Kit       | Updated description.                                                                                                                                                                                                                                                                                |  |  |  |



| Section                                                                  | Revision Summary                                                                                                                                                |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration Options                                                    | Added description in RAM Usage, Channel Augmentation, and updated numbers in Softmax section.                                                                   |
| Advanced Tab                                                             | Added note in DSP Cascade and updated LUT numbers for High DSP in Resources for Different DSP Usage table.                                                      |
| Build the PetaLinux Project                                              | Updated code.                                                                                                                                                   |
| 07/31/2019                                                               | Version 3.0                                                                                                                                                     |
| Chapter 2: Overview                                                      | Updated whole chapter.                                                                                                                                          |
| Chapter 3: Product Specification                                         | Updated whole chapter.                                                                                                                                          |
| Table 1: DPU Signal Description                                          | Added dpu_2x_clk_ce description.                                                                                                                                |
| DPU Configuration                                                        | Updated whole chapter.                                                                                                                                          |
| Introduction                                                             | Updated description.                                                                                                                                            |
| Table 7: Deep Neural Network Features and Parameters<br>Supported by DPU | Updated Depthwise Convolution and Max Pooling descriptions.                                                                                                     |
| Configuration Options                                                    | Updated figures. Added Channel Augmentation and dpu_2x Clock Gating sections and updated all description sections.                                              |
| Chapter 5: Clocking and Resets                                           | Updated whole chapter.                                                                                                                                          |
| Add CE for dpu_2x_clk                                                    | Added section.                                                                                                                                                  |
| Chapter 6: Development Flow                                              | Updated whole chapter.                                                                                                                                          |
| Add DPU IP into Repository or Upgrade DPU from a Previous Version        | Updated section.                                                                                                                                                |
| Customizing and Generating the Core in Zynq-7000 Devices                 | Updated figure.                                                                                                                                                 |
| Chapter 7: Example Design                                                | Updated whole chapter.                                                                                                                                          |
| DPU Configuration                                                        | Updated section.                                                                                                                                                |
| 06/07/2019                                                               | Version 2.0                                                                                                                                                     |
| Vitis AI Development Kit                                                 | Added description.                                                                                                                                              |
| Table 1: DPU Signal Description                                          | Added softmax descriptions.                                                                                                                                     |
| Interrupts                                                               | Updated notes.                                                                                                                                                  |
| Table 7: Deep Neural Network Features and Parameters Supported by DPU    | Added Depthwise Convolution.                                                                                                                                    |
| Configuration Options                                                    | Added some new features: depthwise convolution, average pooling, ReLU type, softmax. Updated some figures of DPU GUI. Added description about s-axi clock mode. |
| Table 12: Performance of Different Models                                | Updated table.                                                                                                                                                  |
| Table 13: I/O Bandwidth Requirements for DPU-B1152 and DPU-B4096         | Updated table.                                                                                                                                                  |
| Register Clock                                                           | Fixed the recommended frequency for DPU clock.                                                                                                                  |
| Configuring Clock Wizard                                                 | Updated description and figure.                                                                                                                                 |
| Add CE for dpu_2x_clk                                                    | Updated description and figure.                                                                                                                                 |
| Configure DPU Parameters                                                 | Updated figure.                                                                                                                                                 |
| Connecting a DPU to the Processing System in the Zynq UltraScale+ MPSoC  | Updated section.                                                                                                                                                |
| Assign Register Address for DPU                                          | Updated note.                                                                                                                                                   |
| Device Tree                                                              | Added section.                                                                                                                                                  |
| Customizing and Generating the Core in Zynq-7000 Devices                 | Added section.                                                                                                                                                  |
|                                                                          |                                                                                                                                                                 |



| Section                      | Revision Summary                                           |  |  |  |
|------------------------------|------------------------------------------------------------|--|--|--|
| Design Files                 | Updated figure.                                            |  |  |  |
| DPU Configuration            | Updated figure.                                            |  |  |  |
| Software Design              | Updated section.                                           |  |  |  |
| 03/26/2019 Version 1.2       |                                                            |  |  |  |
| Build the PetaLinux Project  | Updated description.                                       |  |  |  |
| Build the Demo               | Updated figure.                                            |  |  |  |
| Demo Execution               | Updated code.                                              |  |  |  |
| 03/08/2019 Version 1.1       |                                                            |  |  |  |
| Table 6: reg_dpu_base_addr   | Updated description.                                       |  |  |  |
| Figure 10: DPU Configuration | Updated figure.                                            |  |  |  |
| Build the PetaLinux Project  | Updated code.                                              |  |  |  |
| Build the Demo               | Updated description.                                       |  |  |  |
| 03/05/2019 Version 1.1       |                                                            |  |  |  |
| Chapter 7: Example Design    | Added chapter regarding the DPU targeted reference design. |  |  |  |
| 02/28/2019 Version 1.0       |                                                            |  |  |  |
| Initial release.             | N/A                                                        |  |  |  |

## Please Read: Important Legal Notices

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://



www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.

#### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

#### Copyright

© Copyright 2019-2021 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries.AMBA, AMBA Designer, Arm, ARM1176JZ-S, CoreSight, Cortex, PrimeCell, Mali, and MPCore are trademarks of Arm Limited in the EU and other countries.PCI, PCIe, and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.