

# 8-Bit Serial-Input/Serial or Parallel-Output Shift Register with Latched 3-State Outputs

# **High-Performance Silicon-Gate CMOS**

The MC54/74HC595A is identical in pinout to the LS595. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

The HC595A consists of an 8-bit shift register and an 8-bit D-type latch with three-state parallel outputs. The shift register accepts serial data and provides a serial output. The shift register also provides parallel data to the 8-bit latch. The shift register and latch have independent clock inputs. This device also has an asynchronous reset for the shift register.

The HC595A directly interfaces with the Motorola SPI serial data port on CMOS MPUs and MCUs.

- Output Drive Capability: 15 LSTTL Loads
- · Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 328 FETs or 82 Equivalent Gates
- Improvements over HC595
  - Improved Propagation Delays
  - 50% Lower Quiescent Power
  - Improved Input Noise and Latchup Immunity

#### LOGIC DIAGRAM



# MC54/74HC595A



| PIN ASSIGNMENT   |     |    |                   |  |  |  |  |  |  |  |
|------------------|-----|----|-------------------|--|--|--|--|--|--|--|
| Q <sub>B</sub> [ | 1 ● | 16 | vcc               |  |  |  |  |  |  |  |
| QC [             | 2   | 15 | D QA              |  |  |  |  |  |  |  |
| Q <sub>D</sub> [ | 3   | 14 | ÞΑ                |  |  |  |  |  |  |  |
| Q <sub>E</sub> [ | 4   | 13 | OUTPUT ENABLE     |  |  |  |  |  |  |  |
| Q <sub>F</sub> [ | 5   | 12 | LATCH CLOCK       |  |  |  |  |  |  |  |
| Q <sub>G</sub> [ | 6   | 11 | SHIFT CLOCK       |  |  |  |  |  |  |  |
| QH [             | 7   | 10 | RESET             |  |  |  |  |  |  |  |
| GND [            | 8   | 9  | ] sQ <sub>H</sub> |  |  |  |  |  |  |  |
|                  |     |    | •                 |  |  |  |  |  |  |  |



10/95

REV 6



#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                                | Value                          | Unit |
|------------------|----------------------------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                                    | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                                     | - 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                                    | -0.5 to V <sub>CC</sub> + 0.5  | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                                | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                               | ± 35                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                          | ± 75                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†<br>TSSOP Package†               | 750<br>500<br>450              | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                                      | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package)<br>(Ceramic DIP) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and Vout should be constrained to the range GND  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>CC</sub>. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

SOIC Package: - 7 mW/°C from 65° to 125°C

TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            |                                                                               | Min         | Max                | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                                                               | 2.0         | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0                                                                             | Vcc         | V                  |      |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | 3                                                                             | - 55        | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)               | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                                       |                                                                                                                                          |                   | Gu                 | aranteed Li        | mit                |      |
|-----------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                                             | Test Conditions                                                                                                                          | v <sub>CC</sub>   | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| VIH             | Minimum High-Level Input<br>Voltage                                   | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                   | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                                    | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                   | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V    |
| VOH             | Minimum High-Level Output<br>Voltage, Q <sub>A</sub> - Q <sub>H</sub> | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                   | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                                       | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 6.0 \text{ mA} $<br>$ I_{\text{out}}  \le 7.8 \text{ mA}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage, Q <sub>A</sub> – Q <sub>H</sub>  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{Out}  \le 20 \ \mu\text{A}$                                                                 | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                                       | $V_{in} = V_{IH} \text{ or } V_{IL}   I_{out}  \le 6.0 \text{ mA}$<br>$ I_{out}  \le 7.8 \text{ mA}$                                     | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.4<br>0.4         |      |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C Ceramic DIP: – 10 mW/°C from 100° to 125°C



### DC ELECTRICAL CHARACTERISTICS (Continued)

|                 |                                                                         |                                                                                                                                         |                       | Gu                | aranteed Li       | mit               |      |
|-----------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|-------------------|-------------------|------|
| Symbol          | Parameter                                                               | Test Conditions                                                                                                                         | V <sub>C</sub> C<br>V | – 55 to<br>25°C   | ≤ <b>85</b> °C    | ≤ 125°C           | Unit |
| VOH             | Minimum High-Level Output<br>Voltage, SQ <sub>H</sub>                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$II_{out}I \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0     | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V    |
|                 |                                                                         | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}  II_{\text{out}}I \leq 4.0 \text{ mA} \\ II_{\text{out}}I \leq 5.2 \text{ mA}$ | 4.5<br>6.0            | 3.98<br>5.48      | 3.84<br>5.34      | 3.7<br>5.2        |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage, SQ <sub>H</sub>                    | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$II_{out}I \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0     | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | ٧    |
|                 |                                                                         | $V_{in} = V_{IH} \text{ or } V_{IL}  II_{Out}I \leq 4.0 \text{ mA} $ $II_{Out}I \leq 5.2 \text{ mA}$                                    | 4.5<br>6.0            | 0.26<br>0.26      | 0.33<br>0.33      | 0.4<br>0.4        |      |
| l <sub>in</sub> | Maximum Input Leakage Current                                           | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                | 6.0                   | ± 0.1             | ± 1.0             | ± 1.0             | μΑ   |
| loz             | Maximum Three–State Leakage<br>Current, Q <sub>A</sub> – Q <sub>H</sub> | Output in High-Impedance State $V_{in} = V_{IL} \text{ or } V_{IH}$ $V_{out} = V_{CC} \text{ or GND}$                                   | 6.0                   | ± 0.5             | ± 5.0             | ± 10              | μА   |
| lcc             | Maximum Quiescent Supply<br>Current (per Package)                       | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA                                                                     | 6.0                   | 4.0               | 40                | 160               | μА   |

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                        |                                                                                                          |                   | Gu              | aranteed Li     | mit             |      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------|-----------------|------|
| Symbol                                 | Parameter                                                                                                | V <sub>CC</sub>   | – 55 to<br>25°C | ≤ 85°C          | ≤ 125°C         | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 7)                                               | 2.0<br>4.5<br>6.0 | 6.0<br>30<br>35 | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to SQ <sub>H</sub> (Figures 1 and 7)                              | 2.0<br>4.5<br>6.0 | 140<br>28<br>24 | 175<br>35<br>30 | 210<br>42<br>36 | ns   |
| tPHL                                   | Maximum Propagation Delay, Reset to SQ <sub>H</sub> (Figures 2 and 7)                                    | 2.0<br>4.5<br>6.0 | 145<br>29<br>25 | 180<br>36<br>31 | 220<br>44<br>38 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Clock to Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)              |                   | 140<br>28<br>24 | 175<br>35<br>30 | 210<br>42<br>36 | ns   |
| tPLZ,<br>tPHZ                          | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8)            | 2.0<br>4.5<br>6.0 | 150<br>30<br>26 | 190<br>38<br>33 | 225<br>45<br>38 | ns   |
| tPZL,<br>tPZH                          | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8)            | 2.0<br>4.5<br>6.0 | 135<br>27<br>23 | 170<br>34<br>29 | 205<br>41<br>35 | ns   |
| tTLH,<br>tTHL                          |                                                                                                          |                   | 60<br>12<br>10  | 75<br>15<br>13  | 90<br>18<br>15  | ns   |
| tTLH,<br>tTHL                          | Maximum Output Transition Time, SQ <sub>H</sub> (Figures 1 and 7)                                        |                   | 75<br>15<br>13  | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                                | _                 | 10              | 10              | 10              | pF   |
| C <sub>out</sub>                       | Maximum Three–State Output Capacitance (Output in High–Impedance State), Q <sub>A</sub> – Q <sub>H</sub> | _                 | 15              | 15              | 15              | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 300                                     | pF |
|                 |                                              |                                         |    |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).



#### **TIMING REQUIREMENTS** (Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                   |                   | Gu                 | aranteed Li        | mit                | ĺ    |
|---------------------------------|-------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                         | v <sub>CC</sub>   | 25°C to<br>- 55°C  | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>Su</sub>                 | Minimum Setup Time, Serial Data Input A to Shift Clock (Figure 5) | 2.0<br>4.5<br>6.0 | 50<br>10<br>9.0    | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>Su</sub>                 | Minimum Setup Time, Shift Clock to Latch Clock (Figure 6)         | 2.0<br>4.5<br>6.0 | 75<br>15<br>13     | 95<br>19<br>16     | 110<br>22<br>19    | ns   |
| th                              | Minimum Hold Time, Shift Clock to Serial Data Input A (Figure 5)  | 2.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0  | 5.0<br>5.0<br>5.0  | 5.0<br>5.0<br>5.0  | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Shift Clock (Figure 2)   | 2.0<br>4.5<br>6.0 | 50<br>10<br>9.0    | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                          | 2.0<br>4.5<br>6.0 | 60<br>12<br>10     | 75<br>15<br>13     | 90<br>18<br>15     | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Shift Clock<br>(Figure 1)                    | 2.0<br>4.5<br>6.0 | 50<br>10<br>9.0    | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Latch Clock<br>(Figure 6)                    | 2.0<br>4.5<br>6.0 | 50<br>10<br>9.0    | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times (Figure 1)                      | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

#### **FUNCTION TABLE**

|                                                    |       |                      | Inputs         |                |                  |                                                                 | Resulting F                   | unction                             |                                                        |
|----------------------------------------------------|-------|----------------------|----------------|----------------|------------------|-----------------------------------------------------------------|-------------------------------|-------------------------------------|--------------------------------------------------------|
| Operation                                          | Reset | Serial<br>Input<br>A | Shift<br>Clock | Latch<br>Clock | Output<br>Enable | Shift<br>Register<br>Contents                                   | Latch<br>Register<br>Contents | Serial<br>Output<br>SQ <sub>H</sub> | Parallel<br>Outputs<br>Q <sub>A</sub> – Q <sub>H</sub> |
| Reset shift register                               | L     | Х                    | Х              | L, H, ∕_       | L                | L                                                               | U                             | L                                   | U                                                      |
| Shift data into shift register                     | Н     | D                    | 5              | L, H, ∕_       | L                | $\begin{array}{c} D \to SR_A; \\ SR_N \to SR_{N+1} \end{array}$ | U                             | $SR_G \to SR_H$                     | U                                                      |
| Shift register remains unchanged                   | Н     | Х                    | L, H, ℃        | L, H, →        | L                | U                                                               | U                             | U                                   | U                                                      |
| Transfer shift register contents to latch register | Н     | Х                    | L, H, ~        |                | L                | U                                                               | $SR_N \to LR_N$               | U                                   | SR <sub>N</sub>                                        |
| Latch register remains unchanged                   | Х     | Х                    | Х              | L, H, <b>\</b> | L                | *                                                               | U                             | *                                   | U                                                      |
| Enable parallel outputs                            | Х     | Х                    | Х              | Х              | L                | *                                                               | **                            | *                                   | Enabled                                                |
| Force outputs into high impedance state            | Х     | Х                    | Х              | Х              | Н                | *                                                               | **                            | *                                   | Z                                                      |

SR = shift register contents LR = latch register contents

D = data (L, H) logic level U = remains unchanged X = don't care Z = high impedance \* = depends on Reset and Shift Clock inputs

\*\* = depends on Latch Clock input



#### **PIN DESCRIPTIONS**

#### **INPUTS**

#### A (Pin 14)

Serial Data Input. The data on this pin is shifted into the 8-bit serial shift register.

#### **CONTROL INPUTS**

#### Shift Clock (Pin 11)

Shift Register Clock Input. A low—to—high transition on this input causes the data at the Serial Input pin to be shifted into the 8—bit shift register.

#### Reset (Pin 10)

Active—low, Asynchronous, Shift Register Reset Input. A low on this pin resets the shift register portion of this device only. The 8—bit latch is not affected.

#### Latch Clock (Pin 12)

Storage Latch Clock Input. A low-to-high transition on this input latches the shift register data.

#### **Output Enable (Pin 13)**

Active–low Output Enable. A low on this input allows the data from the latches to be presented at the outputs. A high on this input forces the outputs  $(Q_A-Q_H)$  into the high–impedance state. The serial output is not affected by this control unit.

#### **OUTPUTS**

#### Q<sub>A</sub> - Q<sub>H</sub> (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Noninverted, 3-state, latch outputs.

#### SQ<sub>H</sub> (Pin 9)

Noninverted, Serial Data Output. This is the output of the eighth stage of the 8-bit shift register. This output does not have three-state capability.

MOTOROLA

5



#### **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.



Figure 5.



Figure 6.

### **TEST CIRCUITS**

6



<sup>\*</sup> Includes all probe and jig capacitance

Figure 7.



\* Includes all probe and jig capacitance

Figure 8.



#### **EXPANDED LOGIC DIAGRAM**



7



#### **TIMING DIAGRAM**



NOTE: implies that the output is in a high-impedance state.



#### **OUTLINE DIMENSIONS**



В

C

⊕ 0.25 (0.010) M T A M

F

**D** 16 PL

-A

G

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.
  DIMENSION L TO CENTER OF LEAD WHEN
- FORMED PARALLEL.
  DIM F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INC   | HES   | MILLIN    | IETERS |
|-----|-------|-------|-----------|--------|
| DIM | MIN   | MAX   | MIN       | MAX    |
| Α   | 0.750 | 0.785 | 19.05     | 19.93  |
| В   | 0.240 | 0.295 | 6.10      | 7.49   |
| С   | _     | 0.200 | _         | 5.08   |
| D   | 0.015 | 0.020 | 0.39      | 0.50   |
| E   | 0.050 | BSC   | 1.27      | BSC    |
| F   | 0.055 | 0.065 | 1.40      | 1.65   |
| G   | 0.100 | BSC   | 2.54      | BSC    |
| J   | 0.008 | 0.015 | 0.21      | 0.38   |
| K   | 0.125 | 0.170 | 3.18      | 4.31   |
| L   | 0.300 | BSC   | 7.62 BSC  |        |
| M   | 0°    | 15°   | 0° 15°    |        |
| N   | 0.020 | 0.040 | 0.51 1.01 |        |



CASE 648-08 ISSUE R



9

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD FLASH. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES     | MILLIN | IETERS  |
|-----|-------|---------|--------|---------|
| DIM | MIN   | MAX     | MIN    | MAX     |
| Α   | 0.740 | 0.770   | 18.80  | 19.55   |
| В   | 0.250 | 0.270   | 6.35   | 6.85    |
| С   | 0.145 | 0.175   | 3.69   | 4.44    |
| D   | 0.015 | 0.021   | 0.39   | 0.53    |
| F   | 0.040 | 0.070   | 1.02   | 1.77    |
| G   | 0.    | 100 BSC | 2      | .54 BSC |
| Н   | 0.    | 050 BSC | 1      | .27 BSC |
| J   | 0.008 | 0.015   | 0.21   | 0.38    |
| K   | 0.110 | 0.130   | 2.80   | 3.30    |
| L   | 0.295 | 0.305   | 7.50   | 7.74    |
| M   | 0°    | 10°     | 0°     | 10°     |
| S   | 0.020 | 0.040   | 0.51   | 1.01    |



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006)
- PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT

MAXIMUM MATERIAL CONDITION.

|     | MILLIM   | ETERS | INC   | HES   |
|-----|----------|-------|-------|-------|
| DIM | MIN      | MAX   | MIN   | MAX   |
| Α   | 9.80     | 10.00 | 0.386 | 0.393 |
| В   | 3.80     | 4.00  | 0.150 | 0.157 |
| С   | 1.35     | 1.75  | 0.054 | 0.068 |
| D   | 0.35     | 0.49  | 0.014 | 0.019 |
| F   | 0.40     | 1.25  | 0.016 | 0.049 |
| G   | 1.27 BSC |       | 0.050 | BSC   |
| J   | 0.19     | 0.25  | 0.008 | 0.009 |
| K   | 0.10     | 0.25  | 0.004 | 0.009 |
| M   | 0°       | 7°    | 0°    | 7°    |
| Р   | 5.80     | 6.20  | 0.229 | 0.244 |
| R   | 0.25     | 0.50  | 0.010 | 0.019 |



#### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and "a are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

How to reach us:

**USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

MFAX: RMFAX0@email.sps.mot.com –TOUCHTONE (602) 244–6609 INTERNET: http://Design\_NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3–14–2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03–3521–8315

**HONG KONG:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298







超过3,000,000种电子元器件资料免费查询

www. datasheet5. com