

# On the Origin of the Programming-Models

Tim Mattson
Intel, Parallel Computing Lab



This research used resources of the National Energy Research Scientific Computing Center, a DOE Office of Science User Facility supported by the Office of Science of the U.S. Department of Energy under Contract No. DE-AC02-05CH11231.

#### Legal Disclaimer



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

A "Mission Critical Application" is any application in which failure of the Intel Product could result, directly or indirectly, in personal injury or death. SHOULD YOU PURCHASE OR USE INTEL'S PRODUCTS FOR ANY SUCH MISSION CRITICAL APPLICATION, YOU SHALL INDEMNIFY AND HOLD INTEL AND ITS SUBSIDIARIES, SUBCONTRACTORS AND AFFILIATES, AND THE DIRECTORS, OFFICERS, AND EMPLOYEES OF EACH, HARMLESS AGAINST ALL CLAIMS COSTS, DAMAGES, AND EXPENSES AND REASONABLE ATTORNEYS' FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PRODUCT LIABILITY, PERSONAL INJURY, OR DEATH ARISING IN ANY WAY OUT OF SUCH MISSION CRITICAL APPLICATION, WHETHER OR NOT INTEL OR ITS SUBCONTRACTOR WAS NEGLIGENT IN THE DESIGN, MANUFACTURE. OR WARNING OF THE INTEL PRODUCT OR ANY OF ITS PARTS.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: <a href="http://www.intel.com/design/literature.htm">http://www.intel.com/design/literature.htm</a>

Knights Landing and other code names featured are used internally within Intel to identify products that are in development and not yet publicly announced for release. Customers, licensees and other third parties are not authorized by Intel to use code names in advertising, promotion or marketing of any product or services and any such use of Intel's internal code names is at the sole risk of the user

Intel, Cilk, VTune, Xeon, Xeon Phi and the Intel logo are trademarks of Intel Corporation in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright ©2013 Intel Corporation.

#### **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804

#### **Human Readable Disclaimer**



- The views expressed in this talk are those of the speaker and not his employer.
- These slides are borrowed from other talks and other people. Sorry if you've heard much of this before.
   But remember, I'm talking as an HPC historian in this talk, and we know that ...
  - While history repeats itself, historians often repeat each other.

I work in Intel's research labs. I don't build products. Instead, I get to poke into dark corners and think silly thoughts... just to make sure we don't miss any great ideas.

Hence, my views are by design far "off the roadmap".

## The quest for the "right" Programming model

• I am a molecular physicist .... I don't even like computers ... So its ironic that I am best known for my work on programming models:

| Ada    | mid-80's                | DOD mandated object based language                  | Complex, big, and nobody likes to be forced to use a new language                    |
|--------|-------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------|
| Strand | Late 1980's             | Concurrent logic programming                        | Failed miserably nobody wanted to lear a new language                                |
| Linda  | Late 1980's to mid-90's | Coordination language built around a tuplespace     | Failed miserably why pay money when you can get something (PVM) that works for free? |
| MPI    | mid-90's to<br>current  | Roll the best message passing ideas into one system | MPI is the most successful parallel programming language ever.                       |
| OpenMP | Late-90's to present    | Shared memory programming made simple               | The second most successful parallel programming language.                            |
| OpenCL | 2007 to present         | Portable platform for heterogeneous systems         | Application programmers screwed up long live CUDA                                    |
| OCR    | 2010 to present         | Assync. Multi-tasking.                              | To early to say                                                                      |

## Making sense of the programming models

- To understand which programming models succeed an which fail, we need to start with the famous essay by Richard Gabriel ... "The rise of worse is better"
  - An essay that tried to explain the failure of common LISP to become a dominant programming model.

# Design Philosophy: "The Right Thing"

Get it right!

**Example**: Common Lisp, Schema, and supporting infrastructure ... The MIT way

Simplicity: Implementation

Simplicity: Interface

Correctness

Consistency

Completeness

Richard Gabriel:

The rise of Worse is Better"

"https://www.jwz.org/doc/worse-is-better.html

Third party names are the property of their owners



"https://www.jwz.org/doc/worse-is-better.html

Third party names are the property of their owners

#### Which Design Philosophy wins?





- History shows again and again ... "Worse is better".
  - While "the right thing" take the time to "get it right", the "worse is better" folks are busy establishing a user base.
  - "Worse is better" programmers are conditioned to sacrifice safety, convenience, and hassle to get good performance.
  - Since "worse is better" stresses implementation simplicity, its available everywhere.
  - With a large user base, once "worse is better" has spread, there is pressure to improve it ... so over time it becomes good enough

#### Which Design Philosophy wins?



- History shows again and again ... "Worse is better".
  - While "the right thing" take the time to "get it right", the "worse is better" folks are busy establishing a user base.
  - "Worse is better" programmers are conditioned to sacrifice safety, convenience, and hassle to get good performance.
  - Since "worse is better" stresses implementation simplicity, its available everywhere.
  - With a large user base, once "worse is better" has spread, there is pressure to improve it ... so over time it becomes good enough

# But there must be better ways to program parallel computers!

#### Parallel programming environments in the 90's

| ACE ACT++ Active messages Adl Adsmith ADDAP | CPS CRL CSP Cthreads | GUARD<br>HAsL.<br>Haskell<br>HPC++ | Legion<br>Meta Chaos<br>Midway | Paralation<br>Parallel-C++ | pC++<br>SCHEDULE      |
|---------------------------------------------|----------------------|------------------------------------|--------------------------------|----------------------------|-----------------------|
| Active messages<br>Adl<br>Adsmith           | CSP<br>Cthreads      | Haskell                            |                                | Parallel-C++               |                       |
| Adl<br>Adsmith                              | Cthreads             |                                    | Midwox                         |                            | SciTL                 |
| Adsmith                                     |                      | LIDC                               | •                              | Parallaxis                 | POET                  |
|                                             |                      |                                    | Millipede                      | ParC                       | SDDA.                 |
| ADDAP                                       | CUMULVS              | JAVAR.                             | CparPar                        | ParLib++                   | SHMEM                 |
|                                             | DAGGER               | HORUS                              | Mirage                         | ParLin                     | SIMPLE                |
| AFAPI                                       | DAPPLE               | HPC                                | MpC                            | Parmacs                    | Sina                  |
| ALWAN                                       | Data Parallel C      | IMPACT                             | MOSIX                          | Parti                      | SISAL.                |
| AM                                          | DC++                 | ISIS.                              | Modula-P                       | pC                         | distributed smalltalk |
| AMDC                                        | DCE++                | JAVAR                              | Modula-2*                      | pC++                       | SMI.                  |
| AppLeS                                      | DDD                  | JADE                               | Multipol                       | PCN                        | SIVII.<br>SONiC       |
| Amoeba                                      | DICE.                | Java RMI                           | MPI                            | PCP:                       |                       |
| ARTS                                        | DIPC                 | javaPG                             | MPC++                          | PH                         | Split-C.<br>SR        |
| Athapascan-0b                               | DOLIB                | JavaSpace                          | Munin                          | PEACE                      |                       |
| Aurora                                      | DOME                 | JIDL                               | Nano-Threads                   | PCU                        | Sthreads              |
| Automap                                     | DOSMOS.              | Joyce                              | NESL                           | PET                        | Strand.               |
| bb_threads                                  | DRL                  | Khoros                             | NetClasses++                   | PETSc                      | SUIF.                 |
| Blaze                                       | DSM-Threads          | Karma                              | Nexus                          | PENNY                      | Synergy               |
| BSP                                         | Ease .               | KOAN/Fortran-S                     | Nimrod                         | Phosphorus                 | Telegrphos            |
| BlockComm                                   | ECO                  | LAM                                | NOW                            | POET.                      | SuperPascal           |
| C*.                                         | Eiffel               | Lilac                              | Objective Linda                | Polaris                    | TCGMSG.               |
| "C* in C                                    | Eilean               | Linda                              | Occam                          | POOMA                      | Threads.h++.          |
| C**                                         | Emerald              | JADA                               | Omega                          | POOL-T                     | TreadMarks            |
| CarlOS                                      | EPL                  | WWWinda                            | OpenMP                         | PRESTO                     | TRAPPER               |
| Cashmere                                    | Excalibur            | ISETL-Linda                        | Orca                           | P-RIO                      | uC++                  |
| C4                                          | Express              | ParLin                             | OOF90                          | Prospero                   | UNITY                 |
| CC++                                        | Falcon               | Eilean                             | P++                            | Proteus                    | UC                    |
| Chu                                         | Filaments            | P4-Linda                           | P3L                            | QPC++                      | V                     |
| Charlotte                                   | FM                   | Glenda                             | p4-Linda                       | PVM                        | ViC*                  |
| Charm                                       | FLASH                | POSYBL                             | Pablo                          | PSI                        | Visifold V-NUS        |
| Charm++                                     | The FORCE            | Objective-Linda                    | PADE                           | PSDM                       | VPE                   |
| Cid                                         | Fork                 | LiPS                               | PADRE                          | Quake                      | Win32 threads         |
| Cilk                                        | Fortran-M            | Locust                             | Panda                          | Quark                      | WinPar                |
| CM-Fortran                                  | FX                   | Lparx                              | Papers                         | Quick Threads              | WWWinda               |
| Converse                                    | GA                   | Lucid                              | AFAPI.                         | Sage++                     | XENOOPS               |
| Code                                        | GAMMA                | Maisie                             | Para++                         | SCANDAL                    | XPC                   |
| COOL                                        | Glenda               | Manifold                           | Paradigm                       | SAM                        | Zounds<br>ZPL         |

#### Third party names are the property of their owners.

#### A warning I've been making for the last 10 years

Is it bad to have so many languages?

Too many options can hurt you

- The <u>Draeger</u> Grocery Store experiment consumer choice:
  - Two Jam-displays with coupon's for purchase discount.
    - 24 different Jam's
    - 6 different Jam's
  - How many stopped by to try samples at the display?
  - Of those who "tried", how many bought jam?



Programmers don't need a glut of options ... just give us something that works OK on every platform we care about. Give us a decent standard and we'll do the rest

The findings from this study show that an extensive array of options can at first seem highly appealing to consumers, yet can reduce their subsequent motivation to purchase the product.

lyengar, Sheena S., & Lepper, Mark (2000). When choice is demotivating: Can one desire too much of a good thing? *Journal of Personality and Social Psychology*, 76, 995-1006.

#### But this isn't quite fair

- The glut of parallel languages and choice overload matter a great deal when your job is to reach out to application programmers and software vendors.
- But is it really something Computer
   Science researchers should be overly concerned about?

We tried to solve the programmability problem by searching for the right programming environment Parallel programming environments in the 90's Is it bad to have so many languages? Too many options can hurt you ■ The Draeger Grocery Store experiment consumer choice: □ Two Jam-displays with coupon's for purchase discount. 24 different Jam's 6 different lam's □ How many stopped by to try samples at the display? □ Of those who "tried", how many bought jam? Programmers don't need a glut of options ... just give us something that works OK on every platform we care about. Give us a decent standard and we'll do the rest The findings from this study show that an extensive array of options can at first seem highly appealing to

We need a more nuanced way to think about the role of academic computer science research

#### **Evolution**

- Two Major Models of evolution:
  - Phyletic Gradualism:
     A slow, continuous and gradual process of change.

Punctuated Equilibrium:
 Long periods where little change
 is observed interspersed with
 periods of abrupt change.



Source: http://en.wikipedia.org/wiki/File:Punctuated-equilibrium.svg

What actually happens in biological Evolution?

### What actually happens in Biology?

- Both Phyletic Gradualism and Punctuated Equilibrium occur:
  - Decompose the ecosystem into relatively isolated niches.
  - Inside an isolated niche, phyletic Gradualism occurs
  - An event changes the ecosystem (e.g. climate change) so what was once an obscure Niche becomes the new mainstream.
  - Since an adaptive species evolved to match the "new mainstream" in a protected niche, it is now well positioned to dominate the new normal.
- So the answer of phyletic gradualism vs. punctuated equilibrium is "both".

How does this apply to programming models?

#### **Evolution of parallel programming environments**

Both Models are observed depending on the ecosystem:

#### Research community

- Phyletic Gradualism with lateral gene transfer:
  - (1) large, growing population of parallel programming systems,
  - (2) occupy isolated environmental niches, and (3) few real users.



#### - Professional Application developers

Punctuated equilibrium ...
(1) a small number of stable programming systems that
(2) change rarely in response to

abrupt external forces.

MPI TCP/IP Pthreads TBB OpenMP

Computer Science research creates the innovation so new "species" are ready when environmental conditions change and new "mainstream" systems emerge.

#### External change and the evolution

- External changes establish a "new normal" and fringe academic projects walk in to dominate.
- So It's a "good thing" that
  researchers are creating so
  many programming languages
  ... as long as they don't
  prematurely push them into the
  mainstream (choice overload).

We tried to solve the programmability problem by searching for the right programming environment

Parallel programming environments in the 90's

ABCPL CORRELATE GLU Mentat Parafase2
ACE CPS GUARD Lagion Parallation Policy Policy Parallation Policy Po

- To understand the future of computing we need to look at the key changes (or inflection points) just around the corner
- And then ask ... which academic/research projects are "in the wings" waiting to emerge and dominate the new normal

### **Key HPC hardware inflection points**

- The first multiprocessor: Burroughs B5000, 1961
- SMP goes mainstream: the Intel® Pentium™ technology in 1995 (up to two processors) and the Intel® Pentium\_Pro® processors (up to four).



 Clusters (Stacked Sparc pizza boxes late 80's) and Linux clusters starting with Beowulf in 1994.

- GPGPU programming starts in early 2000's but using primitive shader language
- NVIDIA innovations lead to fully programmable GPUs



Dual socket Pentium pro board (~1997)



NCSA super-cluster (1998) and Paragon XPS 140 (1994)



### **Key HPC hardware inflection points**

- The first multiproces
- SMP goes mainstreating 1995 (up to two professors).





Dual socket Pentium pro board (~1997)

- MPPs (e.g. Paragon MPI MPI MPI) in early 90's,
- Clusters (Stacked Sparc pizza boxes late 80's) and Linux clusters starting with Beowulf in 1994.



NCSA super-cluster (1998) and Paragon XPS 140 (1994)

GPGPU programm
 pri CUDA er lan

NVIDIA innovations



y 2000's but using

pgrammable GPUs



NVIDIA GeForce 8800/HD2900 (~2006)

## Adoption of HPC programming models

- New HPC programming models only occur at hardware inflection points
- In between inflection points, it is more productive to improve existing models than to push new ones.



Are there any HPC inflection points looming on the horizon?

Maybe ... consider Exascale computing



So how are we doing? Are we on track to hit our goal?



#### The ExaScale Challenge: Pity the Poor Programmer

 Vast numbers of low power cores

Capacitance = C Voltage = V Frequency = f Power = CV<sup>2</sup>f O(billion)
 parallelism.
 Remember
 Amdahl's law?

 A mix of general purpose, vector, and special function cores.



 Parallel composition of SW specialized to different cores

 Near threshold logic at 7 nm (or lower) process technology



Variability, reliability, and silent errors

Freq. variation across a single many-core chip

# **Probability of Faults**

| Fault         | Probability | Impact | Action               |
|---------------|-------------|--------|----------------------|
| Fans          | High        | Low    | Node down            |
| Power Supply  | High        | Low    | Node down            |
| CPU / SRAM    | Very Low    | Low    | Node down            |
| DRAM          | Medium      | Low    | Reconfiguration      |
| Solder Joints | High        | Low    | Node down            |
| Sockets       | High        | Low    | Node down            |
| Disks         | Mid to High | Low    | Reconfiguration      |
| NAND/PCM      | Low         | Low    | Reconfiguration      |
| Soft Errors   | Low         | High   | Clever<br>accounting |

Source: John Daly, David Mountain's NSA Resiliency WS 02/2012

Source: Shekhar Borkar, Intel, Sept. 2014.

## **Probability of Faults**



Source: John Daly, David Mountain's NSA Resiliency WS 02/2012

Source: Shekhar Borkar, Intel, Sept. 2014.

# **Probability of Faults**

|               |             | Application Softwa | re                   |
|---------------|-------------|--------------------|----------------------|
| Fault         | Probability | Impact             | Action               |
| Fans          | High        | High               | Node down            |
| Power Supply  | High        | High               | Node down            |
| CPU / SRAM    | Very Low    | High               | Node down            |
| DRAM          | Medium      | High               | Reconfiguration      |
| Solder Joints | High        | High               | Node down            |
| Sockets       | High        | High               | Node down            |
| Disks         | Mid to High | High               | Reconfiguration      |
| NAND/PCM      | Low         | High               | Reconfiguration      |
| Soft Errors   | Low         | Terrifying         | Clever<br>accounting |

Source: John Daly, David Mountain's NSA Resiliency WS 02/2012

Source: Shekhar Borkar, Intel, Sept. 2014.

## Mean Time to Error (Single Event)



Select confinement and recovery (state restore) based on probability of error i.e. an exascale system is a neutron detector every 90 seconds

Assumptions, 10<sup>-4</sup> soft error rate for an exaScale system with 2000 PE/cores per proc, 16 procs per node, 32 nodes per cabinet, 500 Cabinets per system

#### **HW** inflection points

 Resilience + heterogeneity + extreme scale suggests exaScale will be a major hardware inflection point.







So maybe at last, we can realistically push something besides MPI+X into the HPC applications community?

## 2 pathways to Exascale Runtime Research



#### **Exascale Runtime Candidates**

|                             |                                            | Load balancing               |                                  | User                     | Execution                      | Fault                                       |                                                |
|-----------------------------|--------------------------------------------|------------------------------|----------------------------------|--------------------------|--------------------------------|---------------------------------------------|------------------------------------------------|
| Model                       | Memory                                     | SMP                          | Between<br>nodes                 | interface                | model                          | tolerance                                   | Collectives                                    |
| OCR                         | relocatable<br>data blocks                 | work<br>stealing             | data block<br>seeding            | library                  | event<br>driven<br>tasks       |                                             | barrier                                        |
| Charm++                     | relocatable<br>(arrays of)<br>objects      | migration                    | migration<br>+ object<br>seeding | translator               | asynch<br>RMI                  | local<br>checkpoint<br>+ message<br>logging | barrier,<br>bcast,<br>reduce,<br>chare array   |
| Legion                      | relocatable<br>hierarchical<br>data blocks | work<br>stealing             | data block<br>seeding +<br>?     | translator<br>or library | asynch<br>RMI                  |                                             | barrier,<br>reduce,<br>task array              |
| Grappa                      | PGAS                                       | work stealing                |                                  | library                  | data<br>driven<br>tasks        |                                             | barrier,<br>bcast,<br>reduce, on-<br>all-cores |
| HPX/ XPI                    | AGAS/PGAS                                  | work<br>stealing             |                                  | library                  | message<br>driven<br>execution |                                             | barrier,<br>reduce                             |
| MPI+X<br>(X= MPI<br>OpenMP) | Node-local +<br>X                          | <b>X</b><br>rd party names a | App-level                        | Library + X their owners | CSP+X                          | UFLM                                        | Full set                                       |

#### **Exascale Runtime Candidates**

|   |                            |                                       | Load balancing                                 |                                  | User        | Execution                      | Fault                                       |                                                |
|---|----------------------------|---------------------------------------|------------------------------------------------|----------------------------------|-------------|--------------------------------|---------------------------------------------|------------------------------------------------|
|   | Model                      | Memory                                | SMP                                            | Between<br>nodes                 | interface   | model                          | tolerance                                   | Collectives                                    |
|   | OCR                        | relocatable<br>data blocks            | work<br>stealing                               | data block<br>seeding            | library     | event<br>driven<br>tasks       |                                             | barrier                                        |
|   | Charm++                    | relocatable<br>(arrays of)<br>objects | migration                                      | migration<br>+ object<br>seeding | translator  | asynch<br>RMI                  | local<br>checkpoint<br>+ message<br>logging | barrier,<br>bcast,<br>reduce,<br>chare array   |
|   | Legion                     | l .                                   | often referred to as<br>chronous Multi-tasking |                                  |             | asynch<br>RMI                  |                                             | barrier,<br>reduce,<br>task array              |
|   | Grappa                     | PGAS                                  | (AMT) s<br>work s                              | ystems<br>tealing                | library     | data<br>driven<br>tasks        |                                             | barrier,<br>bcast,<br>reduce, on-<br>all-cores |
| \ | HPX/ XPI                   | AGAS/PGAS                             | work<br>stealing                               |                                  | library     | message<br>driven<br>execution |                                             | barrier,<br>reduce                             |
|   | MPHX<br>(X= MPI<br>OpenMP) | Node-local +<br>X                     | X                                              | App-level                        | Library + X | CSP+X                          | UFLM                                        | Full set                                       |

# You can only understand a software system by using it.

- Ideal Case ...
  - This is an important problem, so we must take as long as needed to get it right
  - You must work with full applications
  - Many problems only appear "at scale"
- The harsh byte of reality
  - Hardware is only a few years away and applications teams need to start soon to get ready. We need answers NOW!!!
  - Full applications take Person-YEARS to write/optimize for a new system. With so many systems to study, we simply must find simpler test cases to use.
  - Full Scale systems are busy doing real work.

## The Parallel Research Kernels (PRK)

PRK: Low level constructs that capture the essence of what parallel programmers require from parallel computers.

#### The PRK

- A set of low level "research kernels" to guide the design of future systems.
- Output from full apps analysis overwhelming, hard to digest. The PRK can even be understood by HW engineers.
- They are simple, small and easy to run ... support simulator analysis or even "paper and pencil" machines.

#### Selection Methodology

- Anecdotal analysis by a panel of experienced parallel application programmers at Intel.
- Great Care was taken to make sure their experience covered the full range of typical HPC applications.

#### The Parallel Research Kernels version 1.0

- Dense matrix transpose
- Synchronization: global (collective) and point to point
- Scaled vector addition (Stream triad)\*
- Atomic reference counting, both contended and uncontended (locks/TSX)
- Vector reduction
- Sparse matrix-vector multiplication
- Random access update
- Stencil computation
- Dense matrix-matrix multiplication (~DGEMM)
- Branch (inner-loop conditionals + PC panic)\*

These are for "old school" HPC; can be statically load balanced. Summer'2016 we'll add a new case that demand dynamic load balancing (a Particle in Cell code)

#### The Parallel Research Kernels version 1.0

- Dense matrix transpose
- Synchronization: global (collective) and point to point
- Scaled vector addition (Stream triad)\*
- Atomic reference counting, both contended and uncontended (locks/TSX)
- Vector reduction
- Sparse matrix-vector multiplication
- Random access update
- Stencil computation
- Dense matrix-matrix multiplication (~DGEMM)
- Branch (inner-loop conditionals + PC panic)\*

These are for "old school" HPC; can be statically load balanced. Summer'2016 we'll add a new case that demand dynamic load balancing (a Particle in Cell code)

Red Text indicates subset used in our exaScale studies

# Dense matrix Transpose

What:  $A = B^T$ , both A and B distributed identically, and by whole columns, using column-major storage format

Why: Stride 1 on read, large stride on write (TLB, cache misses). All to all communication. Common operation in HPC (FFTs, numerical linear algebra)

How: Implemented in MPI, MPI+OpenMP, MPI+MPI3-shared memory, Charm++ (tiled local transpose to reduce misses)



# Point to point synchronization (Synch\_p2p)



What: A(i,j) = A(i-1,j) + A(i,j-1) - A(i-1,j-1)

Pipelined solution of problem with non-trivial 2-way dependencies

Why: Threads/ranks forced to synchronize pairwise frequently during each

iteration. Stresses fine grain communication/synchronization.

How: Implemented in MPI, MPI+OpenMP, MPI+MPI3-shared memory,

Charm++, Grappa

| Rank 0    | Rank 1 | Rank 2 | Rank 3 |
|-----------|--------|--------|--------|
|           |        |        |        |
|           |        |        |        |
|           |        |        |        |
| ××××××××× | ×      |        |        |

## Stencil computation

What: For all points in 2D grid, compute a = S(b), S is star-shaped stencil operator (radius R), a and b are scalar grid variables (2D arrays)

Why: Data parallel; point-to-point bulk communication; common operation in HPC

How: Implemented in MPI, OpenMP, MPI+MPI3-SHM, MPI+OpenMP, Charm++, Grappa; use 2D decomposition, collect halo values at start of each iteration



## Experimental apparatus



Cray XC30 Supercomputer with two 12-core Intel® Xeon® E5-2695 processor per node with the Aries interconnect in a Dragonfly topology. Intel compiler version 15.0.1.133 for all codes except Cray compiler environment (CCE 8.4..0.219 for Cray UPC and gcc 4.9.2 for Grappa. Cray MPT 7.2.1 for MPI and SHMEM

Transpose Parallel Research Kernel (PRK)



- MPI-OpenMP, MPI-SHMEM do very well since this coarse grained kernel is ideally suited to their SPMD pattern
- Grappa generates large numbers of small messages as the core-count increases .. .hence its performance is poor.

## **Stencil Parallel Research Kernel (PRK)**



- Runtimes that depend on barriers (MPIRMA, BUP, CrayUPC) do not do well.
- Runtimes that use pair wise sync (Charm++, Grapa, SHMEM, MPI1) scale well.
- Charm++ handles this example particularly well (numbers 1, 4, and 16 are the degrees of over decomposition)

## Synch\_p2p Parallel Research Kernel (PRK)



- Performance dominated by (1) frequent pair-wise synchronization and (2) global sync after each iteration.
- MPIRMA and both versions of UPC used barriers after each iteration ... this really hurt their pefformance.
- MPI1, SHMEM, and MPISHM have very similar perf.
- This workload is poorly suited to the dynamic execution profile charm++ was designed for.

How much should we emphasize performance



- Modern Assynchronous Multitasking (AMT) Systems are immature compared to MPI and OpenMP.
  - It's difficult to separate pathological problems with the model from low immature implementations of models.
- What really matters is programmability ... how effective are these programming models for application programmers?

## Programmer Experience notes: Legion

- No language spec, no documentation, no user-manual.
  - Only doxygen based on source code documentation
  - Hard to identify, discover some of the runtime API
- Need to learn too many new terms, structures specific to Legion
  - Logical regions, physical regions, fields, index spaces etc.
- Physical Region accessors are not intuitive, no direct array based indexing, e.g. value = acc\_a[i]
- Due to the live development, sometimes hard to decide whether you hit a Legion runtime bug or not
- Collectives are not user friendly as advertised
  - IndexSpace tasks should have a direct reduction operation on the calculated Future value but API requires a lot of verbosity to implement this in the code
  - Again finding the correct API, best method is cumbersome
  - Still working on resolving some ambiguities on this

## **Programmer Experience notes: Charm++**

- Not having a Charm++ compiler greatly hurts productivity.
  - Many programmer errors result in auto-generated header files that trigger compiler errors.
  - Interface files (.ci) have special syntax that looks like C++, but isn't.
  - Interface file parser needs to be expanded each time an unexpected construct is encountered—result of no interface file language specification.
  - Collectives in interface file must have different names, even if they do identical things. Consequence: reusing code is harder than it should be.
  - Global variables must be declared in .C file and in interface file. Failure to declare these as readonly in interface file leads to runtime errors, not compiler errors.
  - Having to declare code as structured dagger code is incomprehensible to the programmer. It is just Charm++.
  - Making the programmer responsible for functions and their proxies (must maintain two sets of names) is awkward at best, and invites errors.
- Building Charm++ on top of MPI and/or using non-gnu tools not obvious.
   Third party names are the property of their owners

## Programmer Experience notes: Grappa

- No user manual.
- No "threadprivate" variables, except through global variables.
- Support for global variables weak/buggy.
- Only two types of synchronization: barrier, and full-empty bits; leads to inefficient code.
- Full-empty bits implementation incomplete.
- Compile and link flags not statically determined; must be copied from special location after Grappa build.
- Building Grappa with Cmake not obvious.
- Having to support external repos or hack around them cumbersome.

## Programmer Experience notes: OCR

- The specification is GREAT!!!
- For something as old as OCR, the implementation on scalable systems is way behind the competition.
- It is not programmer friendly ... yes it's a runtime and not designed for application programmers, but still, it shouldn't make "the easy things so hard"

## Advice to the AMT community

- AMT is like communism ...
  - Its a great idea but we just don't have any good implementations to reference.
- Doxygen is NOT useful documentation for applications programmers.
  - Write a specification ... It will be good for you
  - Write a programmers reference manual
  - Create an official examples suite to help people learn.
- Don't fight MPI on it's own turf. The advantage of AMT that is hard for MPI+OpenMP to match is resilience. So why is it that only Charm++ has a mature resilience implementation?
- Remember if you compete on MPI's turf, (paraphrasing the old joke about hikers and bears ..)
  - MPI does not need to outrun the bear (exascale requirements), just the other hikers (disruptive runtimes), to be a winner

#### Ease of use

- Once you climb the MPI learning curve, it's a natural and easy model to work with:
  - The people I hear complaining the most about MPI are the ones who don't use it ... often AMT researchers.
  - MPI programmers like MPI!!! It runs everywhere and is easy to debug.
- Key change I'd like to see in the AMT community:
  - Stop making the things that are easy in MPI/OpenMP so hard:
    - Collectives
    - Launching large SPMD programs across a scalable system
  - Legacy code is far more important than many people think. If your solution to my programmability program begins with the phrase .. "Recode everything in my new language", I'll stop listening to you.
- A good AMT model must make it easy for me to program "in the large" with algorithms I care about, not the ones that nicely match what your programming model expects.

# 2 pathways to Exascale Runtime Research

Evolutionary (e.g. MPI+X)

Revolutionary (e.g. OCR)

Based on our experiences with AMT systems and understanding of you application programmers work, we are choosing a path to exascale based on MPI.

#### Systemic Exascale Challenges

**System Utilization** 

Asynchrony

Data movement cost

Load Imbalance

**Fault Tolerance** 

Scalability

#### **MPI for Darwinists:**

An extended MPI that coherently integrates disruptive new features

- 1. Fault Tolerance in MPI
  - Local checkpoint/restart for task rollback, ability to serialize and migrate ranks. (collaborators: Fenix and UFLM)
- 2. Transparent Over decomposition in MPI:
  - Ranks-as-threads integrated into the MPI runtime.
     (collaborators: Fine Grained MPI Group)
- 3. Infrastructure to support load balancing
  - Rank migration (collaborator: AMPI)
- 4. Investigate new, light-weight load balancing schemes (on and between nodes):
  - MPI+MPI: Rank stealing
  - MPI+X: OpenMP 4+ (tasks, target), TBB

## But this is all just anecdotal evidence. Is that really enough?

- Programmability is too important to leave to anecdote.
- We need a systematic framework to access programmability.
  - HPCS program made a noble attempt to create such a framework:
    - Measured actual programmer productivity
    - Found data showing that (1) once a project chooses a language, they
      won't change; (2) OpenMP is NOT harder to debug than MPI; (3)
      programmers care about portability, performance and the ability to make
      incremental changes more than elegance.
    - Constructed formal models including some based on economic utility theory.
  - The HPCS program, however, had no lasting impact on programmability. Why? My untested hypothesis
    - They didn't engage cognitive psychologists in their studies of programmers and hence didn't not come up with models based on how human's think about programming ... it was hard to turn the HPCS results into action

## Psychology of Programming in one slide

- Human reasoning is model based ... Programming is a process of successive refinement of a problem over a hierarchy of models.[1]
- Programmers use an informal, internal notation based on the problem, mathematics, programmer experience, etc.
  - Within a class of programming languages, the solution generated is only weakly dependent on the language.[2] [3]



Image source: Einstein's brain from https://scim.ag/Einsteinbrain. Collected on 12/4/2012

- Programmers think about code in chunks or "plans". [4]
- Opportunistic Refinement: [5]
  - Progress is made at multiple levels of abstraction with effort focused on the most productive level. It's not top-down or bottom-up .... We bounce!
- [1] R. Brooks, "Towards a theory of the comprehension of computer programs", Int. J. of Man-Machine Studies, vol. 18, pp. 543-554, 1983.
- [2] S. P. Robertson and C Yu, "Common cognitive representations of program code across tasks and languages", int. J. Man-machine Studies, vol. 33, pp. 343-360, 1990.
- [3] M. Petre and R.L. Winder, "Issues governing the suitability of programming languages for programming tasks. "People and Computers IV: Proceedings of HCI-88, Cambridge University Press, 1988.
- [4] R.S. Rist, "Plans in programming: definition, demonstration and development" in E. Soloway and S. Iyengar (Eds.), Empirical Studies of Programmers, Norweed, NF, Ablex, 1986.
- [5] M. Petre, "Expert Programmers and Programming Languages", in [Hoc90], p. 103, 1990.

## Psychology of Programming in one slide

- Human reasoning is model based ... Programming is a process of successive refinement of a problem over a hierarchy of models.[1]
- Programmers use an informal, internal notation based on the problem, mathematics, programmer experience, etc.

• Within a class of programming languages, the



This implies that we want programming models that:

Make each layer in the hierarchy of models explicitly visible.

12/4/2012

Progr

SO

- Oppd
- Abstract lower layers but don't hide them.
  - Programmers think in "plans" so make them explicitly visible.
  - Programmers must be able to control the level of abstraction they work within ... and they need to bounce

ice!

[1] R. Brooks, "T

3, pp.

[2] S. P. Roberts 343-360, 1990.

[3] M. Petre and R.L. Winder, "Issues governing the suitability of programming languages for programming tasks. "People and Computers IV: Proceedings of HCI-88, Cambridge University Press, 1988.

[4] R.S. Rist, "Plans in programming: definition, demonstration and development" in E. Soloway and S. Iyengar (Eds.), Empirical Studies of Programmers, Norweed, NF, Ablex, 1986.

[5] M. Petre, "Expert Programmers and Programming Languages", in [Hoc90], p. 103, 1990.

### Conclusions

- Programming model developers
  - Innovate and publish, but your output should be to improve/evolve existing standards.
  - Exception ... watch for hardware inflection points. That's the only time new models flourish
  - Sociology is as important as technology ... choice overload and "worse is best" are real.
  - We need to develop a formalism for programmability grounded in the psychology of programming.
- Some key Results with the parallel research kernels
  - Flat MPI often performs best
  - MPISHM usually close, sometimes much better (Transpose); gives greatest flexibility in tuning granularity
  - MPI+OpenMP in canonical form never competitive
  - Charm++ competitive only for medium grain workloads; little/no benefit seen of over-decomposition
  - Legion ... we've been working with Legion for almost two years with little to show. Brutal learning curve of a moving target