











**SN65HVD70, SN65HVD71, SN65HVD73 SN65HVD74, SN65HVD76, SN65HVD77** 

SLLSEI9G -MAY 2014-REVISED OCTOBER 2019

# SN65HVD7x 3.3-V Full-Duplex RS-485 Transceivers with ±12-kV IEC ESD

#### **Features**

- 1/8 Unit-load options available
  - Up to 256 Nodes on the bus
- **Bus I/O Protection** 
  - > ±30-kV HBM protection
  - > ±12-kV IEC61000-4-2 Contact discharge
  - > ±4-kV IEC61000-4-4 Fast transient burst
- Extended industrial temperature range: -40°C to 125°C
- Large receiver hysteresis (70 mV) for noise rejection
- Low power consumption
  - < 1.1-mA Quiescent current during operation</li>
  - Low Standby supply current: 10 nA Typical, < 5 µA (maximum)
- Glitch-free power-up and power-down protection for hot-plugging applications
- 5-V Tolerant logic inputs compatible with 3.3-V or 5-V controllers
- Signaling rate options optimized for: 400 kbps (70, 71), 20 Mbps (73, 74), 50 Mbps (76, 77)

## 2 Applications

- E-meters
- Industrial automation
- **Building automation**
- Security and surveillance
- **Encoders and decoders**

## 3 Description

These devices extend the RS-485 portfolio with a family of full-duplex transceivers with robust 3.3-V drivers and receivers and high levels of ESD protection. The ESD protection includes > ±30-kV HBM and  $> \pm 12$ -kV IEC61000-4-2 contact discharge. The large receiver hysteresis of the SN65HVD7x devices provides immunity to conducted differential noise and the wide operating temperature enables reliability in harsh operating environments. The SN65HVD7x devices are offered in a standard SOIC package as well as in a small-footprint MSOP package.

These devices each combine a differential driver and a differential receiver, which operate from a single 3.3-V power supply. Each driver and receiver has separate input and output pins for full-duplex bus communication designs. These devices all feature a wide common-mode voltage range which makes the devices suitable for multi-point applications over long cable runs.

The SN65HVD71, SN65HVD74, and SN65HVD77 devices are fully enabled with no external enabling

The SN65HVD70, SN65HVD73, and SN65HVD76 devices have active-high driver enables and activelow receiver enables. A low, less than 5-µA standby current can be achieved by disabling both the driver and receiver.

These devices are characterized from -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER            | PACKAGE   | BODY SIZE (NOM)   |
|------------------------|-----------|-------------------|
| SN65HVD71              | MSOP (8)  | 3.00 mm × 3.00 mm |
| SN65HVD74<br>SN65HVD77 | SOIC (8)  | 4.90 mm × 3.91 mm |
| SN65HVD70              | MSOP (10) | 3.00 mm × 3.00 mm |
| SN65HVD73<br>SN65HVD76 | SOIC (14) | 8.65 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Block Diagram**







# **Table of Contents**

| 1 | Features 1                                       |    | 9.1 Overview                                         | 17 |
|---|--------------------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                                   |    | 9.2 Functional Block Diagram                         | 17 |
| 3 | Description 1                                    |    | 9.3 Feature Description                              | 17 |
| 4 | Revision History2                                |    | 9.4 Device Functional Modes                          | 17 |
| 5 | Device Comparison Table                          | 10 | Application and Implementation                       |    |
| 6 | Pin Configuration and Functions 4                |    | 10.1 Application Information                         | 20 |
| 7 | Specifications7                                  |    | 10.2 Typical Application                             | 20 |
| • | 7.1 Absolute Maximum Ratings                     | 11 | Power Supply Recommendations                         | 26 |
|   | 7.2 ESD Ratings                                  | 12 | Layout                                               | 26 |
|   | 7.3 Recommended Operating Conditions             |    | 12.1 Layout Guidelines                               | 26 |
|   | 7.4 Thermal Information — D Packages 8           |    | 12.2 Layout Example                                  | 27 |
|   | 7.5 Thermal Information — DGS and DGK Packages 8 | 13 | Device and Documentation Support                     | 28 |
|   | 7.6 Power Dissipation                            |    | 13.1 Device Support                                  | 28 |
|   | 7.7 Electrical Characteristics                   |    | 13.2 Related Links                                   | 28 |
|   | 7.8 Switching Characteristics — 400 kbps         |    | 13.3 Receiving Notification of Documentation Updates | 28 |
|   | 7.9 Switching Characteristics — 20 Mbps          |    | 13.4 Community Resources                             | 28 |
|   | 7.10 Switching Characteristics — 50 Mbps         |    | 13.5 Trademarks                                      | 28 |
|   | 7.11 Typical Characteristics                     |    | 13.6 Electrostatic Discharge Caution                 | 28 |
| 8 | Parameter Measurement Information                |    | 13.7 Glossary                                        | 28 |
| 9 | Detailed Description                             | 14 | Mechanical, Packaging, and Orderable Information     | 29 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | nanges from Revision F (April 2019) to Revision G                                       | Page |
|----------|-----------------------------------------------------------------------------------------|------|
| •        | Changed device numbers to the 8-Pin DGK package image                                   | 4    |
| •        | Changed device numbers to the 10-Pin DGS package image                                  | 5    |
| Cł       | nanges from Revision E (October 2014) to Revision F                                     | Page |
| •        | Changed the Pin Configuration images                                                    | 4    |
| •        | Changed the Supply Voltage MAX value From: 5.5 V To 5 V in the Absolute Maximum Ratings | 7    |
| •        | Moved Storage Temperature From the ESD table to the Absolute Maximum Ratings            | 7    |
| •        | Changed the Hadleing Ratings table to ESD Ratings                                       | 7    |
| <u>•</u> | Added Note: to Supply voltage in the Recommended Operating Conditions                   | 7    |
| Cł       | nanges from Revision D (August 2014) to Revision E                                      | Page |
| •        | Updated the MSOP-10 logic diagram                                                       | 5    |
| Cl       | nanges from Revision C (July 2014) to Revision D                                        | Page |
| <u>•</u> | Updated the Device Comparison Table                                                     | 3    |
| Cł       | nanges from Revision B (July 2014) to Revision C                                        | Page |
| •        | Updated SN65HVD70 and SN65HVD71 specifications to production values                     | 3    |



| Changes from Revision A (June 2014) to Revision B                              | Page |
|--------------------------------------------------------------------------------|------|
| Updated the Device Comparison Table                                            | 3    |
| SN65HVD74 device status changed from Product Preview to Production Data        | 3    |
| Changes from Original (May 2014) to Revision A                                 | Page |
| Changed device status from Product Preview to Production Data for mixed status | 1    |

# 5 Device Comparison Table

| PART NUMBER (1) | SIGNALING RATE | DUPLEX | ENABLES | PACKAGE            | NODES |
|-----------------|----------------|--------|---------|--------------------|-------|
| SN65HVD70       | up to 400 kbps | Full   | DE, RE  | SOIC-14<br>MSOP-10 | 256   |
| SN65HVD71       | up to 400 kbps | Full   | None    | SOIC-8<br>MSOP-8   | 256   |
| SN65HVD73       | up to 20 Mbps  | Full   | DE, RE  | SOIC-14<br>MSOP-10 | 256   |
| SN65HVD74       | up to 20 Mbps  | Full   | None    | SOIC-8<br>MSOP-8   | 256   |
| SN65HVD76       | up to 50 Mbps  | Full   | DE, RE  | SOIC-14<br>MSOP-10 | 96    |
| SN65HVD77       | up to 50 Mbps  | Full   | None    | SOIC-8<br>MSOP-8   | 96    |

<sup>(1)</sup> For device status, see the *Mechanical, Packaging, and Orderable Information* section.



## 6 Pin Configuration and Functions

SN65HVD71, SN65HVD74, SN65HVD77 8-Pin SOIC, D Package, and 8-Pin MSOP, DGK Package (Top View)





#### Pin Functions — SOIC-8 and MSOP-8

| F        | PIN | TVDE                | DECORIDEION                                |
|----------|-----|---------------------|--------------------------------------------|
| NAME     | NO. | TYPE                | DESCRIPTION                                |
| $V_{CC}$ | 1   | Supply              | 3-V to 3.6-V supply                        |
| R        | 2   | Digital output      | Receive data output                        |
| D        | 3   | Digital input       | Driver data input                          |
| GND      | 4   | Reference potential | Local device ground                        |
| Υ        | 5   | Bus output          | Digital bus output, Y (Complementary to Z) |
| Z        | 6   | Bus output          | Digital bus output, Z (Complementary to Y) |
| В        | 7   | Bus input           | Digital bus input, B (Complementary to A)  |
| Α        | 8   | Bus input           | Digital bus input, A (Complementary to B)  |



#### SN65HVD70, SN65HVD73, SN65HVD76 10-Pin MSOP, DGS Package (Top View)





#### Pin Functions — MSOP-10

| P        | PIN | TYPE                | DESCRIPTION                                |  |  |
|----------|-----|---------------------|--------------------------------------------|--|--|
| NAME     | NO. | TYPE                | DESCRIPTION                                |  |  |
| R        | 1   | Digital output      | Receive data output                        |  |  |
| RE       | 2   | Digital input       | Receive enable Low                         |  |  |
| DE       | 3   | Digital input       | Driver enable High                         |  |  |
| D        | 4   | Digital input       | Driver data input                          |  |  |
| GND      | 5   | Reference potential | Local device ground                        |  |  |
| Υ        | 6   | Bus output          | Digital bus output, Y (Complementary to Z) |  |  |
| Z        | 7   | Bus output          | Digital bus output, Z (Complementary to Y) |  |  |
| В        | 8   | Bus input           | Digital bus input, B (Complementary to A)  |  |  |
| Α        | 9   | Bus input           | Digital bus input, A (Complementary to B)  |  |  |
| $V_{CC}$ | 10  | Supply              | 3-V to 3.6-V supply                        |  |  |



#### SN65HVD70, SN65HVD73, SN65HVD76 14-Pin SOIC, D Package (Top View)





## Pin Functions — SOIC-14

| ı               | PIN               | TYPE                | DESCRIPTION                                |  |  |  |  |
|-----------------|-------------------|---------------------|--------------------------------------------|--|--|--|--|
| NAME            | NO.               | ITPE                | DESCRIPTION                                |  |  |  |  |
| NC              | 1                 | No connect          | Not connected                              |  |  |  |  |
| INC             | 8                 | No connect          | Not connected                              |  |  |  |  |
| R               | 2                 | Digital output      | Receive data output                        |  |  |  |  |
| RE              | 3                 | Digital input       | Receive enable <i>Low</i>                  |  |  |  |  |
| DE              | 4                 | Digital input       | Driver enable High                         |  |  |  |  |
| D               | 5                 | Digital input       | Driver data input                          |  |  |  |  |
| CND             | 6 <sup>(1)</sup>  | Defenses metantial  | Lacel device arranged                      |  |  |  |  |
| GND             | 7 <sup>(1)</sup>  | Reference potential | Local device ground                        |  |  |  |  |
| Υ               | 9                 | Bus output          | Digital bus output, Y (Complementary to Z) |  |  |  |  |
| Z               | 10                | Bus output          | Digital bus output, Z (Complementary to Y) |  |  |  |  |
| В               | 11                | Bus input           | Digital bus input, B (Complementary to A)  |  |  |  |  |
| Α               | 12                | Bus input           | Digital bus input, A (Complementary to B)  |  |  |  |  |
| \/              | 13 <sup>(2)</sup> | Cupali              | 2 V to 2 C V cumply                        |  |  |  |  |
| V <sub>CC</sub> | 14 <sup>(2)</sup> | Supply              | 3-V to 3.6-V supply                        |  |  |  |  |

Pin 6 and pin 7 are connected internally. Pin 13 and pin 14 are connected internally.



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                             |                                                                                        | MIN                                      | MAX  | UNIT |
|---------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------|------|------|
| Supply voltage                              | V <sub>CC</sub>                                                                        | -0.5                                     | 5    | V    |
| Voltage                                     | Range at any bus pin (A, B, Y, or Z)                                                   | -13                                      | 16.5 | V    |
| Input voltage                               | Range at any logic pin (D, DE, or RE)                                                  | -0.3                                     | 5.7  | V    |
|                                             | Voltage input range, transient pulse, any bus pin (A, B, Y, or Z) through 100 $\Omega$ | -100                                     | 100  | V    |
| Output current                              | Receiver output                                                                        | -24                                      | 24   | mA   |
| Junction temperature, 7                     | -<br>J                                                                                 |                                          | 170  | °C   |
| Storage temperature range, T <sub>stg</sub> |                                                                                        | -65                                      | 150  | °C   |
| Continuous total power dissipation          |                                                                                        | See the <i>Thermal Information</i> table |      |      |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                                                                                                                                                                                                                                                                                                 |                                                                           | VALUE  | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> |                                                                                                                                                                                                                                                                                                 | Human body model (HBM), per JEDEC specification JESD22-A114, all pins     | ±8000  | ٧    |
|                    | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins  Machine model (MM), all pins  IEC 61000-4-2 ESD (Air-Gap Discharge), bus pins and GND (1)(2)  IEC 61000-4-2 ESD (Contact Discharge), bus pins and GND  IEC 61000-4-4 EFT (Fast transient or burst), bus pins and GND | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins | ±1500  | ٧    |
|                    |                                                                                                                                                                                                                                                                                                 | Machine model (MM), all pins                                              | ±300   | ٧    |
|                    |                                                                                                                                                                                                                                                                                                 | IEC 61000-4-2 ESD (Air-Gap Discharge), bus pins and GND <sup>(1)(2)</sup> | ±12000 | V    |
|                    |                                                                                                                                                                                                                                                                                                 | ±12000                                                                    | V      |      |
|                    |                                                                                                                                                                                                                                                                                                 | IEC 61000-4-4 EFT (Fast transient or burst), bus pins and GND             | ±4000  | V    |
|                    |                                                                                                                                                                                                                                                                                                 | IEC 60749-26 ESD (Human Body Model), bus pins and GND <sup>(2)</sup>      | ±30000 | V    |

<sup>(1)</sup> By inference from contact-discharge results, see the Application and Implementation section

## 7.3 Recommended Operating Conditions

|                               |                                    |                                                               | MIN | NOM | MAX      | UNIT |
|-------------------------------|------------------------------------|---------------------------------------------------------------|-----|-----|----------|------|
| V <sub>CC</sub>               | Supply voltage (1)                 |                                                               | 3   | 3.3 | 3.6      | V    |
| VI                            | Input voltage at any               | bus pin (separately or common mode) (2)                       | -7  |     | 12       | V    |
| V <sub>IH</sub>               | High-level input volta             | age (Driver, driver enable, and receiver enable inputs)       | 2   |     | $V_{CC}$ | V    |
| $V_{IL}$                      | Low-level input volta              | ge (Driver, driver enable, and receiver enable inputs)        | 0   |     | 0.8      | V    |
| $V_{ID}$                      | Differential input volt            | age                                                           | -12 |     | 12       | V    |
| Io                            | Output current, Drive              | er                                                            | -60 |     | 60       | mA   |
| Io                            | Output current, Rece               | Output current, Receiver                                      |     |     |          | mA   |
| $R_L$                         | Differential load resis            | stance                                                        | 54  | 60  |          | Ω    |
| $C_L$                         | Differential load capa             | acitance                                                      |     | 50  |          | pF   |
|                               |                                    | HVD70, HVD71                                                  |     |     | 400      | kbps |
| 1/t <sub>UI</sub>             | Signaling rate                     | HVD73, HVD74                                                  |     |     | 20       | N.41 |
|                               |                                    | HVD76, HVD77                                                  |     |     | 50       | Mbps |
| T <sub>A</sub> <sup>(3)</sup> | Operating free-air te information) | mperature (See the Application and Implementation for thermal | -40 |     | 125      | °C   |
| TJ                            | Junction Temperatur                | re                                                            | -40 |     | 150      | °C   |

<sup>(1)</sup> Exposure to conditions beyond the recommended operation maximum for extended periods may affect device reliability.

<sup>(2)</sup> Limited by tester capability.

<sup>(2)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

<sup>(3)</sup> Operation is specified for internal (junction) temperatures up to 150°C. Self-heating because of internal power dissipation should be considered for each application. Maximum junction temperature is internally limited by the thermal shut-down (TSD) circuit which disables the driver outputs when the junction temperature reaches 170°C.



## 7.4 Thermal Information — D Packages

|                      | THERMAL METRIC                               | D<br>(8 PINS) | D<br>(14 PINS) | Unit |
|----------------------|----------------------------------------------|---------------|----------------|------|
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 110.7         | 83.3           | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 54.7          | 42.9           |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 51.3          | 37.8           |      |
| ΨЈТ                  | Junction-to-top characterization parameter   | 9.2           | 9.3            |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 50.7          | 37.5           |      |
| $T_{J(TSD)}$         | Thermal shut-down junction temperature       | 17            | 170            |      |

## 7.5 Thermal Information — DGS and DGK Packages

|                      | THERMAL METRIC                               | DGS<br>(10 PINS) | DGK<br>(8 PINS) | Unit |
|----------------------|----------------------------------------------|------------------|-----------------|------|
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 165.5            | 168.7           | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 37.7             | 62.2            |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 86.4             | 89.5            |      |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.4              | 7.4             |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 84.8             | 87.9            |      |
| $T_{J(TSD)}$         | Thermal shut-down junction temperature       | 1                | 70              | °C   |

## 7.6 Power Dissipation

|    | PARAMETER                                                                                            |             | TEST CONE                                              | OITIONS      | VALUE | UNITS |
|----|------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------|--------------|-------|-------|
|    |                                                                                                      |             |                                                        | HVD70, HVD71 | 150   |       |
|    | Dower Discipation                                                                                    |             | $R_L = 300 \Omega$ ,<br>$C_1 = 50 pF (driver)$         | HVD73, HVD74 | 180   | mW    |
|    | Power Dissipation<br>driver and receiver enabled,<br>V <sub>CC</sub> = 3.6 V, T <sub>J</sub> = 150°C |             | OL = 00 pr (driver)                                    | HVD76, HVD77 | 220   |       |
|    |                                                                                                      | RS-422 load |                                                        | HVD70, HVD71 | 190   | mW    |
| PD | 50% duty cycle square-wave signal at signaling rate:                                                 |             | $R_L = 100 \Omega$ ,<br>$C_1 = 50 \text{ pF (driver)}$ | HVD73, HVD74 | 220   |       |
|    | <ul> <li>HVD70 and HVD71 at 400 kbps</li> </ul>                                                      |             | CL = 30 pr (driver)                                    | HVD76, HVD77 | 250   |       |
|    | HVD73 and HVD74 at 20 Mbps     HVD76 and HVD77 at 50 Mbps                                            |             |                                                        | HVD70, HVD71 | 230   |       |
|    | HVD76 and HVD77 at 50 Mbps                                                                           | RS-485 load | $R_L = 54 \Omega$ ,<br>$C_1 = 50 \text{ pF (driver)}$  | HVD73, HVD74 | 255   | mW    |
|    |                                                                                                      |             | SL = 55 pr (dilvor)                                    | HVD76, HVD77 | 285   |       |

#### 7.7 Electrical Characteristics

over recommended operating range (unless otherwise specified)

|                     | PARAMETER                                                                                    | TEST CONDITIONS                                                            | MIN     | TYP                 | MAX     | UNIT |
|---------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------|---------------------|---------|------|
|                     |                                                                                              | $R_L$ = 60 Ω, 375 Ω on each output to –7 V to 12 V, See Figure 15          | 1.5     | 2                   |         | V    |
| $ V_{OD} $          | Driver differential output voltage magnitude                                                 | $R_L$ = 54 $\Omega$ (RS-485), See Figure 16                                | 1.5     | 2                   |         | V    |
|                     |                                                                                              | $R_L$ = 100 $\Omega$ (RS-422) $T_J$ ≥ 0°C, $V_{CC}$ ≥ 3.2 V, See Figure 16 | 2       |                     |         | V    |
| $\Delta  V_{OD} $   | Change in magnitude of driver differential output voltage                                    | $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF, See Figure 16                         | -50     | 0                   | 50      | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                                      |                                                                            | 1       | V <sub>CC</sub> / 2 | 3       | V    |
| $\Delta V_{OC}$     | Change in differential driver output common-mode voltage                                     | Center of two 27- $\Omega$ load resistors, See Figure 16                   | -50     | 0                   | 50      | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage                                               |                                                                            |         | 500                 |         | mV   |
| C <sub>OD</sub>     | Differential output capacitance                                                              |                                                                            |         | 15                  |         | pF   |
| V <sub>IT+</sub>    | Positive-going receiver differential input voltage threshold                                 |                                                                            | See (1) | -70                 | -20     | mV   |
| V <sub>IT-</sub>    | Negative-going receiver differential input voltage threshold                                 |                                                                            | -200    | -140                | See (1) | mV   |
| $V_{hys}$           | Receiver differential input voltage threshold hysteresis $(V_{\text{IT+}} - V_{\text{IT-}})$ |                                                                            | 40      | 70                  |         | mV   |

Under any specific conditions,  $V_{\text{IT+}}$  is assured to be at least  $V_{\text{hys}}$  higher than  $V_{\text{IT-}}$ .



## **Electrical Characteristics (continued)**

over recommended operating range (unless otherwise specified)

| PARAMETER       |                                              | TEST CO                | ONDITIONS                                           |                                    | MIN                       | TYP  | MAX                  | UNIT |    |
|-----------------|----------------------------------------------|------------------------|-----------------------------------------------------|------------------------------------|---------------------------|------|----------------------|------|----|
| $V_{OH}$        | Receiver high-level output voltage           |                        | $I_{OH} = -8 \text{ mA}$                            |                                    |                           | 2.4  | V <sub>CC</sub> -0.3 |      | V  |
| $V_{OL}$        | Receiver low-level output voltage            |                        | I <sub>OL</sub> = 8 mA                              |                                    |                           |      | 0.2                  | 0.4  | V  |
| I <sub>I</sub>  | Driver input, driver enable, and rec current | eiver enable input     |                                                     |                                    |                           | -3   |                      | 3    | μΑ |
| I <sub>OZ</sub> | Receiver output high-impedance current       | HVD70, HVD73,<br>HVD76 | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} = V_C$ | cc                                 |                           | -1   |                      | 1    | μΑ |
| Ios             | Driver short-circuit output current          |                        |                                                     |                                    |                           | -150 |                      | 150  | mA |
|                 |                                              |                        |                                                     | HVD70,                             | V <sub>I</sub> = 12 V     |      | 75                   | 125  |    |
|                 | Pug input ourrant (disabled driver)          |                        | V <sub>CC</sub> = 0 to ROC (max),                   | HVD73                              | $V_1 = -7 V$              | -100 | -40                  |      |    |
| I <sub>I</sub>  | Bus input current (disabled driver)          |                        | DE = GND                                            | HVD76                              | V <sub>I</sub> = 12 V     |      | 240                  | 333  | μA |
|                 |                                              |                        |                                                     | סוטאח                              | $V_1 = -7 V$              | -267 | -180                 |      |    |
|                 |                                              |                        | Driver and receiver enabled                         | DE = V <sub>CC</sub> ,<br>No load  | RE = GND,                 |      | 750                  | 1100 | μΑ |
|                 | Complement (poissont)                        |                        | Driver enabled, receiver disabled                   | DE = V <sub>CC</sub> ,<br>No load  | $\overline{RE} = V_{CC},$ |      | 350                  | 650  | μΑ |
| I <sub>CC</sub> | C Supply current (quiescent)                 |                        | Driver disabled, receiver enabled                   | DE = GND<br>No load                | ), RE = GND,              |      | 650                  | 800  | μΑ |
|                 |                                              |                        | Driver and receiver disabled                        | DE = GND<br>RE = V <sub>CC</sub> , | ), D = open,<br>No load   |      | 0.1                  | 5    | μΑ |
|                 | Supply current (dynamic)                     |                        | See the Typical Characteristics section             |                                    |                           |      |                      |      |    |
| T <sub>sd</sub> | Thermal Shut-down junction tempe             | erature                |                                                     |                                    |                           |      |                      | 170  | °C |

## 7.8 Switching Characteristics — 400 kbps

400-kbps devices (SN65HVD70, SN65HVD71) bit time ≥ 2 μs (over recommended operating conditions)

| PARAMETER                                                           |                                                           |                   | TEST COND                      | ITIONS                      | MIN | TYP | MAX | UNIT |
|---------------------------------------------------------------------|-----------------------------------------------------------|-------------------|--------------------------------|-----------------------------|-----|-----|-----|------|
| DRIVER                                                              |                                                           |                   |                                |                             |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>                                     | Driver differential output rise/fall tin                  | ne                |                                |                             | 100 | 400 | 750 | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>                                 | Driver propagation delay                                  |                   | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 17               |     | 350 | 550 | ns   |
| t <sub>SK(P)</sub>                                                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                   |                                |                             |     |     | 40  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>                                 | Driver disable time                                       |                   |                                |                             |     | 50  | 200 | ns   |
|                                                                     | Driver enable time                                        | HVD70             | Receiver enabled               | See Figure 18 and Figure 19 |     | 300 | 750 | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>                                 | Driver enable time                                        | Receiver disabled | and rigure 15                  |                             | 3   | 8   | μs  |      |
| RECEIVER                                                            |                                                           |                   |                                |                             |     |     | •   |      |
| t <sub>r</sub> , t <sub>f</sub>                                     | Receiver output rise/fall time                            |                   |                                |                             |     | 13  | 25  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>                                 | Receiver propagation delay time                           |                   | C <sub>L</sub> = 15 pF         | See Figure 20               |     | 70  | 110 | ns   |
| t <sub>SK(P)</sub>                                                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                   |                                |                             |     |     | 7   | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>                                 | Receiver disable time                                     |                   |                                |                             |     | 45  | 60  | ns   |
| t <sub>PZL(1)</sub> ,                                               |                                                           | LIV/D70           | Driver enabled                 | See Figure 21               |     | 20  | 115 | ns   |
| t <sub>PZH(1)</sub><br>t <sub>PZL(2)</sub> ,<br>t <sub>PZH(2)</sub> | Receiver enable time                                      | HVD70             | Driver disabled                | See Figure 22               |     | 3   | 8   | μs   |



## 7.9 Switching Characteristics — 20 Mbps

20-Mbps devices (SN65HVD73, SN65HVD74) bit time ≥ 50 ns (over recommended operating conditions)

| PARAMETER                           |                                                           |       | TEST CON                       | DITIONS           | MIN | TYP                         | MAX | UNIT |    |    |
|-------------------------------------|-----------------------------------------------------------|-------|--------------------------------|-------------------|-----|-----------------------------|-----|------|----|----|
| DRIVER                              |                                                           |       |                                |                   |     |                             |     |      |    |    |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise/fall ti                   | me    |                                |                   | 4   | 7                           | 14  | ns   |    |    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  |       | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 17     | 4   | 10                          | 20  | ns   |    |    |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |       |                                |                   |     | 0                           | 4   | ns   |    |    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                       |       |                                |                   |     | 12                          | 25  | ns   |    |    |
|                                     | Driver enable time                                        | HVD73 | Receiver enabled               | See Figure 18 and |     | See Figure 18 and Figure 19 |     | 10   | 20 | ns |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        |       | Receiver disabled              |                   |     | 3                           | 8   | μs   |    |    |
| RECEIVER                            |                                                           |       |                                |                   |     |                             |     |      |    |    |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise/fall time                            |       |                                |                   |     | 5                           | 10  | ns   |    |    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           |       | C <sub>L</sub> = 15 pF         | See Figure 20     |     | 60                          | 90  | ns   |    |    |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |       |                                |                   |     | 0                           | 5   | ns   |    |    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |       |                                |                   |     | 17                          | 25  | ns   |    |    |
| $t_{pZL(1)}, t_{PZH(1)}$            | Danaissan arabba tima                                     | HVD73 | Driver enabled                 | See Figure 21     |     | 12                          | 90  | ns   |    |    |
| $t_{PZL(2)}, t_{PZH(2)}$            |                                                           |       | Driver disabled                | See Figure 22     |     | 3                           | 8   | μs   |    |    |

## 7.10 Switching Characteristics — 50 Mbps

50-Mbps devices (SN65HVD76, SN65HVD77) bit time ≥ 20 ns (over recommended operating conditions)

| PARAMETER                           |                                                           |       | TEST CON                       | DITIONS           | MIN | TYP                         | MAX | UNIT |    |    |    |
|-------------------------------------|-----------------------------------------------------------|-------|--------------------------------|-------------------|-----|-----------------------------|-----|------|----|----|----|
| DRIVER                              |                                                           |       |                                |                   |     |                             |     |      |    |    |    |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise/fall ti                   | me    |                                |                   | 2   | 3                           | 6   | ns   |    |    |    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  |       | $R_L = 54 \Omega, C_L = 50 pF$ | See Figure 17     | 3   | 10                          | 16  | ns   |    |    |    |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |       |                                |                   |     | 0                           | 3.5 | ns   |    |    |    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                       |       |                                |                   |     | 10                          | 20  | ns   |    |    |    |
|                                     | Driver analys times                                       | HVD76 | Receiver enabled               | See Figure 18 and |     | See Figure 18 and Figure 19 |     |      | 10 | 20 | ns |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        |       | Receiver disabled              | - riguio ro       |     | 3                           | 8   | μs   |    |    |    |
| RECEIVER                            |                                                           |       |                                |                   |     |                             |     |      |    |    |    |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise/fall time                            |       |                                |                   | 1   | 3                           | 6   | ns   |    |    |    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           |       | C <sub>L</sub> = 15 pF         | See Figure 20     |     | 25                          | 40  | ns   |    |    |    |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |       |                                |                   |     | 0                           | 2   | ns   |    |    |    |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |       |                                |                   |     | 8                           | 15  | ns   |    |    |    |
| $t_{pZL(1)}, t_{PZH(1)}$            | Desciver enable time                                      | HVD76 | Driver enabled                 | See Figure 21     |     | 8                           | 90  | ns   |    |    |    |
| $t_{PZL(2)}, t_{PZH(2)}$            |                                                           |       | Driver disabled                | See Figure 22     |     | 3                           | 8   | μs   |    |    |    |



## 7.11 Typical Characteristics





## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



## 8 Parameter Measurement Information

The input generator rate is 100 kbps with 50% duty cycle, than 6-ns rise and fall times, and  $50-\Omega$  output impedance.



Figure 15. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 16. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



## **Parameter Measurement Information (continued)**



Figure 17. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



D at 3 V to test non-inverting output, D at 0 V to test inverting output.

Figure 18. Measurement of Driver Enable and Disable Times with Active-High Output and Pulldown Load



D at 0 V to test non-inverting output, D at 3 V to test inverting output.

Figure 19. Measurement of Driver Enable and Disable Times with Active-Low Output and Pullup Load



Figure 20. Measurement of Receiver Output Rise and Fall Times and Propagation Delays



## **Parameter Measurement Information (continued)**



Figure 21. Measurement of Receiver Enable and Disable Times With Driver Enabled



## **Parameter Measurement Information (continued)**



Figure 22. Measurement of Receiver Enable Times With Driver Disabled



### 9 Detailed Description

#### 9.1 Overview

The SN65HVD70, SN65HVD71, SN65HVD73, SN65HVD74, SN65HVD76, and SN65HVD77 devices are low-power, full-duplex RS-485 transceivers available in three speed grades suitable for data transmission up to 400 kbps, 20 Mbps, and 50 Mbps.

The SN65HVD71, SN65HVD74, and SN65HVD77 are fully enabled with no external enabling pins. The SN65HVD70, SN65HVD73, and SN65HVD76 have active-high driver enables and active-low receiver enables. A standby current of less than 5 µA can be achieved by disabling both driver and receiver.

#### 9.2 Functional Block Diagram



Figure 23. Block Diagram SN65HVD70, SN65HVD73, and SN65HVD76



Figure 24. Block Diagram SN65HVD71, SN65HVD74, and SN65HVD77

### 9.3 Feature Description

Internal ESD protection circuits protect the transceiver against Electrostatic Discharges (ESD) according to IEC61000-4-2 of up to  $\pm 12$  kV, and against electrical fast transients (EFT) according to IEC61000-4-4 of up to  $\pm 4$  kV.

The SN65HVD7x full-duplex family provides internal biasing of the receiver input thresholds in combination with large input-threshold hysteresis. At a positive input threshold of  $V_{IT+} = -20$  mV and an input hysteresis of  $V_{hys} = 40$  mV, the receiver output remains logic high under a bus-idle or bus-short condition even in the presence of 120 mV<sub>PP</sub> differential noise without the need for external failsafe biasing resistors.

Device operation is specified over a wide temperature range from -40°C to 125°C.

#### 9.4 Device Functional Modes

For the SN65HVD70, SN65HVD73, and SN65HVD76, when the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

Table 1. Driver Function Table SN65HVD70, SN65HVD73, SN65HVD76

| INPUT | ENABLE | OUTPUTS |   | FUNCTION                                |
|-------|--------|---------|---|-----------------------------------------|
| D     | DE     | Y       | Z |                                         |
| Н     | Н      | Н       | L | Actively drives the bus high            |
| L     | Н      | L       | Н | Actively drives the bus low             |
| X     | L      | Z       | Z | Driver disabled                         |
| X     | OPEN   | Z       | Z | Driver disabled by default              |
| OPEN  | Н      | Н       | L | Actively drives the bus high by default |



When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and less than the negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of VID are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

Table 2. Receiver Function Table SN65HVD70, SN65HVD73, SN65HVD76

| DIFFERENTIAL INPUT                  | ENABLE | OUTPUT | FUNCTION                     |
|-------------------------------------|--------|--------|------------------------------|
| $V_{\text{ID}} = V_{(A)} - V_{(B)}$ | RE     | R      |                              |
| $V_{IT+} < V_{ID}$                  | L      | Н      | Receives valid bus High      |
| $V_{IT-} < V_{ID} < V_{IT+}$        | L      | ?      | Indeterminate bus state      |
| $V_{ID} < V_{IT-}$                  | L      | L      | Receives valid bus Low       |
| X                                   | Н      | Z      | Receiver disabled            |
| X                                   | OPEN   | Z      | Receiver disabled by default |
| Open-circuit bus                    | L      | Н      | Fail-safe high output        |
| Short-circuit bus                   | L      | Н      | Fail-safe high output        |
| Idle (terminated) bus               | L      | Н      | Fail-safe high output        |

For the SN65HVD71, HVD74, and HVD77, the driver and receiver are fully enabled, thus the differential outputs Y and Z follow the logic states at data input D at all times. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and  $V_{OD}$  is negative. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

Table 3. Driver Function Table SN65HVD71, SN65HVD74, SN65HVD77

| INPUT | OUTPUTS |   | FUNCTION                                |
|-------|---------|---|-----------------------------------------|
| D     | Υ       | Z |                                         |
| Н     | Н       | L | Actively drives the bus High            |
| L     | L       | Н | Actively drives the bus Low             |
| OPEN  | Н       | L | Actively drives the bus High by default |

When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and less than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

Table 4. Receiver Function Table SN65HVD71, SN65HVD74, SN65HVD77

| DIFFERENTIAL INPUT                  | OUTPUT | FUNCTION                |
|-------------------------------------|--------|-------------------------|
| $V_{\text{ID}} = V_{(A)} - V_{(B)}$ | R      |                         |
| $V_{IT+} < V_{ID}$                  | H      | Receives valid bus High |
| $V_{IT-} < V_{ID} < V_{IT+}$        | ?      | Indeterminate bus state |
| $V_{ID} < V_{IT-}$                  | L      | Receives valid bus Low  |
| Open-circuit bus                    | Н      | Fail-safe high output   |
| Short-circuit bus                   | Н      | Fail-safe high output   |
| Idle (terminated) bus               | Н      | Fail-safe high output   |



## 9.4.1 Equivalent Circuits



Figure 25. D and RE Inputs



Figure 26. DE Input



Figure 27. R Output



Figure 28. Receiver Inputs



Figure 29. Driver Outputs



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The SN65HVD7x family consists of full-duplex RS-485 transceivers commonly used for asynchronous data transmissions. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair.

To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_{(T)}$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 30. Typical RS-485 Network With SN65HVD7x Full-Duplex Transceivers

#### 10.2 Typical Application

A full-duplex RS-485 network consists of multiple transceivers connecting in parallel to two bus cables. On one signal pair, a master driver transmits data to multiple slave receivers. The master driver and slave receivers may remain fully enabled at all times. On the other signal pair, multiple slave drivers transmit data to the master receiver. To avoid bus contention, the slave drivers must be intermittently enabled and disabled such that only one driver is enabled at any time, as in half-duplex communication. The master receiver may remain fully enabled at all times.

Because the driver may not be disabled, only one driver should be connected to the bus when using the SN65HVD71, SN65HVD74, or SN65HVD77 device.



Figure 31. Full-Duplex Transceiver Configurations



## **Typical Application (continued)**

#### 10.2.1 Design Parameters

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 10.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 ft and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 32. Cable Length vs Data Rate Characteristic

#### 10.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

 $L_{(STUB)} \le 0.1 \times t_r \times v \times c$ 

#### where

- t<sub>r</sub> is the 10/90 rise time of the driver
- v is the signal velocity of the cable or trace as a factor of c
- c is the speed of light (3 x  $10^8$  m/s)

(1)

Per Equation 1, Table 5 lists the maximum cable-stub lengths for the minimum-driver output rise-times of the SN65HVD7x full-duplex family of transceivers for a signal velocity of 78%.

Table 5. Maximum Stub Length

| DEVICE    | MINIMUM DRIVER OUTPUT | MAXIMUM S | TUB LENGTH |
|-----------|-----------------------|-----------|------------|
|           | RISE TIME (ns)        | (m)       | (ft)       |
| SN65HVD70 | 100                   | 2.34      | 7.7        |
| SN65HVD71 | 100                   | 2.34      | 7.7        |
| SN65HVD73 | 4                     | 0.1       | 0.3        |
| SN65HVD74 | 4                     | 0.1       | 0.3        |
| SN65HVD76 | 2                     | 0.05      | 0.15       |
| SN65HVD77 | 2                     | 0.05      | 0.15       |

#### 10.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ . Because the SN65HVD7x family consists of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible.

#### 10.2.1.4 Receiver Failsafe

The differential receivers of the SN65HVD7x family are failsafe to invalid bus states caused by the following:

- · Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- · Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the *input indeterminate* range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a Low when  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT+}$ ,  $V_{IT-}$ , and  $V_{hys}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ). As shown in the Electrical Characteristics table, differential signals more negative than -200 mV will always cause a low receiver output, and differential signals more positive than 200 mV will always cause a high receiver output.

When the differential input signal is close to zero, it is still above the  $V_{IT+}$  threshold, and the receiver output will be High. Only when the differential input is more than  $V_{hys}$  below  $V_{IT+}$  will the receiver output transition to a Low state. Therefore, the noise immunity of the receiver inputs during a bus fault conditions includes the receiver hysteresis value,  $V_{hys}$ , as well as the value of  $V_{IT+}$ .



Figure 33. SN65HVD7x Noise Immunity Under Bus Fault Conditions

#### 10.2.1.5 Transient Protection

The bus pins of the SN65HVD7x full-duplex transceiver family include on-chip ESD protection against  $\pm 30$ -kV HBM and  $\pm 12$ -kV IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance,  $C_{(S)}$ , and 78% lower discharge resistance,  $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model.

As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method. Although IEC air-gap testing is less repeatable than contact testing, air discharge protection levels are inferred from contact discharge test results.





Figure 34. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. Designers may choose to implement protection against longer duration transients, typically referred to as surge transients.

EFTs are generally caused by relay-contact bounce or the interruption of inductive loads. Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems.

Figure 35 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The left hand diagram shows the relative pulse-power for a 0.5kV surge transient and 4-kV EFT transient, both of which dwarf the 10-kV ESD transient visible in the lower-left corner. 500-V surge transients are representative of events that may occur in factory environments in industrial and process automations.

The right hand diagram shows the pulse-power of a 6-kV surge transient, relative to the same 0.5-kV surge transient. 6-kV surge transients are most likely to occur in power generation and power-grid systems.



Figure 35. Power Comparison of ESD, EFT, and Surge Transients

In the case of surge transients, high-energy content is characterized by long pulse duration and slow decaying pulse power. The electrical energy of a transient that is dumped into the internal protection cells of a transceiver is converted into thermal energy, which heats and destroys the protection cells, thus destroying the transceiver. Figure 36 shows the large differences in transient energies for single ESD, EFT, surge transients, and an EFT pulse train that is commonly applied during compliance testing.



Figure 36. Comparison of Transient Energies

#### 10.2.2 Detailed Design Procedure

In order to protect bus nodes against high-energy transients, the implementation of external transient protection devices is therefore necessary. Figure 37 shows a protection circuit against 16-kV ESD, 4-kV EFT, and 1-kV surge transients.



Figure 37. Transient Protection Against ESD, EFT, and Surge transients



#### Table 6. Bill of Materials

| DEVICE | FUNCTION                                 | ORDER NUMBER       | MANUFACTURER |  |  |
|--------|------------------------------------------|--------------------|--------------|--|--|
| XCVR   | 3.3-V, full-duplex RS-485 transceiver    | SN65HVD7xD         | ТІ           |  |  |
| R1     | 10-Ω, pulse-proof thick-film             | CRCW0603010RJNEAHP | Vishay       |  |  |
| R2     | resistor                                 |                    |              |  |  |
| TVS    | Bidirectional 400-W transient suppressor | CDSOT23-SM712      | Bourns       |  |  |

## 10.2.3 Application Curves





## 11 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be buffered with a 100-nF ceramic capacitor located as close to the supply pins as possible. The TPS76333 is a linear voltage regulator suitable for the 3.3-V supply.

## 12 Layout

## 12.1 Layout Guidelines

On-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design.

For successful PCB design, begin with the design of the protection circuit (see Figure 41).

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- 2. Use V<sub>CC</sub> and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the V<sub>CC</sub>-pins of transceiver, UART, controller ICs on the board (see Figure 41).
- 5. Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance (see Figure 41).
- 6. Use 1-k $\Omega$  to 10-k $\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in theses lines during transient events (see Figure 41).
- 7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up (see Figure 41).
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

Submit Documentation Feedback



# 12.2 Layout Example



Figure 41. SN65HVD7x Layout Example



## 13 Device and Documentation Support

### 13.1 Device Support

#### 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**TECHNICAL SUPPORT & TOOLS & PARTS** PRODUCT FOLDER **SAMPLE & BUY DOCUMENTS SOFTWARE** COMMUNITY SN65HVD70 Click here Click here Click here Click here Click here SN65HVD71 Click here Click here Click here Click here Click here SN65HVD73 Click here Click here Click here Click here Click here SN65HVD74 Click here Click here Click here Click here Click here SN65HVD76 Click here Click here Click here Click here Click here SN65HVD77 Click here Click here Click here Click here Click here

**Table 7. Related Links** 

## 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.4 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.





# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2014–2019, Texas Instruments Incorporated

Submit Documentation Feedback





6-Feb-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Sample  |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| SN65HVD70D       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | HVD70                   | Sample  |
| SN65HVD70DGS     | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 125   | VD70                    | Sample  |
| SN65HVD70DGSR    | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD70                    | Sample  |
| SN65HVD70DR      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | HVD70                   | Sample  |
| SN65HVD71D       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | HVD71                   | Sample  |
| SN65HVD71DGK     | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD71                    | Sample  |
| SN65HVD71DGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD71                    | Sample  |
| SN65HVD71DR      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | HVD71                   | Sample  |
| SN65HVD73D       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | HVD73                   | Sample  |
| SN65HVD73DGS     | ACTIVE | VSSOP        | DGS                | 10   | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD73                    | Sample  |
| SN65HVD73DGSR    | ACTIVE | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD73                    | Sample  |
| SN65HVD73DR      | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | HVD73                   | Samples |
| SN65HVD74D       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | HVD74                   | Sample  |
| SN65HVD74DGK     | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD74                    | Sample  |
| SN65HVD74DGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM  | -40 to 125   | VD74                    | Sample  |
| SN65HVD74DR      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-1-260C-UNLIM  | -40 to 125   | HVD74                   | Sample  |
| SN65HVD76D       | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU               | Level-2-260C-1 YEAR | -40 to 125   | HVD76                   | Sample  |



## PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | _       |    | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | <b>Device Marking</b> | Samples |
|------------------|--------|--------------|---------|----|------|----------------------------|------------------|---------------------|--------------|-----------------------|---------|
|                  | (1)    |              | Drawing |    | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)                 |         |
| SN65HVD76DGS     | ACTIVE | VSSOP        | DGS     | 10 | 80   | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-1-260C-UNLIM  | -40 to 125   | VD76                  | Samples |
| SN65HVD76DGSR    | ACTIVE | VSSOP        | DGS     | 10 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 125   | VD76                  | Samples |
| SN65HVD76DR      | ACTIVE | SOIC         | D       | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | HVD76                 | Samples |
| SN65HVD77D       | ACTIVE | SOIC         | D       | 8  | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | HVD77                 | Samples |
| SN65HVD77DGK     | ACTIVE | VSSOP        | DGK     | 8  | 80   | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-1-260C-UNLIM  | -40 to 125   | VD77                  | Samples |
| SN65HVD77DGKR    | ACTIVE | VSSOP        | DGK     | 8  | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-1-260C-UNLIM  | -40 to 125   | VD77                  | Samples |
| SN65HVD77DR      | ACTIVE | SOIC         | D       | 8  | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | HVD77                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jul-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD70DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD70DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65HVD71DGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD71DR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD73DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD74DGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD74DR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD76DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD76DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65HVD77DGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD77DR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Jul-2020



\*All dimensions are nominal

| All ullilensions are norminal |              |                 |      |      |             |            |             |
|-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65HVD70DGSR                 | VSSOP        | DGS             | 10   | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD70DR                   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN65HVD71DGKR                 | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD71DR                   | SOIC         | D               | 8    | 2500 | 533.4       | 186.0      | 36.0        |
| SN65HVD73DGSR                 | VSSOP        | DGS             | 10   | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD74DGKR                 | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD74DR                   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65HVD76DGSR                 | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| SN65HVD76DR                   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN65HVD77DGKR                 | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD77DR                   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated