











#### MSP430FR2355, MSP430FR2353, MSP430FR2155, MSP430FR2153

SLASEC4B-MAY 2018-REVISED JULY 2018

# MSP430FR235x, MSP430FR215x Mixed-Signal Microcontrollers

#### **Device Overview**

#### 1.1 **Features**

- Embedded Microcontroller
  - 16-Bit RISC Architecture up to 24 MHz
  - Extended Temperature: –40°C to 105°C
  - Wide Supply Voltage Range From 3.6 V Down to 1.8 V (Operational Voltage is Restricted by SVS Levels. See V<sub>SVSH</sub> and V<sub>SVSH</sub> in *PMM*, SVS and BOR.)
- Optimized Low-Power Modes (at 3 V)
  - Active Mode: 142 µA/MHz
  - Standby:
    - LPM3 With 32768-Hz Crystal: 1.43 µA (With SVS Enabled)
    - LPM3.5 With 32768-Hz Crystal: 620 nA (With SVS Enabled)
  - Shutdown (LPM4.5): 42 nA (With SVS Disabled)
- Low-Power Ferroelectric RAM (FRAM)
  - Up to 32KB of Nonvolatile Memory
  - Built-In Error Correction Code (ECC)
  - Configurable Write Protection
  - Unified Memory of Program, Constants, and
  - 10<sup>15</sup> Write Cycle Endurance
  - Radiation Resistant and Nonmagnetic
- Ease of Use
  - 20KB ROM Library Includes Driver Libraries and **FFT Libraries**
- High-Performance Analog
  - One 12-Channel 12-Bit Analog-to-Digital Converter (ADC)
    - Internal Shared Reference (1.5, 2.0, or 2.5 V)
    - Sample-and-Hold 200 ksps
  - Two Enhanced Comparators (eCOMP)
    - Integrated 6-Bit Digital-to-Analog Converter (DAC) as Reference Voltage
    - Programmable Hysteresis
    - Configurable High-Power and Low-Power
    - One With Fast 100-ns Response Time
    - One With 1-µs Response Time With 1.5-µA Low Power
  - Four Smart Analog Combo (SAC-L3) (MSP430FR235x Devices Only)
    - Supports General-Purpose Operational Amplifier (OA)
    - Rail-to-Rail Input and Output
    - Multiple Input Selections

- Configurable High-Power and Low-Power Modes
- Configurable PGA Mode Supports
  - Noninverting Mode: x1, x2, x3, x5, x9, ×17, ×26, ×33
  - Inverting Mode: x1, x2, x4, x8, x16, x25,
- Built-in 12-Bit Reference DAC for Offset and Bias Settings
- 12-Bit Voltage DAC Mode With Optional References
- Intelligent Digital Peripherals
  - Three 16-Bit Timers With Three Capture/Compare Registers Each (Timer\_B3)
  - One 16-Bit Timer With Seven Capture/Compare Registers Each (Timer\_B7)
  - One 16-Bit Counter-Only Real-Time Clock Counter (RTC)
  - 16-Bit Cyclic Redundancy Checker (CRC)
  - Interrupt Compare Controller (ICC) Enabling Nested Hardware Interrupts
  - 32-Bit Hardware Multiplier (MPY32)
  - Manchester Codec (MFM)
- **Enhanced Serial Communications** 
  - Two Enhanced USCI A (eUSCI A) Modules Support UART, IrDA, and SPI
  - Two Enhanced USCI B (eUSCI B) Modules Support SPI and I<sup>2</sup>C
- Clock System (CS)
  - On-Chip 32-kHz RC Oscillator (REFO)
  - On-Chip 24-MHz Digitally Controlled Oscillator (DCO) With Frequency Locked Loop (FLL)
    - ±1% Accuracy With On-Chip Reference at Room Temperature
  - On-Chip Very Low-Frequency 10-kHz Oscillator (VLO)
  - On-Chip High-Frequency Modulation Oscillator (MODOSC)
  - External 32-kHz Crystal Oscillator (LFXT)
  - External High-Frequency Crystal Oscillator up to 24 MHz (HFXT)
  - Programmable MCLK Prescaler of 1 to 128
  - SMCLK Derived From MCLK With Programmable Prescaler of 1, 2, 4, or 8



- General Input/Output and Pin Functionality
  - 44 I/Os on 48-Pin Package
  - 32 Interrupt Pins (P1, P2, P3, and P4) Can Wake MCU From LPMs
- Development Tools and Software (Also See Tools and Software)
  - LaunchPad<sup>™</sup> Development Kit (MSP-EXP430FR2355)
  - Target Development Board (MSP-TS43048PT)
  - Free Professional Development Environments
- Family Members (Also See Device Comparison)
  - MSP430FR2355: 32KB of Program FRAM + 512 Bytes of Data FRAM + 4KB of RAM

#### 1.2 Applications

- · Smoke and Heat Detectors
- Sensor Transmitters
- · Circuit Breakers
- Sensor Signal Conditioning

- MSP430FR2353: 16KB of Program FRAM + 512 Bytes of Data FRAM + 2KB of RAM
- MSP430FR2155: 32KB of Program FRAM + 512 Bytes of Data FRAM + 4KB of RAM
- MSP430FR2153: 16KB of Program FRAM + 512 Bytes of Data FRAM + 2KB of RAM
- Package Options
  - 48-Pin: LQFP (PT)
  - 40-Pin: VQFN (RHA)
  - 38-Pin: TSSOP (DBT)
- For Complete Module Descriptions, See the MSP430FR4xx and MSP430FR2xx Family User's Guide
- Wired Industrial Communications
- Optical Modules
- Battery Pack Management
- Toll Tags

# 1.3 Description

MSP430FR215x and MSP430FR235x microcontrollers (MCUs) are part of the MSP430<sup>™</sup> MCU value line portfolio of ultra-low-power low-cost devices for sensing and measurement applications. MSP430FR235x MCUs integrate four configurable signal-chain modules called smart analog combos, each of which can be used as a 12-bit DAC or a configurable programmable-gain Op-Amp to meet the specific needs of a system while reducing the BOM and PCB size. The device also includes a 12-bit SAR ADC and two comparators. The MSP430FR215x and MSP430FR235x MCUs all support an extended temperature range from −40° up to 105°C, so higher temperature industrial applications can benefit from the devices' FRAM data-logging capabilities. The extended temperature range allows developers to meet requirements of applications such as smoke detectors, sensor transmitters, and circuit breakers.

The MSP430FR215x and MSP430FR235x MCUs feature a powerful 16-bit RISC CPU, 16-bit registers, and a constant generator that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows the device to wake up from low-power modes to active mode typically in less than 10 µs.

The MSP430 ultra-low-power (ULP) FRAM microcontroller platform combines uniquely embedded FRAM and a holistic ultra-low-power system architecture, allowing system designers to increase performance while lowering energy consumption. FRAM technology combines the low-energy fast writes, flexibility, and endurance of RAM with the nonvolatile behavior of flash.

MSP430FR215x and MSP430FR235x MCUs are supported by an extensive hardware and software ecosystem with reference designs and code examples to get your design started quickly. Development kits include the MSP-EXP430FR2355 LaunchPad<sup>™</sup> development kit and the MSP-TS430PT48 48-pin target development board. TI also provides free MSP430Ware<sup>™</sup> software, which is available as a component of Code Composer Studio<sup>™</sup> IDE desktop and cloud versions within TI Resource Explorer. The MSP430 MCUs are also supported by extensive online collateral, training, and online support through the E2E<sup>™</sup> Community Forum.

### Device Information<sup>(1)</sup>

| PART NUMBER      | OPERATING<br>TEMPERATURE | PACKAGE    | BODY SIZE(2)        |  |  |
|------------------|--------------------------|------------|---------------------|--|--|
| MSP430FR2355TPT  |                          |            |                     |  |  |
| MSP430FR2353TPT  | –40°C to 105°C           | LOED (49)  | 7 mm × 7 mm         |  |  |
| MSP430FR2155TPT  | -40 C to 105 C           | LQFP (48)  | 7 111111 × 7 111111 |  |  |
| MSP430FR2153TPT  |                          |            |                     |  |  |
| MSP430FR2355TRHA |                          |            | 6 mm × 6 mm         |  |  |
| MSP430FR2353TRHA | –40°C to 105°C           | \/OFN (40) |                     |  |  |
| MSP430FR2155TRHA | -40°C to 105°C           | VQFN (40)  |                     |  |  |
| MSP430FR2153TRHA |                          |            |                     |  |  |
| MSP430FR2355TDBT |                          |            |                     |  |  |
| MSP430FR2353TDBT | –40°C to 105°C           | TCCOD (20) | 0.7                 |  |  |
| MSP430FR2155TDBT | -40°C 10°105°C           | TSSOP (38) | 9.7 mm × 4.4 mm     |  |  |
| MSP430FR2153TDBT |                          |            |                     |  |  |

- (1) For the most current part, package, and ordering information, see the *Package Option Addendum* in Section 9, or see the TI web site at www.ti.com.
- (2) The sizes shown here are approximations. For the package dimensions with tolerances, see the Mechanical Data in Section 9.

#### CAUTION

System-level ESD protection must be applied in compliance with the device-level ESD specification to prevent electrical overstress or disturbing of data or code memory. See  $MSP430^{TM}$  System-Level ESD Considerations for more information.

### 1.4 Functional Block Diagrams

Figure 1-1 shows the MSP430FR235x functional block diagram.

Figure 1-2 shows the MSP430FR215x functional block diagram.



Figure 1-1. MSP430FR235x Functional Block Diagram



Figure 1-2. MSP430FR215x Functional Block Diagram

- The MCU has one main power pair of DVCC and DVSS pins that supplies digital and analog modules. Recommended bypass and decoupling capacitors are 4.7 μF to 10 μF and 0.1 μF, respectively, with ±5% accuracy.
- P1, P2, P3, and P4 feature the pin-interrupt function and can wake the MCU from all LPMs, including LPM4, LPM3.5, and LPM4.5.
- Each Timer\_B3 has three capture/compare registers. Only CCR1 and CCR2 are externally connected. Timer\_B7 has seven capture/compare registers. Only CCR1 to CCR6 are externally connected. CCR0 registers can be used only for internal period timing and interrupt generation.
- In LPM3.5, the RTC counter and backup memory can be functional while the rest of peripherals are off.



# **Table of Contents**

| 1 | Devi       | ce Overview                                                                                     | 1         |   | 5.13 | Timing and Switching Characteristics      | . 2  |
|---|------------|-------------------------------------------------------------------------------------------------|-----------|---|------|-------------------------------------------|------|
|   | 1.1        | Features                                                                                        | 1         | 6 | Deta | iled Description                          | 5    |
|   | 1.2        | Applications                                                                                    | 2         |   | 6.1  | CPU                                       | . 5  |
|   | 1.3        | Description                                                                                     | 2         |   | 6.2  | Operating Modes                           | . 5  |
|   | 1.4        | Functional Block Diagrams                                                                       | 3         |   | 6.3  | Interrupt Vector Addresses                | . 5  |
| 2 | Revi       | sion History                                                                                    | 5         |   | 6.4  | Memory Organization                       | . 59 |
| 3 | Devi       | ce Comparison                                                                                   | 6         |   | 6.5  | Bootloader (BSL)                          | . 59 |
|   | 3.1        | Related Products                                                                                | 6         |   | 6.6  | JTAG Standard Interface                   | . 60 |
| 4 | Term       | ninal Configuration and Functions                                                               | 7         |   | 6.7  | Spy-Bi-Wire Interface (SBW)               | . 60 |
|   | 4.1        | Pin Diagrams                                                                                    | 7         |   | 6.8  | FRAM                                      | . 60 |
|   | 4.2        | Pin Attributes                                                                                  | 13        |   | 6.9  | Memory Protection                         | . 6  |
|   | 4.3        | Signal Descriptions                                                                             | 17        |   | 6.10 | Peripherals                               | . 6  |
|   | 4.4        | Pin Multiplexing                                                                                | 21        |   | 6.11 | Input/Output Diagrams                     | . 88 |
|   | 4.5        | Buffer Type                                                                                     | 21        |   | 6.12 | Device Descriptors (TLV)                  | 100  |
|   | 4.6        | Connection of Unused Pins                                                                       | 21        |   | 6.13 | Identification                            | 102  |
| 5 | Spec       | cifications                                                                                     | 22        | 7 | Appl | lications, Implementation, and Layout     | 103  |
|   | 5.1        | Absolute Maximum Ratings                                                                        | 22        |   | 7.1  | Device Connection and Layout Fundamentals | 103  |
|   | 5.2        | ESD Ratings                                                                                     | 22        |   | 7.2  | Peripheral- and Interface-Specific Design |      |
|   | 5.3        | Recommended Operating Conditions                                                                | 22        |   |      | Information                               | 10   |
|   | 5.4        | Active Mode Supply Current Into V <sub>CC</sub> Excluding                                       |           |   | 7.3  | ROM Libraries                             | 10   |
|   |            | External Current                                                                                | <u>23</u> |   | 7.4  | Typical Applications                      | 10   |
|   | 5.5        | Active Mode Supply Current Per MHz                                                              | <u>23</u> | 8 | Devi | ce and Documentation Support              | 10   |
|   | 5.6        | Low-Power Mode LPM0 Supply Currents Into V <sub>CC</sub>                                        |           |   | 8.1  | Getting Started and Next Steps            | 10   |
|   |            | Excluding External Current                                                                      | <u>23</u> |   | 8.2  | Device Nomenclature                       | 108  |
|   | 5.7        | Low-Power Mode LPM3 and LPM4 Supply Currents (Into V <sub>CC</sub> ) Excluding External Current | 24        |   | 8.3  | Tools and Software                        | 109  |
|   | 5.8        | Production Distribution of LPM3 Supply Currents                                                 | 24        |   | 8.4  | Documentation Support                     | 11   |
|   | 5.6<br>5.9 | Low-Power Mode LPMx.5 Supply Currents (Into                                                     | <u>25</u> |   | 8.5  | Related Links                             | 112  |
|   | 5.5        | V <sub>CC</sub> ) Excluding External Current                                                    | 25        |   | 8.6  | Trademarks                                | 112  |
|   | 5.10       | Production Distribution of LPMx.5 Supply Currents                                               | 26        |   | 8.7  | Electrostatic Discharge Caution           | 112  |
|   | 5.11       | Typical Characteristics - Current Consumption Per                                               | ==        |   | 8.8  | Glossary                                  | 11:  |
|   | - • •      | Module                                                                                          | <u>26</u> | 9 | Mecl | hanical, Packaging, and Orderable         |      |
|   | 5.12       | Thermal Resistance Characteristics                                                              | 26        |   |      | mation                                    | 113  |

# 2 Revision History

| Chan | ges from June 20, 2018 to July 2, 2018             | Page |
|------|----------------------------------------------------|------|
| •    | Updated Section 8.3, Tools and Software            | 109  |
| •    | Added errata in Section 8.4, Documentation Support |      |

www.ti.com

# 3 Device Comparison

Table 3-1 summarizes the features of the available family members.

Table 3-1. Device Comparison<sup>(1)</sup> (2)

| DEVICE          | PROGRAM<br>FRAM | SRAM<br>(Bytes) | TB0, TB1,<br>TB2       | ТВ3                    | eUSCI_A | eUSCI_B | 12-BIT ADC<br>CHANNELS | SAC | есомь | I/Os | PACKAGE        |
|-----------------|-----------------|-----------------|------------------------|------------------------|---------|---------|------------------------|-----|-------|------|----------------|
| MSP430FR2355PT  | 32KB + 512B     | 4096            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 12                     | 4   | 2     | 44   | 48 PT (LQFP)   |
| MSP430FR2353PT  | 16KB + 512B     | 2048            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 12                     | 4   | 2     | 44   | 48 PT (LQFP)   |
| MSP430FR2355RHA | 32KB + 512B     | 4096            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | 4   | 2     | 36   | 40 RHA (VQFN)  |
| MSP430FR2353RHA | 16KB + 512B     | 2048            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | 4   | 2     | 36   | 40 RHA (VQFN)  |
| MSP430FR2355DBT | 32KB + 512B     | 4096            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | 4   | 2     | 34   | 38 DBT (TSSOP) |
| MSP430FR2353DBT | 16KB + 512B     | 2048            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | 4   | 2     | 34   | 38 DBT (TSSOP) |
| MSP430FR2155PT  | 32KB + 512B     | 4096            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 12                     | -   | 2     | 44   | 48 PT (LQFP)   |
| MSP430FR2153PT  | 16KB + 512B     | 2048            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 12                     | -   | 2     | 44   | 48 PT (LQFP)   |
| MSP430FR2155RHA | 32KB + 512B     | 4096            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | -   | 2     | 36   | 40 RHA (VQFN)  |
| MSP430FR2153RHA | 16KB + 512B     | 2048            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | -   | 2     | 36   | 40 RHA (VQFN)  |
| MSP430FR2155DBT | 32KB + 512B     | 4096            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | -   | 2     | 34   | 38 DBT (TSSOP) |
| MSP430FR2153DBT | 16KB + 512B     | 2048            | 3 × CCR <sup>(3)</sup> | 7 × CCR <sup>(3)</sup> | 2       | 2       | 10                     | -   | 2     | 34   | 38 DBT (TSSOP) |

<sup>(1)</sup> For the most current device, package, and ordering information, see the *Package Option Addendum* in Section 9, or see the TI web site at www.ti.com.

#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

TI 16-bit and 32-bit Microcontrollers High-performance, low-power solutions to enable the autonomous future

Products for MSP430 Ultra-Low-Power Sensing and Measurement Microcontrollers One platform. One ecosystem. Endless possibilities.

Products for MSP430 Value Line Microcontrollers Low-cost, ultra-low-power MCUs for simple sensing and measurement applications

Companion Products for MSP430FR2355 Review products that are frequently purchased or used with this product.

Reference Designs for MSP430FR2355 The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.

<sup>(2)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/packaging.

<sup>(3)</sup> A CCR register is a configurable register that provides internal and external capture or compare inputs, or internal and external PWM outputs. Not all CCR channels are package specific. See the definition in Section 4.



# 4 Terminal Configuration and Functions

### 4.1 Pin Diagrams

Figure 4-1 shows the pinout of the 48-pin PT package for the MSP430FR235x MCUs.



Figure 4-1. 48-Pin PT (LQFP) (Top View) - MSP430FR235x

Figure 4-2 shows the pinout of the 40-pin RHA package for the MSP430FR235x MCUs.



Figure 4-2. 40-Pin RHA (VQFN) (Top View) - MSP430FR235x

www.ti.com

Figure 4-3 shows the pinout of the 38-pin DBT package for the MSP430FR235x MCUs.



Figure 4-3. 38-Pin DBT (TSSOP) (Top View) - MSP430FR235x

Figure 4-4 shows the pinout of the 48-pin PT package for the MSP430FR215x MCUs.



Figure 4-4. 48-Pin PT (LQFP) (Top View) - MSP430FR215x

Figure 4-5 shows the pinout of the 40-pin RHA package for the MSP430FR215x MCUs.



Figure 4-5. 40-Pin RHA (VQFN) (Top View) - MSP430FR215x

Figure 4-6 shows the pinout of the 38-pin DBT package for the MSP430FR215x MCUs.



Figure 4-6. 38-Pin DBT (TSSOP) (Top View) - MSP430FR215x



#### 4.2 **Pin Attributes**

Table 4-1 lists the attributes of all pins.

Table 4-1. Pin Attributes

| F  | IN NUMBE | R   | (1) (2)                        | SIGNAL              | (4)                        |              | RESET STATE              |
|----|----------|-----|--------------------------------|---------------------|----------------------------|--------------|--------------------------|
| PT | RHA      | DBT | SIGNAL NAME <sup>(1)</sup> (2) | TYPE <sup>(3)</sup> | BUFFER TYPE <sup>(4)</sup> | POWER SOURCE | AFTER BOR <sup>(5)</sup> |
|    |          |     | P1.2 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
|    |          |     | UCB0SIMO                       | I/O                 | LVCMOS                     | DVCC         | _                        |
|    |          |     | UCB0SDA                        | I/O                 | LVCMOS                     | DVCC         | _                        |
| 1  | 40       | 5   | TB0TRG                         | I                   | LVCMOS                     | DVCC         | -                        |
|    |          |     | OA0- <sup>(6)</sup>            | 1                   | Analog                     | DVCC         | -                        |
|    |          |     | A2                             | 1                   | Analog                     | DVCC         | -                        |
|    |          |     | Veref-                         | 1                   | Analog                     | DVCC         | -                        |
|    |          |     | P1.1 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
|    |          |     | UCB0CLK                        | I/O                 | LVCMOS                     | DVCC         | -                        |
| 2  | 1        | 6   | ACLK                           | 0                   | LVCMOS                     | DVCC         | -                        |
|    | 1        | 0   | OA0O <sup>(6)</sup>            | 0                   | Analog                     | DVCC         | _                        |
|    |          |     | COMP0_1                        | 1                   | Analog                     | DVCC         | -                        |
|    |          |     | A1                             | 1                   | Analog                     | DVCC         | _                        |
|    |          |     | P1.0 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
|    |          |     | UCB0STE                        | I/O                 | LVCMOS                     | DVCC         | _                        |
| 3  | 2        | 7   | SMCLK                          | 0                   | LVCMOS                     | DVCC         | _                        |
| 3  |          | ,   | COMP0_0                        | 1                   | Analog                     | DVCC         | _                        |
|    |          |     | A0                             | I                   | Analog                     | DVCC         |                          |
|    |          |     | Veref+                         | I                   | Analog                     | DVCC         | _                        |
| 4  | 3        | 8   | TEST (RD)                      | I                   | LVCMOS                     | DVCC         | OFF                      |
|    | 3        | O   | SBWTCK                         | I                   | LVCMOS                     | DVCC         |                          |
|    |          |     | RST (RD)                       | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 5  | 4        | 9   | NMI                            | I                   | LVCMOS                     | DVCC         | _                        |
|    |          |     | SBWTDIO                        | I/O                 | LVCMOS                     | DVCC         | _                        |
| 6  | 5        | 10  | DVCC                           | Р                   | Power                      | DVCC         | N/A                      |
| 7  | 6        | 11  | DVSS                           | Р                   | Power                      | DVCC         | N/A                      |
|    |          |     | P2.7 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 8  | 7        | 12  | TB0CLK                         | I                   | LVCMOS                     | DVCC         | -                        |
|    |          |     | XIN                            | I                   | LVCMOS                     | DVCC         | -                        |
|    |          |     | P2.6 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 9  | 8        | 13  | MCLK                           | 0                   | LVCMOS                     | DVCC         | -                        |
|    |          |     | XOUT                           | 0                   | LVCMOS                     | DVCC         | -                        |
| 10 | 9        | 14  | P2.5 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
|    |          | 17  | COMP1.0                        | I                   | Analog                     | DVCC         | -                        |
| 11 | 10       | 15  | P2.4 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 11 |          | 15  | COMP1.1                        | 1                   | Analog                     | DVCC         | _                        |

Signals names with (RD) denote the reset default pin name.

To determine the pin mux encodings for each pin, see Section 6.11.

Signal Types: I = Input, O = Output, I/O = Input or Output. Buffer Types: LVCMOS, Analog, or Power (3)

Reset States:

OFF = High-impedance input with pullup or pulldown disabled (if available) N/A = Not applicable

MSP430FR235x devices only

www.ti.com

Table 4-1. Pin Attributes (continued)

| F   | PIN NUMBE | R   | 2.2(1) (2)                     | SIGNAL              |                            |              | RESET STATE              |
|-----|-----------|-----|--------------------------------|---------------------|----------------------------|--------------|--------------------------|
| PT  | RHA       | DBT | SIGNAL NAME <sup>(1)</sup> (2) | TYPE <sup>(3)</sup> | BUFFER TYPE <sup>(4)</sup> | POWER SOURCE | AFTER BOR <sup>(5)</sup> |
|     |           |     | P4.7 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 12  | 11        | 16  | UCB1SOMI                       | I/O                 | LVCMOS                     | DVCC         | _                        |
|     |           |     | UCB1SCL                        | I/O                 | LVCMOS                     | DVCC         | -                        |
|     |           |     | P4.6 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 13  | 12        | 17  | UCB1SIMO                       | I/O                 | LVCMOS                     | DVCC         | -                        |
|     |           |     | UCB1SDA                        | I/O                 | LVCMOS                     | DVCC         | -                        |
| 1.1 | 40        | 10  | P4.5 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 14  | 13        | 18  | UCB1CLK                        | I/O                 | LVCMOS                     | DVCC         | -                        |
| 15  | 14        | 10  | P4.4 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 15  | 14        | 19  | UCB1STE                        | I/O                 | LVCMOS                     | DVCC         | -                        |
| 4.0 |           |     | P6.6 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 16  | _         | _   | TB3CLK                         | I                   | LVCMOS                     | DVCC         | _                        |
| 47  |           |     | P6.5 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 17  | _         | _   | TB3.6                          | I/O                 | LVCMOS                     | DVCC         | _                        |
| 40  |           |     | P6.4 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 18  | _         | _   | TB3.5                          | I/O                 | LVCMOS                     | DVCC         | _                        |
| 40  |           |     | P6.3 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 19  | _         | -   | TB3.4                          | I/O                 | LVCMOS                     | DVCC         | _                        |
| 00  |           |     | P6.2 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 20  | _         | _   | TB3.3                          | I/O                 | LVCMOS                     | DVCC         | _                        |
| 0.4 | 4.5       |     | P6.1 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 21  | 15        | -   | TB3.2                          | I/O                 | LVCMOS                     | DVCC         | _                        |
| 00  | 4.0       |     | P6.0 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 22  | 16        | _   | TB3.1                          | I/O                 | LVCMOS                     | DVCC         | _                        |
|     |           |     | P4.3 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 00  | 47        | 00  | UCA1TXD                        | 0                   | LVCMOS                     | DVCC         | _                        |
| 23  | 17        | 20  | UCA1SIMO                       | I/O                 | LVCMOS                     | DVCC         | _                        |
|     |           |     | UCA1TXD                        | 0                   | LVCMOS                     | DVCC         | _                        |
|     |           |     | P4.2 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 0.4 | 4.0       | 0.4 | UCA1RXD                        | I                   | LVCMOS                     | DVCC         | _                        |
| 24  | 18        | 21  | UCA1SOMI                       | I/O                 | LVCMOS                     | DVCC         | _                        |
|     |           |     | UCA1RXD                        | I                   | LVCMOS                     | DVCC         | _                        |
| 0.5 | 40        | 00  | P4.1 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 25  | 19        | 22  | UCA1CLK                        | I/O                 | LVCMOS                     | DVCC         | _                        |
|     |           |     | P4.0 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 60  | 60        | 60  | UCA1STE                        | I/O                 | LVCMOS                     | DVCC         | -                        |
| 26  | 20        | 23  | ISOTXD                         | 0                   | LVCMOS                     | DVCC         | -                        |
|     |           |     | ISORXD                         | I                   | LVCMOS                     | DVCC         | -                        |
| 67  | 6.1       | 6.4 | P2.3 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 27  | 21        | 24  | TB1TRG                         | I                   | LVCMOS                     | DVCC         | -                        |
|     | 6.5       | 6-  | P2.2 (RD)                      | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 28  | 22        | 25  | TB1CLK                         | I                   | LVCMOS                     | DVCC         | _                        |
|     |           |     | P2.1(RD)                       | I/O                 | LVCMOS                     | DVCC         | OFF                      |
| 29  | 23        | 26  | TB1.2                          | I/O                 | LVCMOS                     | DVCC         | _                        |
|     |           |     | COMP1.O                        | 0                   | LVCMOS                     | DVCC         | _                        |



Table 4-1. Pin Attributes (continued)

| F  | IN NUMBE | R        | SIGNAL NAME <sup>(1)</sup> (2) | SIGNAL              | BUFFER TYPE(4) | POWER SOURCE | RESET STATE              |     |
|----|----------|----------|--------------------------------|---------------------|----------------|--------------|--------------------------|-----|
| PT | RHA      | DBT      | SIGNAL NAME ( / ( /            | TYPE <sup>(3)</sup> | BUFFER TIPE    | POWER SOURCE | AFTER BOR <sup>(5)</sup> |     |
|    |          |          | P2.0 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 30 | 24       | 27       | TB1.1                          | I/O                 | LVCMOS         | DVCC         | -                        |     |
|    |          |          | COMP0.O                        | 0                   | LVCMOS         | DVCC         | _                        |     |
|    |          |          | P1.7 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
|    |          |          | UCA0TXD                        | 0                   | LVCMOS         | DVCC         | _                        |     |
|    | 1 25     |          | UCA0SIMO                       | I/O                 | LVCMOS         | DVCC         | _                        |     |
| 31 |          | 28       | TB0.2                          | I/O                 | LVCMOS         | DVCC         | _                        |     |
| 31 | 25       | 20       | TDO                            | 0                   | LVCMOS         | DVCC         | _                        |     |
|    |          |          | OA1+ <sup>(6)</sup>            | 1                   | Analog         | DVCC         | -                        |     |
|    |          |          | A7                             | 1                   | Analog         | DVCC         | _                        |     |
|    |          |          | VREF+                          | 0                   | Analog         | DVCC         | -                        |     |
|    |          |          | P1.6 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
|    |          |          | UCA0RXD                        | 1                   | LVCMOS         | DVCC         | -                        |     |
|    |          |          | UCA0SOMI                       | I/O                 | LVCMOS         | DVCC         | -                        |     |
| 20 | 00       | 20       | TB0.1                          | I/O                 | LVCMOS         | DVCC         | -                        |     |
| 32 | 26       | 29       | TDI                            | I                   | LVCMOS         | DVCC         | _                        |     |
|    |          |          | TCLK                           | I                   | LVCMOS         | DVCC         | _                        |     |
|    |          |          | OA1- <sup>(6)</sup>            | I                   | Analog         | DVCC         | _                        |     |
|    |          |          | A6                             | I                   | Analog         | DVCC         | -                        |     |
|    |          |          | P1.5 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
|    |          |          | UCA0CLK                        | I/O                 | LVCMOS         | DVCC         | -                        |     |
| 33 | 27       | 30       | TMS                            | 1                   | LVCMOS         | DVCC         | -                        |     |
|    |          |          | OA1O <sup>(6)</sup>            | 0                   | Analog         | DVCC         | =                        |     |
|    |          |          | A5                             | I                   | Analog         | DVCC         | _                        |     |
|    |          | 31       | P1.4 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 24 | 00       |          | UCA0STE                        | I/O                 | LVCMOS         | DVCC         | -                        |     |
| 34 | 28       |          | TCK                            | I                   | LVCMOS         | DVCC         | -                        |     |
|    |          |          | A4                             | 1                   | Analog         | DVCC         | -                        |     |
| 35 | 05 00    | 35 29 32 | 22                             | P3.7 (RD)           | I/O            | LVCMOS       | DVCC                     | OFF |
| 35 | 29       | 32       | OA3+ <sup>(6)</sup>            | 1                   | Analog         | DVCC         | -                        |     |
| 26 | 20       | 33       | P3.6 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 36 | 30       | 33       | OA3- <sup>(6)</sup>            | I                   | Analog         | DVCC         | -                        |     |
| 27 | 24       | 24       | P3.5 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 37 | 31       | 34       | OA3O <sup>(6)</sup>            | 0                   | Analog         | DVCC         | -                        |     |
| 20 | 22       | 25       | P3.4 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 38 | 32       | 35       | SMCLK                          | 0                   | LVCMOS         | DVCC         | -                        |     |
| 39 | -        | -        | P5.4 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
|    |          |          | P5.3 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 40 | -        | _        | TB2TRG                         | I                   | LVCMOS         | DVCC         | -                        |     |
|    |          |          | A11                            | I                   | Analog         | DVCC         | _                        |     |
|    |          |          | P5.2 (RD)                      | I/O                 | LVCMOS         | DVCC         | OFF                      |     |
| 41 | -        | _        | TB2CLK                         | I                   | LVCMOS         | DVCC         | _                        |     |
|    |          |          | A10                            | I                   | Analog         | DVCC         | -                        |     |



# Table 4-1. Pin Attributes (continued)

| P  | IN NUMBE | R   | SIGNAL NAME <sup>(1)</sup> (2) | SIGNAL              | BUFFER TYPE(4)      | POWER SOURCE | RESET STATE              |      |   |
|----|----------|-----|--------------------------------|---------------------|---------------------|--------------|--------------------------|------|---|
| PT | RHA      | DBT | SIGNAL NAME                    | TYPE <sup>(3)</sup> | BUFFER ITPE         | POWER SOURCE | AFTER BOR <sup>(5)</sup> |      |   |
|    |          |     | P5.1 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
| 42 | 33       | 36  | TB2.2                          | I/O                 | LVCMOS              | DVCC         | -                        |      |   |
| 42 | 33       | 30  | MFM.TX                         | 0                   | LVCMOS              | DVCC         | -                        |      |   |
|    |          |     | A9                             | 1                   | Analog              | DVCC         | -                        |      |   |
|    |          |     | P5.0 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
| 40 | 24       | 27  | TB2.1                          | I/O                 | LVCMOS              | DVCC         | -                        |      |   |
| 43 | 34       | 37  | MFM.RX                         | I                   | LVCMOS              | DVCC         | -                        |      |   |
|    |          |     | A8                             | I                   | Analog              | DVCC         | -                        |      |   |
| 44 | 35       | 38  | P3.3 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
| 44 | 35       | 38  | OA2+ <sup>(6)</sup>            | I                   | Analog              | DVCC         | -                        |      |   |
| 45 | 20       | 4   | P3.2 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
| 45 | 36       | 1   | OA2- <sup>(6)</sup>            | I                   | Analog              | DVCC         | -                        |      |   |
| 40 | 0.7      | 2   | P3.1 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
| 46 | 37       | 2   | OA2O <sup>(6)</sup>            | 0                   | Analog              | DVCC         | -                        |      |   |
| 47 | 38       | 3   | P3.0 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
| 47 | 36       | 3   | MCLK                           | 0                   | LVCMOS              | DVCC         | -                        |      |   |
|    |          |     | P1.3 (RD)                      | I/O                 | LVCMOS              | DVCC         | OFF                      |      |   |
|    |          |     | UCB0SOMI                       | I/O                 | LVCMOS              | DVCC         | -                        |      |   |
| 48 | 39       | 4   | UCB0SCL                        | I/O                 | LVCMOS              | DVCC         | -                        |      |   |
|    |          |     |                                |                     | OA0+ <sup>(6)</sup> | I            | Analog                   | DVCC | - |
|    |          |     | A3                             | I                   | Analog              | DVCC         | -                        |      |   |

www ti com

# 4.3 Signal Descriptions

Table 4-2 describes the signals for all device variants and package options.

**Table 4-2. Signal Descriptions** 

|                     |             | PIN | NUMBE | R <sup>(1)</sup> | PIN              |                                        |
|---------------------|-------------|-----|-------|------------------|------------------|----------------------------------------|
| FUNCTION            | SIGNAL NAME | PT  | RHA   | DBT              | TYPE             | DESCRIPTION                            |
|                     | A0          | 3   | 2     | 7                | I                | Analog input A0                        |
|                     | A1          | 2   | 1     | 6                | I                | Analog input A1                        |
|                     | A2          | 1   | 40    | 5                | I                | Analog input A2                        |
|                     | A3          | 48  | 39    | 4                | 1                | Analog input A3                        |
|                     | A4          | 34  | 28    | 31               | 1                | Analog input A4                        |
|                     | A5          | 33  | 27    | 30               | I                | Analog input A5                        |
| ADC                 | A6          | 32  | 26    | 29               | I                | Analog input A6                        |
| ADC                 | A7          | 31  | 25    | 28               | I                | Analog input A7                        |
|                     | A8          | 43  | 34    | 37               | I                | Analog input A8                        |
|                     | A9          | 42  | 33    | 36               | I                | Analog input A9                        |
|                     | A10         | 41  | _     | _                | I                | Analog input A10                       |
|                     | A11         | 40  | _     | _                | 1                | Analog input A11                       |
|                     | Veref+      | 3   | 2     | 7                | I                | ADC positive reference                 |
|                     | Veref-      | 1   | 40    | 5                | I                | ADC negative reference                 |
|                     | C0          | 3   | 2     | 7                | I                | Comparator input channel C0            |
| eCOMP0              | C1          | 2   | 1     | 6                | I                | Comparator input channel C1            |
|                     | COUT        | 30  | 24    | 27               | 0                | Comparator output channel COUT         |
|                     | C0          | 10  | 9     | 14               | I                | Comparator input channel C0            |
| eCOMP1              | C1          | 11  | 10    | 15               | I                | Comparator input channel C1            |
|                     | COUT        | 29  | 23    | 26               | 0                | Comparator output channel COUT         |
|                     | OA0+        | 48  | 39    | 4                | I                | SAC0, OA positive input                |
| SAC0 <sup>(2)</sup> | OA0-        | 1   | 40    | 5                | I                | SAC0, OA negative input                |
|                     | OA0O        | 2   | 1     | 6                | 0                | SAC0, OA output                        |
|                     | OA1+        | 31  | 25    | 28               | 1                | SAC1, OA positive input                |
| SAC1 (2)            | OA1-        | 32  | 26    | 29               | I                | SAC1, OA negative input                |
|                     | OA1O        | 33  | 27    | 30               | 0                | SAC1, OA output                        |
|                     | OA2+        | 44  | 35    | 38               | I                | SAC2, OA positive input                |
| SAC2 <sup>(2)</sup> | OA2-        | 45  | 36    | 1                | I                | SAC2, OA negative input                |
|                     | OA2O        | 46  | 37    | 2                | 0                | SAC2, OA output                        |
|                     | OA3+        | 35  | 29    | 32               | I                | SAC3, OA positive input                |
| SAC3 <sup>(2)</sup> | OA3-        | 36  | 30    | 33               | I                | SAC3, OA negative input                |
|                     | OAO         | 37  | 31    | 34               | 0                | SAC3, OA output                        |
|                     | ACLK        | 2   | 1     | 6                | 0                | ACLK output                            |
|                     | MCLK        | 9   | 8     | 13               | 0                | MCLK output                            |
|                     | MCLK        | 47  | 38    | 3                | 0                | MCLK output                            |
| Clock               | SMCLK       | 3   | 2     | 7                | 0                | SMCLK output                           |
|                     | SIVICEN     | 38  | 32    | 35               | 5 O SMCLK output | οινισεις σαιφαί                        |
|                     | XIN         | 8   | 7     | 12               | I                | Input terminal for crystal oscillator  |
| <b>-</b>            | XOUT        | 9   | 8     | 13               | 0                | Output terminal for crystal oscillator |

<sup>(1)</sup> Any pin that is not bonded out in a smaller package must be initialized by software after reset to achieve the lowest leakage current.

<sup>(2)</sup> MSP430FR235x devices only

### **Table 4-2. Signal Descriptions (continued)**

|                |             | PIN | NUMBE | R <sup>(1)</sup> | PIN  |                                                               |  |  |
|----------------|-------------|-----|-------|------------------|------|---------------------------------------------------------------|--|--|
| FUNCTION       | SIGNAL NAME | PT  | RHA   | DBT              | TYPE | DESCRIPTION                                                   |  |  |
|                | SBWTCK      | 4   | 3     | 8                | 1    | Spy-Bi-Wire input clock                                       |  |  |
|                | SBWTDIO     | 5   | 4     | 9                | I/O  | Spy-Bi-Wire data input/output                                 |  |  |
|                | TCK         | 34  | 28    | 31               | ı    | Test clock                                                    |  |  |
|                | TCLK        | 32  | 26    | 29               | ı    | Test clock input                                              |  |  |
| Debug          | TDI         | 32  | 26    | 29               | 1    | Test data input                                               |  |  |
|                | TDO         | 31  | 25    | 28               | 0    | Test data output                                              |  |  |
|                | TMS         | 33  | 27    | 30               | 1    | Test mode select                                              |  |  |
|                | TEST        | 4   | 3     | 8                | I    | Test mode pin – selected digital I/O on JTAG pins             |  |  |
| Country and    | NMI         | 5   | 4     | 9                | I    | Nonmaskable interrupt input                                   |  |  |
| System         | RST         | 5   | 4     | 9                | I/O  | Reset input, active-low                                       |  |  |
|                | DVCC        | 6   | 5     | 10               | Р    | Power supply                                                  |  |  |
| Power          | DVSS        | 7   | 6     | 11               | Р    | Power ground                                                  |  |  |
|                | VREF+       | 31  | 25    | 28               | Р    | Output of positive reference voltage with ground as reference |  |  |
|                | P1.0        | 3   | 2     | 7                | I/O  | General-purpose I/O                                           |  |  |
|                | P1.1        | 2   | 1     | 6                | I/O  | General-purpose I/O                                           |  |  |
|                | P1.2        | 1   | 40    | 5                | I/O  | General-purpose I/O                                           |  |  |
| GPIO, Port 1   | P1.3        | 48  | 39    | 4                | I/O  | General-purpose I/O                                           |  |  |
| GPIO, POIL I   | P1.4        | 34  | 28    | 31               | I/O  | General-purpose I/O (3)                                       |  |  |
|                | P1.5        | 33  | 27    | 30               | I/O  | General-purpose I/O (3)                                       |  |  |
|                | P1.6        | 32  | 26    | 29               | I/O  | General-purpose I/O <sup>(3)</sup>                            |  |  |
|                | P1.7        | 31  | 25    | 28               | I/O  | General-purpose I/O <sup>(3)</sup>                            |  |  |
|                | P2.0        | 30  | 24    | 27               | I/O  | General-purpose I/O                                           |  |  |
|                | P2.1        | 29  | 23    | 26               | I/O  | General-purpose I/O                                           |  |  |
|                | P2.2        | 28  | 22    | 25               | I/O  | General-purpose I/O                                           |  |  |
| GPIO, Port 2   | P2.3        | 27  | 21    | 24               | I/O  | General-purpose I/O                                           |  |  |
| 01 10, 1 011 2 | P2.4        | 11  | 10    | 15               | I/O  | General-purpose I/O                                           |  |  |
|                | P2.5        | 10  | 9     | 14               | I/O  | General-purpose I/O                                           |  |  |
|                | P2.6        | 9   | 8     | 13               | I/O  | General-purpose I/O                                           |  |  |
|                | P2.7        | 8   | 7     | 12               | I/O  | General-purpose I/O                                           |  |  |
|                | P3.0        | 47  | 38    | 3                | I/O  | General-purpose I/O                                           |  |  |
|                | P3.1        | 46  | 37    | 2                | I/O  | General-purpose I/O                                           |  |  |
|                | P3.2        | 45  | 36    | 1                | I/O  | General-purpose I/O                                           |  |  |
| GPIO, Port 3   | P3.3        | 44  | 35    | 38               | I/O  | General-purpose I/O                                           |  |  |
| GEIO, FUIL 3   | P3.4        | 38  | 32    | 35               | I/O  | General-purpose I/O                                           |  |  |
|                | P3.5        | 37  | 31    | 34               | I/O  | General-purpose I/O                                           |  |  |
|                | P3.6        | 36  | 30    | 33               | I/O  | General-purpose I/O                                           |  |  |
|                | P3.7        | 35  | 29    | 32               | I/O  | General-purpose I/O                                           |  |  |

<sup>(3)</sup> Because this pin is multiplexed with the JTAG function, TI recommends disabling the pin interrupt function while in JTAG debug to prevent collisions.



# **Table 4-2. Signal Descriptions (continued)**

|                  | SIGNAL NAME | PIN | NUMBE | R <sup>(1)</sup> | PIN  | DESCRIPTION                                                       |  |  |
|------------------|-------------|-----|-------|------------------|------|-------------------------------------------------------------------|--|--|
| FUNCTION         | SIGNAL NAME | PT  | RHA   | DBT              | TYPE | DESCRIPTION                                                       |  |  |
|                  | P4.0        | 26  | 20    | 23               | I/O  | General-purpose I/O                                               |  |  |
|                  | P4.1        | 25  | 19    | 22               | I/O  | General-purpose I/O                                               |  |  |
|                  | P4.2        | 24  | 18    | 21               | I/O  | General-purpose I/O                                               |  |  |
| GPIO, Port 4     | P4.3        | 23  | 17    | 20               | I/O  | General-purpose I/O                                               |  |  |
| 01 10, 1 011 4   | P4.4        | 15  | 14    | 19               | I/O  | General-purpose I/O                                               |  |  |
|                  | P4.5        | 14  | 13    | 18               | I/O  | General-purpose I/O                                               |  |  |
|                  | P4.6        | 13  | 12    | 17               | I/O  | General-purpose I/O                                               |  |  |
|                  | P4.7        | 12  | 11    | 16               | I/O  | General-purpose I/O                                               |  |  |
|                  | P5.0        | 43  | 34    | 37               | I/O  | General-purpose I/O                                               |  |  |
|                  | P5.1        | 42  | 33    | 36               | I/O  | General-purpose I/O                                               |  |  |
| GPIO, Port 5     | P5.2        | 41  | _     | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | P5.3        | 40  | _     | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | P5.4        | 39  | _     | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | P6.0        | 22  | 16    | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | P6.1        | 21  | 15    | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | P6.2        | 20  | _     | _                | I/O  | General-purpose I/O                                               |  |  |
| GPIO, Port 6     | P6.3        | 19  | -     | -                | I/O  | General-purpose I/O                                               |  |  |
|                  | P6.4        | 18  | -     | -                | I/O  | General-purpose I/O                                               |  |  |
|                  | P6.5        | 17  | _     | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | P6.6        | 16  | _     | _                | I/O  | General-purpose I/O                                               |  |  |
|                  | UCA0TXD     | 31  | 25    | 28               | 0    | eUSCI_A0 UART transmit data                                       |  |  |
| LIADT            | UCA0RXD     | 32  | 26    | 29               | ı    | eUSCI_A0 UART receive data                                        |  |  |
| UART             | UCA1TXD     | 23  | 17    | 20               | 0    | eUSCI_A1 UART transmit data                                       |  |  |
|                  | UCA1RXD     | 24  | 18    | 21               | I    | eUSCI_A1 UART receive data                                        |  |  |
| ISO              | ISOTXD      | 26  | 20    | 23               | 0    | ISO transmit data (the logical AND product of UCA1TXD and TB3.2B) |  |  |
|                  | ISORXD      | 26  | 20    | 23               | I    | ISO receive data (to UCA1RXD and TB3.CCI2B)                       |  |  |
|                  | UCA0STE     | 34  | 28    | 31               | I/O  | eUSCI_A0 SPI slave transmit enable                                |  |  |
|                  | UCA0CLK     | 33  | 27    | 30               | I/O  | eUSCI_A0 SPI clock input/output                                   |  |  |
|                  | UCA0SOMI    | 32  | 26    | 29               | I/O  | eUSCI_A0 SPI slave out/master in                                  |  |  |
|                  | UCA0SIMO    | 31  | 25    | 28               | I/O  | eUSCI_A0 SPI slave in/master out                                  |  |  |
|                  | UCA1STE     | 26  | 20    | 23               | I/O  | eUSCI_A1 SPI slave transmit enable                                |  |  |
|                  | UCA1CLK     | 25  | 19    | 22               | I/O  | eUSCI_A1 SPI clock input/output                                   |  |  |
|                  | UCA1SOMI    | 24  | 18    | 21               | I/O  | eUSCI_A1 SPI slave out/master in                                  |  |  |
| CDI              | UCA1SIMO    | 23  | 17    | 20               | I/O  | eUSCI_A1 SPI slave in/master out                                  |  |  |
| SPI              | UCB0STE     | 3   | 2     | 7                | I/O  | eUSCI_B0 slave transmit enable                                    |  |  |
|                  | UCB0CLK     | 2   | 1     | 6                | I/O  | eUSCI_B0 clock input/output                                       |  |  |
|                  | UCB0SIMO    | 1   | 40    | 5                | I/O  | eUSCI_B0 SPI slave in/master out                                  |  |  |
|                  | UCB0SOMI    | 48  | 39    | 4                | I/O  | eUSCI_B0 SPI slave out/master in                                  |  |  |
|                  | UCB1STE     | 15  | 14    | 19               | I/O  | eUSCI_B1 slave transmit enable                                    |  |  |
|                  | UCB1CLK     | 14  | 13    | 18               | I/O  | eUSCI_B1 clock input/output                                       |  |  |
|                  | UCB1SIMO    | 13  | 12    | 17               | I/O  | eUSCI_B1 SPI slave in/master out                                  |  |  |
|                  | UCB1SOMI    | 12  | 11    | 16               | I/O  | eUSCI_B1 SPI slave out/master in                                  |  |  |
|                  | UCB0SCL     | 48  | 39    | 4                | I/O  | eUSCI_B0 I <sup>2</sup> C clock                                   |  |  |
| I <sup>2</sup> C | UCB0SDA     | 1   | 40    | 5                | I/O  | eUSCI_B0 I <sup>2</sup> C data                                    |  |  |
|                  | UCB1SCL     | 12  | 11    | 16               | I/O  | eUSCI_B1 I <sup>2</sup> C clock                                   |  |  |
|                  | UCB1SDA     | 13  | 12    | 17               | I/O  | eUSCI_B1 I <sup>2</sup> C data                                    |  |  |



# **Table 4-2. Signal Descriptions (continued)**

| FUNCTION | CICNIAL NAME | PIN | NUMBE | R <sup>(1)</sup> | PIN  | DECORIDATION                                               |  |  |  |  |
|----------|--------------|-----|-------|------------------|------|------------------------------------------------------------|--|--|--|--|
| FUNCTION | SIGNAL NAME  | PT  | RHA   | DBT              | TYPE | DESCRIPTION                                                |  |  |  |  |
|          | TB0.1        | 32  | 26    | 29               | I/O  | Timer TB0 CCR1 capture: CCI1A input, compare: Out1 outputs |  |  |  |  |
|          | TB0.2        | 31  | 25    | 28               | I/O  | Timer TB0 CCR2 capture: CCI2A input, compare: Out2 outputs |  |  |  |  |
|          | TB0TRG       | 1   | 40    | 5                | I    | TB0 external trigger input for TB0OUTH                     |  |  |  |  |
|          | TB0CLK       | 8   | 7     | 12               | I    | Timer clock input TBCLK for TB0                            |  |  |  |  |
|          | TB1.1        | 30  | 24    | 27               | I/O  | Timer TB1 CCR1 capture: CCI1A input, compare: Out1 outputs |  |  |  |  |
|          | TB1.2        | 29  | 23    | 26               | I/O  | Timer TB1 CCR2 capture: CCI2A input, compare: Out2 outputs |  |  |  |  |
|          | TB1CLK       | 28  | 22    | 25               | I    | Timer clock input TBCLK for TB1                            |  |  |  |  |
|          | TB1TRG       | 27  | 21    | 24               | I    | TB1 external trigger input for TB1OUTH                     |  |  |  |  |
|          | TB2.1        | 43  | 34    | 37               | I/O  | Timer TB2 CCR1 capture: CCI1A input, compare: Out1 outputs |  |  |  |  |
| Timer_B  | TB2.2        | 42  | 33    | 36               | I/O  | Timer TB2 CCR2 capture: CCI2A input, compare: Out2 outputs |  |  |  |  |
|          | TB2CLK       | 41  | _     | ı                | I    | Timer clock input TBCLK for TB2                            |  |  |  |  |
|          | TB2TRG       | 40  | _     | ı                | I    | TB2 external trigger input for TB2OUTH                     |  |  |  |  |
|          | TB3.1        | 22  | 16    | ı                | I/O  | Timer TB3 CCR1 capture: CCI1A input, compare: Out1 outputs |  |  |  |  |
|          | TB3.2        | 21  | 15    | 1                | I/O  | Timer TB3 CCR2 capture: CCI2A input, compare: Out2 outputs |  |  |  |  |
|          | TB3.3        | 20  | -     | 1                | I/O  | Timer TB3 CCR3 capture: CCI3A input, compare: Out3 outputs |  |  |  |  |
|          | TB3.4        | 19  | _     | ı                | I/O  | Timer TB3 CCR4 capture: CCI4A input, compare: Out4 outputs |  |  |  |  |
|          | TB3.5        | 18  | _     | ı                | I/O  | Timer TB3 CCR5 capture: CCI5A input, compare: Out5 outputs |  |  |  |  |
|          | TB3.6        | 17  | -     | ı                | I/O  | Timer TB3 CCR6 capture: CCI6A input, compare: Out6 outputs |  |  |  |  |
|          | TB3CLK       | 16  | -     | -                | I    | Timer clock input TBCLK for TB3                            |  |  |  |  |
| MFM      | TX           | 42  | 33    | 36               | 0    | Manchester function module transmit                        |  |  |  |  |
| IVICIVI  | RX           | 43  | 34    | 37               | I    | Manchester function module receive                         |  |  |  |  |



#### 4.4 Pin Multiplexing

Pin multiplexing for these devices is controlled by both register settings and operating modes (for example, if the device is in test mode). For details of the settings for each pin and diagrams of the multiplexed ports, see Section 6.11.

# 4.5 Buffer Type

Table 4-3 defines the pin buffer types that are listed in Table 4-1.

#### Table 4-3. Buffer Type

| BUFFER TYPE<br>(STANDARD) | NOMINAL<br>VOLTAGE | HYSTERESIS       | PU OR PD     | NOMINAL<br>PU OR PD<br>STRENGTH<br>(μA) | OUTPUT DRIVE<br>STRENGTH<br>(mA) | OTHER<br>CHARACTERISTICS                         |
|---------------------------|--------------------|------------------|--------------|-----------------------------------------|----------------------------------|--------------------------------------------------|
| LVCMOS                    | 3.0 V              | Y <sup>(1)</sup> | Programmable | See<br>Section 5.13.5                   | See<br>Section 5.13.5            |                                                  |
| Analog                    | 3.0 V              | N                | N/A          | N/A                                     | N/A                              | See the analog modules in Section 5 for details. |
| Power (DVCC)              | 3.0 V              | N                | N/A          | N/A                                     | N/A                              | SVS enables hysteresis on DVCC.                  |
| Power (AVCC)              | 3.0 V              | N                | N/A          | N/A                                     | N/A                              |                                                  |

<sup>(1)</sup> Only for input pins

#### 4.6 Connection of Unused Pins

Table 4-4 lists the correct termination of unused pins.

Table 4-4. Connection of Unused Pins<sup>(1)</sup>

| PIN          | POTENTIAL | COMMENT                                                                                 |
|--------------|-----------|-----------------------------------------------------------------------------------------|
| Px.0 to Px.7 | Open      | Set to port function, output direction (PxDIR.n = 1)                                    |
| RST/NMI      | DVCC      | 47-kΩ pullup or internal pullup selected with 10-nF (or 1.1-nF) pulldown <sup>(2)</sup> |
| TEST         | Open      | This pin always has an internal pulldown enabled.                                       |

<sup>(1)</sup> Any unused pin with a secondary function that is shared with general-purpose I/O should follow the Px.0 to Px.7 unused pin connection guidelines.

<sup>(2)</sup> The pulldown capacitor should not exceed 1.1 nF when using devices with Spy-Bi-Wire interface in Spy-Bi-Wire mode with TI tools like FET interfaces or GANG programmers.



# **Specifications**

#### Absolute Maximum Ratings<sup>(1)</sup> 5.1

over operating free-air temperature range (unless otherwise noted)

| 1                                                    |                 |      |                          |      |
|------------------------------------------------------|-----------------|------|--------------------------|------|
|                                                      | DEVICE<br>GRADE | MIN  | MAX                      | UNIT |
| Voltage applied at DVCC pin to V <sub>SS</sub>       | Т               | -0.3 | 4.1                      | V    |
| Voltage applied to any pin <sup>(2)</sup>            | Т               | -0.3 | $V_{CC}$ + 0.3 4.1 V Max | V    |
| Current across the whole chip including IO currents  | Т               |      | +50                      | mA   |
| Diode current at any device pin                      | Т               |      | ±2                       | mA   |
| Maximum junction temperature, T <sub>J</sub>         | Т               |      | 115                      | °C   |
| Storage temperature, T <sub>stg</sub> <sup>(3)</sup> | Т               | -40  | 125                      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ESD Ratings**

over operating free-air temperature range (unless otherwise noted)

|                    |               |                                                                                | DEVICE<br>GRADE | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-----------------|-------|------|
| \/                 | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | Т               | ±1000 | \/   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | Т               | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±1000 V may actually have higher performance.

#### **Recommended Operating Conditions** 5.3

|                     |                                                           |                                                    | DEVICE<br>GRADE | MIN | NOM | MAX               | UNIT |
|---------------------|-----------------------------------------------------------|----------------------------------------------------|-----------------|-----|-----|-------------------|------|
| V <sub>CC</sub>     | Supply voltage applied at DVCC pin <sup>(1)</sup> (2) (3) |                                                    | Т               | 1.8 |     | 3.6               | V    |
| $V_{SS}$            | Supply voltage applied at DVSS pin                        |                                                    | Т               |     | 0   |                   | V    |
| T <sub>A</sub>      | Operating free-air temperature                            |                                                    | Т               | -40 |     | 105               | °C   |
| TJ                  | Operating junction temperature                            |                                                    | Т               | -40 |     | 115               | °C   |
| C <sub>DVCC</sub>   | Recommended capacitor at DVCC <sup>(4)</sup>              |                                                    | Т               | 4.7 | 10  |                   | μF   |
|                     |                                                           | No FRAM wait states (NWAITSx = 0)                  | Т               | 0   |     | 8                 |      |
| f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency) (3)(5)       | With FRAM wait states (NWAITSx = 1) <sup>(6)</sup> | Т               | 0   |     | 16                | MHz  |
|                     |                                                           | With FRAM wait states (NWAITSx = 2) <sup>(6)</sup> | Т               | 0   |     | 24 <sup>(7)</sup> |      |
| f <sub>ACLK</sub>   | Maximum ACLK frequency                                    |                                                    | Т               |     |     | 40                | kHz  |
| f <sub>SMCLK</sub>  | Maximum SMCLK frequency                                   |                                                    | Т               |     |     | 24 <sup>(7)</sup> | MHz  |

Supply voltage changes faster than 0.2 V/µs can trigger a BOR reset even within the recommended supply voltage range.

All voltages referenced to V<sub>SS</sub>.

Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±250 V may actually have higher performance.

Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.

The minimum supply voltage is defined by the SVS levels. See the SVS threshold parameters in Table 5-1.

A capacitor tolerance of ±20% or better is required.

Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.

Wait states only occur on actual FRAM accesses (that is, on FRAM cache misses). RAM and peripheral accesses are always executed without wait states.

If clock sources such as HF crystals or the DCO with frequencies >24 MHz are used, the clock must be divided in the clock system to comply with this operating condition.



# Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over operating free-air temperature range (unless otherwise noted)(1)

|                              |                              |                    |                 | Frequency (f <sub>MCLK</sub> = f <sub>SMCLK</sub> ) |                                               |                                               |                                                |      |  |  |  |
|------------------------------|------------------------------|--------------------|-----------------|-----------------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|------|--|--|--|
| PARAMETER                    | EXECUTION<br>MEMORY          | TEST<br>CONDITIONS | DEVICE<br>GRADE | 1 MHz<br>0 WAIT<br>STATES<br>(NWAITSx<br>= 0)       | 8 MHz<br>0 WAIT<br>STATES<br>(NWAITSx<br>= 0) | 16 MHz<br>1 WAIT<br>STATE<br>(NWAITSx<br>= 1) | 24 MHz<br>2 WAIT<br>STATES<br>(NWAITSx<br>= 2) | UNIT |  |  |  |
|                              |                              |                    |                 | TYP MAX                                             | TYP MAX                                       | TYP MAX                                       | TYP MAX                                        |      |  |  |  |
|                              |                              | 3.0 V, 25°C        | Т               | 555                                                 | 3084                                          | 3411                                          | 3692                                           |      |  |  |  |
| I <sub>AM, FRAM</sub> (0%)   | FRAM<br>0% cache hit ratio   | 3.0 V, 85°C        | Т               | 575                                                 | 3207                                          | 3519                                          | 3807                                           | μΑ   |  |  |  |
|                              | 070 000110 1111 10110        | 3.0 V, 105°C       | Т               | 583                                                 | 3233                                          | 3545                                          | 3833                                           |      |  |  |  |
|                              |                              | 3.0 V, 25°C        | Т               | 261                                                 | 724                                           | 1245                                          | 1772                                           |      |  |  |  |
| I <sub>AM, FRAM</sub> (100%) | FRAM<br>100% cache hit ratio | 3.0 V, 85°C        | Т               | 272                                                 | 742                                           | 1267                                          | 1800                                           | μA   |  |  |  |
|                              | 100 /0 Gaorie filit fatto    | 3.0 V, 105°C       | Т               | 283                                                 | 753                                           | 1281                                          | 1817                                           | İ    |  |  |  |
| I <sub>AM, RAM</sub> (2)     | RAM                          | 3.0 V, 25°C        | Т               | 285                                                 | 917                                           | 1627                                          | 2355                                           | μA   |  |  |  |

<sup>(1)</sup> All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current. Characterized with program executing typical data

#### 5.5 Active Mode Supply Current Per MHz

 $V_{CC} = 3.0 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER                         | TEST CONDITIONS                                                                                             | DEVICE<br>GRADE | MIN | TYP | MAX | UNIT   |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|--------|
| MHz, execution from FRAM, no wait | (I <sub>AM, 75% cache hit rate</sub> at 8 MHz –<br>I <sub>AM, 75% cache hit rate</sub> at 1 MHz)<br>/ 7 MHz | Т               |     | 142 |     | μΑ/MHz |

<sup>(1)</sup> All peripherals are turned on in default settings.

# 5.6 Low-Power Mode LPM0 Supply Currents Into V<sub>cc</sub> Excluding External Current

 $V_{CC}$  = 3.0 V,  $T_A$  = 25°C (unless otherwise noted)<sup>(1)</sup> (2)

|           |                                                   |                 |                 | FREQUENCY (f <sub>SMCLK</sub> ) |     |       |     |        |     |        |     |      |
|-----------|---------------------------------------------------|-----------------|-----------------|---------------------------------|-----|-------|-----|--------|-----|--------|-----|------|
| PARAMETER |                                                   | V <sub>cc</sub> | DEVICE<br>GRADE | 1 MHz                           |     | 8 MHz |     | 16 MHz |     | 24 MHz |     | UNIT |
|           |                                                   |                 |                 | TYP                             | MAX | TYP   | MAX | TYP    | MAX | TYP    | MAX |      |
|           | Low-power mode 0 supply current                   | 2.0 V           | Т               | 199                             |     | 312   |     | 437    |     | 637    |     |      |
| ILPM0     | I <sub>LPM0</sub> Low-power mode o supply current |                 | Т               | 211                             |     | 324   |     | 449    |     | 649    |     | μΑ   |

All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

 $f_{ACLK} = 32768$  Hz,  $f_{MCLK} = f_{SMCLK} = f_{DCO}$  at specified frequency Program and data entirely reside in FRAM. All execution is from FRAM.

<sup>(2)</sup> Program and data reside entirely in RAM. All execution is from RAM. No access to FRAM.

Current for watchdog timer clocked by SMCLK included.

 $f_{ACLK}$  = 32768 Hz,  $f_{MCLK}$  = 0 MHz,  $f_{SMCLK}$  at specified frequency.



#### Low-Power Mode LPM3 and LPM4 Supply Currents (Into V<sub>cc</sub>) Excluding External Current 5.7

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                             |                                                                        | DEVIC      |                 | -40  | °C  | 25°  | С   | 85°  | ,C    | 105°C |       |      |
|-----------------------------|------------------------------------------------------------------------|------------|-----------------|------|-----|------|-----|------|-------|-------|-------|------|
|                             | PARAMETER                                                              | E<br>GRADE | V <sub>cc</sub> | TYP  | MAX | TYP  | MAX | TYP  | MAX   | TYP   | MAX   | UNIT |
| I <sub>LPM3,XT1</sub>       | Low-power mode 3, includes SVS <sup>(2)</sup> (3) (4)                  | Т          | 3.0 V           | 1.21 |     | 1.49 |     | 6.35 | 21.85 | 13.29 | 47.87 | μA   |
| I <sub>LPM3,XT1</sub>       | Low-power mode 3, includes SVS <sup>(2)</sup> (3) (4)                  | Т          | 2.0 V           | 1.18 |     | 1.45 |     | 6.28 |       | 13.17 |       | μA   |
| I <sub>LPM3,VLO</sub>       | Low-power mode 3, VLO, excludes SVS <sup>(5)</sup>                     | Т          | 3.0 V           | 1.01 |     | 1.29 |     | 6.15 | 21.65 | 13.1  | 47.67 | μA   |
| I <sub>LPM3,VLO</sub>       | Low-power mode 3, VLO, excludes SVS <sup>(5)</sup>                     | Т          | 2.0 V           | 0.99 |     | 1.26 |     | 6.09 |       | 12.98 |       | μA   |
| I <sub>LPM3, RTC</sub>      | Low-power mode 3, RTC, excludes SVS <sup>(6)</sup>                     | Т          | 3.0 V           | 1.15 |     | 1.43 |     | 6.29 |       | 13.24 |       | μA   |
| I <sub>LPM3, RTC</sub>      | Low-power mode 3, RTC, excludes SVS <sup>(6)</sup>                     | Т          | 2.0 V           | 1.13 |     | 1.41 |     | 6.23 |       | 13.13 |       | μA   |
| I <sub>LPM4, SVS</sub>      | Low-power mode 4, includes SVS                                         | Т          | 3.0 V           | 0.74 |     | 1.00 |     | 5.83 |       | 12.73 |       | μA   |
| I <sub>LPM4, SVS</sub>      | Low-power mode 4, includes SVS                                         | Т          | 2.0 V           | 0.72 |     | 0.98 |     | 5.77 |       | 12.62 |       | μA   |
| I <sub>LPM4</sub> ,         | Low-power mode 4, excludes SVS                                         | Т          | 3.0 V           | 0.56 |     | 0.82 |     | 5.64 |       | 12.54 |       | μA   |
| I <sub>LPM4</sub> ,         | Low-power mode 4, excludes SVS                                         | Т          | 2.0 V           | 0.55 |     | 0.81 |     | 5.59 |       | 12.45 |       | μA   |
| I <sub>LPM4, RTC, VLO</sub> | Low-power mode 4, RTC is sourced from VLO, excludes SVS <sup>(7)</sup> | Т          | 3.0 V           | 0.66 |     | 0.93 |     | 5.76 |       | 12.67 |       | μA   |
| I <sub>LPM4, RTC, VLO</sub> | Low-power mode 4, RTC is sourced from VLO, excludes SVS <sup>(7)</sup> | Т          | 2.0 V           | 0.66 |     | 0.92 |     | 5.71 |       | 12.58 |       | μA   |
| I <sub>LPM4, RTC, XT1</sub> | Low-power mode 4, RTC is sourced from XT1, excludes SVS <sup>(8)</sup> | Т          | 3.0 V           | 1.06 |     | 1.34 |     | 6.21 |       | 13.15 |       | μA   |
| I <sub>LPM4, RTC, XT1</sub> | Low-power mode 4, RTC is sourced from XT1, excludes SVS <sup>(8)</sup> | Т          | 2.0 V           | 1.05 |     | 1.33 |     | 6.16 |       | 13.05 |       | μA   |

- All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current Not applicable for devices with HF crystal oscillator only.
- Characterized with a Seiko Crystal SC-32S crystal with a load capacitance chosen to closely match the required load.
- Low-power mode 3, includes SVS test conditions:

Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout and SVS included (SVSHE = 1). CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),  $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

- Low-power mode 3, VLO, excludes SVS test conditions:
  - Current for watchdog timer clocked by VLO included. RTC disabled. Current for brownout included. SVS disabled (SVSHE = 0). CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- RTC wakes every second with external 32768-Hz clock as source.
- Low-power mode 4, VLO, excludes SVS test conditions:

Current for RTC clocked by VLO included. RTC disabled. Current for brownout included. SVS disabled (SVSHE = 0). CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

- Low-power mode 4, XT1, excludes SVS test conditions:
  - Current for RTC clocked by XT1 included. RTC disabled. Current for brownout included. SVS disabled (SVSHE = 0).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 



#### 5.8 Production Distribution of LPM3 Supply Currents

3V LPM3 Supply Currents





Figure 5-1. Population vs Low-Power Mode 3 Supply Current, RTC Enabled With 12.5-pF Crystal, SVS Enabled

Figure 5-2. Population vs Low-Power Mode 4 Supply Current, RTC Enabled With 12.5-pF Crystal, SVS Disabled

### 5.9 Low-Power Mode LPMx.5 Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                                                     |       | V               | -40°  | С   | 25°   | С   | 85°   | C     | 105   | °C    | UNIT |
|---------------------------|-------------------------------------------------------------------------------|-------|-----------------|-------|-----|-------|-----|-------|-------|-------|-------|------|
|                           | PARAMETER                                                                     | GRADE | V <sub>CC</sub> | TYP   | MAX | TYP   | MAX | TYP   | MAX   | TYP   | MAX   | UNII |
| I <sub>LPM3.5</sub> , XT1 | Low-power mode 3.5, includes SVS <sup>(1)</sup> (2) (3) (also see Figure 5-3) | Т     | 3.0 V           | 0.57  |     | 0.62  |     | 0.89  | 2.06  | 1.27  | 3.21  | μΑ   |
| I <sub>LPM3.5, XT1</sub>  | Low-power mode 3.5, includes SVS <sup>(1)</sup> (2) (3) (also see Figure 5-3) | Т     | 2.0 V           | 0.55  |     | 0.59  |     | 0.84  |       | 1.19  |       | μΑ   |
| I <sub>LPM4.5, SVS</sub>  | Low-power mode 4.5, includes SVS <sup>(4)</sup>                               | Т     | 3.0 V           | 0.27  |     | 0.29  |     | 0.41  | 0.63  | 0.61  | 1.13  | μΑ   |
| I <sub>LPM4.5</sub> , SVS | Low-power mode 4.5, includes SVS <sup>(4)</sup>                               | Т     | 2.0 V           | 0.25  |     | 0.27  |     | 0.37  |       | 0.55  |       | μΑ   |
| I <sub>LPM4.5</sub>       | Low-power mode 4.5, excludes SVS <sup>(5)</sup>                               | Т     | 3.0 V           | 0.031 |     | 0.042 |     | 0.153 | 0.343 | 0.337 | 0.832 | μΑ   |
| I <sub>LPM4.5</sub>       | Low-power mode 4.5, excludes SVS <sup>(5)</sup>                               | Т     | 2.0 V           | 0.025 |     | 0.036 |     | 0.128 |       | 0.289 |       | μΑ   |

<sup>(1)</sup> Not applicable for devices with HF crystal oscillator only

(4) Low-power mode 4.5, includes SVS test conditions:

Current for brownout and SVS included (SVSHE = 1). Core regulator disabled. PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),

 $f_{XT1} = 0$  Hz,  $f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0$  MHz 5) Low-power mode 4.5, excludes SVS test conditions:

Current for brownout included. SVS disabled (SVSHE = 0). Core regulator disabled. PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

<sup>(2)</sup> Characterized with a Seiko Crystal SC-32S crystal with a load capacitance chosen to closely match the required load.

<sup>(3)</sup> Low-power mode 3.5, includes SVS test conditions: Current for RTC clocked by XT1 included. Current for brownout and SVS included (SVSHE = 1). Core regulator disabled. PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5), f<sub>XT1</sub> = 32768 Hz, f<sub>ACLK</sub> = f<sub>XT1</sub>, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz

#### 5.10 Production Distribution of LPMx.5 Supply Currents

3V LPMx.5 Supply Currents



RTC Enabled With 12.5-pF Crystal, SVS Enabled

Figure 5-3. LPM3.5 Supply Current vs Temperature, Figure 5-4. LPM4.5 Supply Current vs Temperature, RTC Disabled, SVS Disabled

### 5.11 Typical Characteristics - Current Consumption Per Module

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| MODULE  | TEST CONDITIONS                  | REFERENCE CLOCK    | DEVICE<br>GRADE | MIN TYP MAX | UNIT   |
|---------|----------------------------------|--------------------|-----------------|-------------|--------|
| Timer_B |                                  | Module input clock | Т               | 5           | μΑ/MHz |
| eUSCI_A | UART mode                        | Module input clock | Т               | 7           | μΑ/MHz |
| eUSCI_A | SPI mode                         | Module input clock | Т               | 5           | μΑ/MHz |
| eUSCI_B | SPI mode                         | Module input clock | Т               | 5           | μΑ/MHz |
| eUSCI_B | I <sup>2</sup> C mode, 100 kbaud | Module input clock | Т               | 5           | μΑ/MHz |
| RTC     |                                  | 32 kHz             | Т               | 85          | nA     |
| CRC     | From start to end of operation   | MCLK               | Т               | 8.5         | μΑ/MHz |

#### 5.12 Thermal Resistance Characteristics

|                | THERMAL METRIC <sup>(1)</sup>                                      |                    | VALUE <sup>(2)</sup> | UNIT |
|----------------|--------------------------------------------------------------------|--------------------|----------------------|------|
|                |                                                                    | QFP 48 pin (PT)    | 67.6                 |      |
| $R\theta_{JA}$ | Rθ <sub>JA</sub> Junction-to-ambient thermal resistance, still air | QFN 40 pin (RHA)   | 31.6                 | °C/W |
|                |                                                                    | TSSOP 38 pin (DBT) | 67.0                 |      |
|                |                                                                    | QFP 48 pin (PT)    | 24.0                 |      |
| $R\theta_{JC}$ | Junction-to-case (top) thermal resistance                          | QFN 40 pin (RHA)   | 24.1                 | °C/W |
|                |                                                                    | TSSOP 38 pin (DBT) | 19.8                 |      |
|                |                                                                    | QFP 48 pin (PT)    | 31.6                 |      |
| $R\theta_{JB}$ | Junction-to-board thermal resistance                               | QFN 40 pin (RHA)   | 12.6                 | °C/W |
|                |                                                                    | TSSOP 38 pin (DBT) | 27.3                 |      |

- (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
- These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC ( $\tilde{R\theta}_{JC}$ ) value, which is based on a JEDEC-defined 1S0P system) and will change based on environment and application. For more information, see these EIA/JEDEC standards:
  - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air)
  - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
  - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
  - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements



# 5.13 Timing and Switching Characteristics

### 5.13.1 Power Supply Sequencing

Figure 5-5 shows the power cycle and reset conditions.



Figure 5-5. Power Cycle, SVS, and BOR Reset Conditions

Table 5-1 lists the characteristics of the SVS and BOR.

Table 5-1. PMM, SVS and BOR

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                             | TEST<br>CONDITIONS       | DEVICE<br>GRADE | MIN  | TYP  | MAX  | UNIT |
|---------------------------|-------------------------------------------------------|--------------------------|-----------------|------|------|------|------|
| V <sub>BOR, safe</sub>    | Safe BOR power-down level <sup>(1)</sup>              |                          | Т               | 0.1  |      |      | V    |
| t <sub>BOR, safe</sub>    | Safe BOR reset delay <sup>(2)</sup>                   |                          | Т               | 10   |      |      | ms   |
| I <sub>SVSH,AM</sub>      | SVS <sub>H</sub> current consumption, active mode     | V <sub>CC</sub> = 3.6 V  | Т               |      |      | 1.5  | μΑ   |
| I <sub>SVSH,LPM</sub>     | SVS <sub>H</sub> current consumption, low-power modes | $V_{CC} = 3.6 \text{ V}$ | Т               |      | 240  |      | nA   |
| V <sub>SVSH-</sub>        | SVS <sub>H</sub> power-down level <sup>(3)</sup>      |                          | Т               | 1.71 | 1.80 | 1.87 | V    |
| V <sub>SVSH+</sub>        | SVS <sub>H</sub> power-up level <sup>(3)</sup>        |                          | Т               | 1.76 | 1.88 | 1.99 | V    |
| V <sub>SVSH_hys</sub>     | SVS <sub>H</sub> hysteresis                           |                          | Т               |      | 100  |      | mV   |
| t <sub>PD,SVSH, AM</sub>  | SVS <sub>H</sub> propagation delay, active mode       |                          | Т               |      |      | 10   | μs   |
| t <sub>PD,SVSH, LPM</sub> | SVS <sub>H</sub> propagation delay, low-power modes   |                          | Т               |      |      | 100  | μs   |

<sup>(1)</sup> A safe BOR can only be correctly generated only if DVCC must drop below this voltage before it rises.

<sup>(2)</sup> When an BOR occurs, a safe BOR can only be correctly generated only if DVCC is kept low longer than this period before it reaches V<sub>SVSH+</sub>.

<sup>(3)</sup> For additional information, see the Dynamic Voltage Scaling Power Solution for MSP430 Devices With Single-Channel LDO Reference Design.



### 5.13.2 Reset Timing

Table 5-2 lists the device wake-up times.

### Table 5-2. Wake-up Times From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                                                                                                                                                           | TEST<br>CONDITIONS | DEVICE<br>GRADE | V <sub>CC</sub> | MIN TYP | MAX                                | UNIT |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|-----------------|---------|------------------------------------|------|
| t <sub>WAKE-UP</sub> FRAM   | (Additional) wake-up time to activate<br>the FRAM in AM if previously<br>disabled through the FRAM<br>controller or from a LPM if<br>immediate activation is selected for<br>wake-up <sup>(1)</sup> |                    | Т               | 3 V             | 10      |                                    | μs   |
| t <sub>WAKE-UP</sub> LPM0   | Wake-up time from LPM0 to active mode <sup>(1)</sup>                                                                                                                                                |                    | Т               | 3 V             |         | 200 ns +<br>2.5 / f <sub>DCO</sub> |      |
| t <sub>WAKE-UP</sub> LPM3   | Wake-up time from LPM3 to active mode <sup>(1)</sup>                                                                                                                                                |                    | Т               | 3 V             | 10      |                                    | μs   |
| t <sub>WAKE-UP</sub> LPM4   | Wake-up time from LPM4 to active mode <sup>(2)</sup>                                                                                                                                                |                    | Т               | 3 V             | 10      |                                    | μs   |
| t <sub>WAKE-UP</sub> LPM3.5 | Wake-up time from LPM3.5 to active mode <sup>(2)</sup>                                                                                                                                              |                    | Т               | 3 V             | 350     |                                    | μs   |
|                             | Wake-up time from LPM4.5 to                                                                                                                                                                         | SVSHE = 1          | Т               | 3 V             | 350     |                                    | μs   |
| twake-up lpm4.5             | active mode (2)                                                                                                                                                                                     | SVSHE = 0          | Т               | 3 V             | 1       |                                    | ms   |
| twake-up-reset              | Wake-up time from RST or BOR event to active mode (2)                                                                                                                                               |                    | Т               | 3 V             | 1       | _                                  | ms   |
| t <sub>RESET</sub>          | Pulse duration required at RST/NMI pin to accept a reset                                                                                                                                            |                    | Т               |                 | 2       |                                    | μs   |

<sup>(1)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) to the first externally observable MCLK clock edge.

<sup>(2)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) until the first instruction of the user program is executed.



# 5.13.3 Clock Specifications

Table 5-3 lists the characteristics of XT1 in low-frequency mode.

#### Table 5-3. XT1 Crystal Oscillator (Low Frequency)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                         | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                            | DEVICE<br>GRADE | V <sub>CC</sub> | MIN | TYP   | MAX  | UNIT |
|-------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----|-------|------|------|
| f <sub>XT1, LF</sub>    | XT1 oscillator crystal, low frequency                        | LFXTBYPASS = 0                                                                                                                                                                             | Т               |                 | ,   | 32768 |      | Hz   |
| DC <sub>XT1, LF</sub>   | XT1 oscillator LF duty cycle                                 | Measured at MCLK,<br>f <sub>LFXT</sub> = 32768 Hz                                                                                                                                          | Т               |                 | 30% |       | 70%  |      |
| f <sub>XT1,SW</sub>     | XT1 oscillator logic-level square-<br>wave input frequency   | LFXTBYPASS = 1 (2) (3)                                                                                                                                                                     | Т               |                 |     | 32768 |      | Hz   |
| DC <sub>XT1, SW</sub>   | LFXT oscillator logic-level square-<br>wave input duty cycle | LFXTBYPASS = 1                                                                                                                                                                             | Т               |                 | 40% |       | 60%  |      |
| $OA_{LFXT}$             | Oscillation allowance for LF crystals (4)                    |                                                                                                                                                                                            | Т               |                 |     | 200   |      | kΩ   |
| $C_{L,eff}$             | Integrated effective load capacitance <sup>(5)</sup>         |                                                                                                                                                                                            | (6)T            |                 |     | 1     |      | pF   |
| t <sub>START,LFXT</sub> | Start-up time <sup>(7)</sup>                                 | $\begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \\ &\text{LFXTDRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C}, \\ &C_{L,\text{eff}} = 12.5 \text{ pF} \end{aligned}$ | Т               |                 |     | 1000  |      | ms   |
| f <sub>Fault,LFXT</sub> | Oscillator fault frequency (8)                               | $XTS = 0^{(9)}$                                                                                                                                                                            | Т               |                 | 0   |       | 3500 | Hz   |

- To improve EMI on the LFXT oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- When LFXTBYPASS is set, LFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>LFXT. SW</sub>.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the LFXTDRIVE settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - For LFXTDRIVE = {0},  $C_{L,eff}$  = 3.7 pF. For LFXTDRIVE = {1}, 6 pF  $\leq C_{L,eff} \leq$  9 pF.
  - For LFXTDRIVE =  $\{2\}$ , 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  10 pF. For LFXTDRIVE =  $\{3\}$ , 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  12 pF.
- Includes parasitic bond and package capacitance (approximately 2 pF per pin).
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- Includes startup counter of 1024 clock cycles. (7)
- Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX specifications may set the flag. A static condition or stuck at fault condition sets the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.



Table 5-4 lists the characteristics of XT1 in high-frequency mode.

#### Table 5-4. XT1 Crystal Oscillator (High Frequency)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

| PA                      | ARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                                                                                     | DEVICE<br>GRADE | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT   |
|-------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-------|-----|-----|--------|
|                         |                                                                                   | XT1BYPASS = 0, XTS = 1,<br>XT1HFFREQ = 00                                                                                                                                                                                           | Т               |                 | 1     |     | 4   |        |
|                         | HFXT oscillator                                                                   | XT1BYPASS = 0, XTS = 1,<br>XT1HFFREQ = 01                                                                                                                                                                                           | Т               |                 | 4.01  |     | 6   | NAL I- |
| f <sub>HFXT</sub>       | crystal frequency,<br>crystal mode                                                | XT1BYPASS = 0, XTS = 1,<br>XT1HFFREQ = 10                                                                                                                                                                                           | Т               |                 | 6.01  |     | 16  | MHz    |
|                         |                                                                                   | XT1BYPASS = 0, XTS = 1,<br>XT1HFFREQ = 11                                                                                                                                                                                           | Т               |                 | 16.01 |     | 24  |        |
| f <sub>HFXT,SW</sub>    | HFXT oscillator<br>logic-level square-<br>wave input<br>frequency, bypass<br>mode | XT1BYPASS = 1, XTS = 1 (2) (3)                                                                                                                                                                                                      | Т               |                 | 1     |     | 24  | MHz    |
| DC <sub>HFXT</sub>      | HFXT oscillator duty cycle.                                                       | Measured at ACLK<br>f <sub>HFXT,HF</sub> = 4 MHz <sup>(4)</sup>                                                                                                                                                                     | Т               |                 | 40%   |     | 60% |        |
| DC <sub>HFXT, SW</sub>  | HFXT oscillator logic-level square-wave input duty cycle                          | XT1BYPASS = 1                                                                                                                                                                                                                       | Т               |                 | 40%   |     | 60% |        |
| OA <sub>HFXT</sub>      | Oscillation allowance for HFXT crystals (5)                                       | XT1BYPASS = 0, $XT1HFSEL = 1f_{HFXT,HF} = 24 MHz, C_{L,eff} = 18 pF$                                                                                                                                                                | Т               |                 |       | 3.1 |     | Ω      |
|                         | Start-up time (6)                                                                 | $ \begin{aligned} &f_{OSC} = 4 \text{ MHz, XTS} = 1^{(4)} \\ &\text{XT1BYPASS} = 0, \text{XT1HFFREQ} = 00, \\ &\text{XT1DRIVE} = 3, \text{ T}_{A} = 25^{\circ}\text{C}, \\ &\text{C}_{L,\text{eff}} = 18 \text{ pF} \end{aligned} $ | Т               |                 |       | 1.6 |     | mo     |
| t <sub>START,HFXT</sub> | Start-up time                                                                     | $\begin{array}{l} f_{OSC}=24~\text{MHz, XTS}=1^{(4)}\\ \text{XT1BYPASS}=0,~\text{XT1HFFREQ}=00,\\ \text{XT1DRIVE}=3,~T_{A}=25^{\circ}\text{C},\\ C_{L,\text{eff}}=18~\text{pF} \end{array}$                                         | Т               |                 |       | 1.1 |     | ms     |
| $C_{L,eff}$             | Integrated effective load capacitance (8)                                         |                                                                                                                                                                                                                                     | Т               |                 |       | 1   |     | pF     |
| f <sub>Fault,HFXT</sub> | Oscillator fault frequency (9) (10)                                               |                                                                                                                                                                                                                                     | Т               |                 | 0     |     | 800 | kHz    |

- (1) To improve EMI on the HFXT oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - · Design a good ground plane around the oscillator pins.
  - · Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When XT1BYPASS is set, HFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this datasheet. Duty cycle requirements are defined by DC<sub>HFXT, SW</sub>.
- (3) Maximum frequency of operation of the entire device cannot be exceeded.
- (4) 4-MHz crystal use for lab characterization: Abracon HC49/U AB-4.000MHZ-B2, 16MHz crystal use for lab characterization: Abracon HC49/U AB-16.000MHZ-B2
- (5) Oscillation allowance is based on a safety factor of 5 for recommended crystals.
- (6) Includes startup counter of 4096 clock cycles.
- (7) Includes parasitic bond and package capacitance (approximately 2 pF per pin).

  Because the PCB adds additional capacitance, TI recommends verifying the correct load by measuring the oscillator frequency through MCLK or SMCLK. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (8) Requires external capacitors at both terminals. Values are specified by crystal manufacturers. Recommended values supported are 14 pF, 16 pF, and 18 pF. Maximum shunt capacitance of 7 pF.
- (9) Frequencies above the MAX secification do not set the fault flag. Frequencies in between the MIN and MAX might set the flag. A static condition or stuck at fault condition sets the flag.
- (10) Measured with logic-level input fequency but also applieds to operation with crystals.



Table 5-5 lists the frequency characteristics of the DCO FLL.

### Table 5-5. DCO FLL, Frequency

Over recommended operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                        | TEST CONDITIONS                                      | DEVICE<br>GRADE | V <sub>cc</sub> | MIN   | TYP    | MAX  | UNIT |
|------------------------|----------------------------------|------------------------------------------------------|-----------------|-----------------|-------|--------|------|------|
| f <sub>DCO, FLL</sub>  | FLL lock frequency, 24 MHz, 25°C | Measured at MCLK, internal trimmed REFO as reference | Т               | 3.0 V           | -1.0% |        | 1.0% |      |
| f <sub>DCO, FLL</sub>  | FLL lock frequency, 24 MHz       | Measured at MCLK, internal trimmed REFO as reference | Т               | 3.0 V           | -2.0% |        | 2.0% |      |
| f <sub>DCO, FLL</sub>  | FLL lock frequency, 24 MHz       | Measured at MCLK, XT1 crystal as reference           | Т               | 3.0 V           | -0.5% |        | 0.5% |      |
| f <sub>DUTY</sub>      | Duty cycle                       | Measured at MCLK, XT1 crystal as reference           | Т               | 3.0 V           | 40%   | 50%    | 60%  |      |
| Jitter <sub>cc</sub>   | Cycle-to-cycle jitter, 24 MHz    | Measured at MCLK, XT1 crystal as reference           | Т               | 3.0 V           |       | 0.50%  |      |      |
| Jitter <sub>long</sub> | Long-term Jitter, 24 MHz         | Measured at MCLK, XT1 crystal as reference           | Т               | 3.0 V           |       | 0.022% |      |      |
| t <sub>FLL, lock</sub> | FLL lock time                    | Measured at MCLK, XT1 crystal as reference           | Т               | 3.0 V           |       | 200    |      | ms   |

Table 5-6 lists the frequency characteristics of the DCO.

# Table 5-6. DCO Frequency

Over recommended operating free-air temperature (unless otherwise noted)

| PARAMETER                                    | TEST CONDITIONS                                            | DEVICE<br>GRADE | V <sub>CC</sub> | MIN TYP MAX | UNIT    |
|----------------------------------------------|------------------------------------------------------------|-----------------|-----------------|-------------|---------|
|                                              | DCORSEL = 111b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 12.6        |         |
| f DCO fraguency 24 MHz                       | DCORSEL = 111b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 20.5        | MHz     |
| f <sub>DCO, 24MHz</sub> DCO frequency 24 MHz | DCORSEL = 111b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 29.9        | IVITZ   |
|                                              | DCORSEL = 111b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 48.2        |         |
|                                              | DCORSEL = 110b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 10.5        |         |
| f DCO fraguancy 20 MHz                       | DCORSEL = 110b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 17.2        | MHz     |
| f <sub>DCO, 20MHz</sub> DCO frequency 20 MHz | DCORSEL = 110b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 25.1        | IVITIZ  |
|                                              | DCORSEL = 110b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 40.4        |         |
|                                              | DCORSEL = 101b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 8.3         |         |
| f DCO froquency 16 MHz                       | DCORSEL = 101b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 13.6        | MHz     |
| f <sub>DCO, 16MHz</sub> DCO frequency 16 MHz | DCORSEL = 101b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 19.9        | IVII IZ |
|                                              | DCORSEL = 101b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 32.2        |         |



# Table 5-6. DCO Frequency (continued)

Over recommended operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                       | TEST CONDITIONS                                            | DEVICE<br>GRADE | V <sub>CC</sub> | MIN TYP | MAX                                                            | UNIT   |
|------------------------|---------------------------------|------------------------------------------------------------|-----------------|-----------------|---------|----------------------------------------------------------------|--------|
|                        |                                 | DCORSEL = 100b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 6.2     |                                                                |        |
|                        | DOO francisco do Mila           | DCORSEL = 100b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 10.2    |                                                                | N41.1- |
| TDCO, 12MHz            | DCO frequency 12 MHz            | DCORSEL = 100b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 15      |                                                                | MHz    |
|                        |                                 | DCORSEL = 100b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 24.3    |                                                                |        |
|                        |                                 | DCORSEL = 011b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 4.2     |                                                                |        |
| 4                      | DCO frequency 8 MHz             | DCORSEL = 011b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 6.9     |                                                                | MHz    |
| <sup>†</sup> DCO, 8MHz | OCO, 8MHz BOO Hequency 6 Will 2 | DCORSEL = 011b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 10      |                                                                | IVITZ  |
|                        |                                 | DCORSEL = 011b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 16.4    |                                                                |        |
|                        |                                 | DCORSEL = 010b,, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0  | Т               | 3.0 V           | 2       |                                                                |        |
|                        | DOO francisco 4 MHz             | DCORSEL = 010b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 3.4     |                                                                | N41.1- |
| f <sub>DCO, 4MHz</sub> | DCO frequency 4 MHz             | DCORSEL = 010b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 5       |                                                                | MHz    |
|                        |                                 | DCORSEL = 010b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 8.2     |                                                                |        |
|                        |                                 | DCORSEL = 001b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 1       |                                                                |        |
| ,                      | DOO (samua and O Mills          | DCORSEL = 001b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 1.7     |                                                                | NAL I  |
| f <sub>DCO, 2MHz</sub> | DCO frequency 2 MHz             | DCORSEL = 001b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 2.5     |                                                                | MHz    |
|                        |                                 | DCORSEL = 001b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 4.2     |                                                                |        |
|                        |                                 | DCORSEL = 000b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 0   | Т               | 3.0 V           | 0.5     |                                                                |        |
| 4                      | DOO francisco d Mile            | DCORSEL = 000b, DISMOD = 1b,<br>DCOFTRIM = 000b, DCO = 511 | Т               | 3.0 V           | 0.85    |                                                                | N41.1- |
| f <sub>DCO, 1MHz</sub> | DCO frequency 1 MHz             | DCORSEL = 000b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 0   | Т               | 3.0 V           | 1.2     | 6.9  10  6.4  2  3.4  5  8.2  1  1.7  2.5  4.2  0.5  0.85  1.2 | MHz    |
|                        |                                 | DCORSEL = 000b, DISMOD = 1b,<br>DCOFTRIM = 111b, DCO = 511 | Т               | 3.0 V           | 2.1     |                                                                |        |





Figure 5-6. Typical DCO Frequency

Table 5-7 lists the characteristics of the REFO.

#### Table 5-7. REFO

over recommended operating free-air temperature (unless otherwise noted)

| ı                                    | PARAMETER                           | TEST CONDITIONS                            | DEVICE<br>GRADE | V <sub>cc</sub>   | MIN   | TYP   | MAX   | UNIT |
|--------------------------------------|-------------------------------------|--------------------------------------------|-----------------|-------------------|-------|-------|-------|------|
|                                      | REFO oscillator current consumption | T <sub>A</sub> = 25°C, HP mode (REFLP = 0) | Т               | 3.0 V             |       | 15    |       |      |
| IREFO                                | REFO oscillator current consumption | T <sub>A</sub> = 25°C, LP mode (REFLP = 1) | Т               | 3.0 V             |       | 1     |       | μA   |
| £                                    | REFO calibrated frequency           | Measured at MCLK                           | Т               | 3.0 V             |       | 32768 |       | Hz   |
| f <sub>REFO</sub>                    | REFO absolute calibrated tolerance  | -40°C to 105°C                             | Т               | 1.8 V to<br>3.6 V | -3.5% |       | +3.5% |      |
| df <sub>REFO</sub> /d <sub>T</sub>   | REFO frequency temperature drift    | Measured at MCLK <sup>(1)</sup>            | Т               | 3.0 V             |       | 0.01  |       | %/°C |
| df <sub>REFO</sub> /d <sub>VCC</sub> | REFO frequency supply voltage drift | Measured at MCLK at 25°C (2)               | Т               | 1.8 V to<br>3.6 V |       | 1     |       | %/V  |
| f <sub>DC</sub>                      | REFO duty cycle                     | Measured at MCLK                           | Т               | 1.8 V to<br>3.6 V | 40%   | 50%   | 60%   |      |
| •                                    | DEEO start up time                  | 40% to 60% duty cycle, HP mode (REFLP = 0) | Т               | 3.0 V             |       | 72    |       | 5    |
| t <sub>START</sub>                   | REFO start-up time                  | 40% to 60% duty cycle, LP mode (REFLP = 1) | Т               | 3.0 V             |       | 75    |       | μs   |

- Calculated using the box method: (MAX( $-40^{\circ}$ C to  $105^{\circ}$ C) MIN( $-40^{\circ}$ C to  $105^{\circ}$ C)) / MIN( $-40^{\circ}$ C to  $105^{\circ}$ C) / ( $105^{\circ}$ C ( $-40^{\circ}$ C)) Calculated using the box method: (MAX(1.8 V to 3.6 V) MIN(1.8 V to 3.6 V) / (3.6 V 1.8 V)

Table 5-8 lists the characteristics of the VLO.

#### Table 5-8. Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                 | DEVICE<br>GRADE | V <sub>cc</sub>   | MIN TYP MAX | UNIT |
|-------------------------------------|------------------------------------|---------------------------------|-----------------|-------------------|-------------|------|
| $f_{VLO}$                           | VLO frequency                      | Measured at MCLK                | Т               | 3.0 V             | 10          | kHz  |
| $df_{VLO}/d_{T}$                    | VLO frequency temperature drift    | Measured at MCLK <sup>(1)</sup> | Т               | 3.0 V             | 0.5         | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift | Measured at MCLK <sup>(2)</sup> | Т               | 1.8 V to<br>3.6 V | 4           | %/V  |
| $f_{VLO,DC}$                        | Duty cycle                         | Measured at MCLK                | Т               | 3.0 V             | 50%         |      |

- Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 105^{\circ}C) MIN(-40^{\circ}C \text{ to } 105^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 105^{\circ}C) / (105^{\circ}C (-40^{\circ}C))$
- Calculated using the box method: (MAX(1.8 V to 3.6 V) MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V 1.8 V)

#### **NOTE**

The VLO clock frequency is reduced by 15% (typical) when the device switches from active mode to LPM3 or LPM4, because the reference changes. This lower frequency is not a violation of the VLO specifications (see Table 5-8).



Table 5-9 lists the characteristics of the MODOSC.

#### Table 5-9. Module Oscillator (MODOSC)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                       | PARAMETER                                         | DEVICE<br>GRADE | V <sub>CC</sub>   | MIN | TYP   | MAX | UNIT |
|---------------------------------------|---------------------------------------------------|-----------------|-------------------|-----|-------|-----|------|
| f <sub>MODOSC</sub>                   | MODOSC frequency                                  | Т               | 3.0 V             | 3.0 | 3.8   | 4.6 | MHz  |
| f <sub>MODOSC</sub> /dT               | MODOSC frequency temperature drift <sup>(1)</sup> | Т               | 3.0 V             |     | 0.102 |     | %/°C |
| f <sub>MODOSC</sub> /dV <sub>CC</sub> | MODOSC frequency supply voltage drift             | Т               | 1.8 V to<br>3.6 V |     | 1.17  |     | %/V  |
| f <sub>MODOSC,DC</sub>                | Duty cycle                                        | Т               | 3.0 V             | 40% | 50%   | 60% |      |

<sup>(1)</sup> Calculated using the box method: (MAX(-40°C to 105°C) - MIN(-40°C to 105°C)) / MIN(-40°C to 105°C) / (105°C - (-40°C))

#### 5.13.4 Internal Shared Reference

Table 5-10 lists the characteristics of the internal shared reference.

#### Table 5-10. Internal Shared Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| P                           | ARAMETER                                                  | TEST CONDITIONS                                                                          | DEVICE<br>GRADE | V <sub>cc</sub> | MIN | TYP  | MAX   | UNIT  |
|-----------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------|-----------------|-----|------|-------|-------|
| V <sub>SENSOR</sub>         | Temperature sensor voltage                                | T <sub>J</sub> = 30°C                                                                    | Т               | 2.0 V,<br>3.0 V |     | 788  |       | mV    |
| TC <sub>SENSOR</sub>        | Temperature sensor coefficient                            | T <sub>J</sub> = 30°C                                                                    | Т               |                 |     | 2.32 |       | mV/°C |
| V <sub>eCOMP, LP</sub>      | Low-power threshold for eCOMP                             | T <sub>J</sub> = 30°C                                                                    | Т               | 2.0 V,<br>3.0 V |     | 1.20 |       | V     |
| V <sub>REF+</sub> , Output  | Positive output reference at VREF+ pin                    | T <sub>J</sub> = 30°C                                                                    | Т               | 2.0 V,<br>3.0 V |     | 1.20 |       | V     |
|                             |                                                           | REFVSEL = {2} for 2.5 V,<br>INTREFEN = 1                                                 | Т               | 3.0 V           |     | 2.5  | ±1.5% |       |
| V <sub>REF+, built-in</sub> | Positive built-in reference voltage as internal reference | REFVSEL = {1} for 2.0 V,<br>INTREFEN = 1                                                 | Т               | 2.5 V           |     | 2.0  | ±1.5% | V     |
|                             | monal reference                                           | REFVSEL = {0} for 1.5 V,<br>INTREFEN = 1                                                 | Т               | 1.8 V           |     | 1.5  | ±1.8% |       |
| Noise                       | RMS noise at VREF (1)                                     | From 0.1 Hz to 10 Hz,<br>REFVSEL = {0}                                                   | Т               |                 |     | 30   | 130   | μV    |
| V <sub>OS_BUF_INT</sub>     | VREF ADC BUF_INT buffer offset <sup>(2)</sup>             | $T_A = 25 ^{\circ}\text{C}$ , ADC ON,<br>REFVSEL = $\{0\}$ , INTREFEN = 1,<br>EXTREFEN=0 | Т               |                 | -16 |      | +16   | mV    |
| V <sub>OS_BUF_EXT</sub>     | VREF ADC BUF_EXT buffer offset <sup>(3)</sup>             | $T_A = 25$ °C, REFVSEL = $\{0\}$ ,<br>EXTREFEN = 1,<br>INTREFEN = 1 or ADC ON            | Т               |                 | -16 |      | +16   | mV    |
|                             | DVCC minimum                                              | REFVSEL = {0} for 1.5 V                                                                  | Т               |                 | 1.8 |      |       |       |
| DV <sub>CC(min)</sub>       | voltage, Positive built-in                                | REFVSEL = {1} for 2.0 V                                                                  | Т               |                 | 2.2 |      |       | V     |
|                             | reference active                                          | REFVSEL = {2} for 2.5 V                                                                  | Т               |                 | 2.7 |      |       |       |
| I <sub>REF+</sub>           | Operating supply current into DVCC terminal (4)           | INTREFEN = 1                                                                             | Т               | 3 V             |     | 19   | 26    | μΑ    |
| I <sub>REF+_ADC_BUF</sub>   | Operating supply current into DVCC terminal (4)           | ADC ON, EXTREFEN = 0,<br>REFVSEL = {0, 1, 2}                                             | Т               | 3 V             |     | 247  | 400   | μΑ    |

<sup>(1)</sup> Internal reference noise affects ADC performance when ADC uses internal reference.

<sup>(2)</sup> Buffer offset affects ADC gain error and thus total unadjusted error.

<sup>(3)</sup> Buffer offset affects ADC gain error and thus total unadjusted error.

<sup>(4)</sup> The internal reference current is supplied through the DVCC terminal.



### Table 5-10. Internal Shared Reference (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| Р                     | ARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                   | DEVICE<br>GRADE | V <sub>CC</sub> | MIN   | TYP | MAX  | UNIT  |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-------|-----|------|-------|
| I <sub>O(VREF+)</sub> | VREF maximum load<br>current, VREF+<br>terminal | REFVSEL = $\{0, 1, 2\}$ , DV <sub>CC</sub> = DV <sub>CC(min)</sub> for each reference level, INTREFEN = EXTREFEN = 1                                                                              | Т               | 3 V             | -1000 |     | +10  | μΑ    |
| ΔVout/<br>Δlo(VREF+)  | Load-current regulation,<br>VREF+ terminal      | REFVSEL = $\{0, 1, 2\}$ ,<br>$I_{O(VREF+)}$ = +10 $\mu$ A or -1000 $\mu$ A,<br>DV <sub>CC</sub> = DV <sub>CC(min)</sub> for each<br>reference level,<br>INTREFEN = EXTREFEN = 1                   | Т               | 3 V             |       |     | 1500 | μV/mA |
| C <sub>VREF+/-</sub>  | Capacitance at VREF+ and VREF- terminals        | INTREFEN = EXTREFEN = 1                                                                                                                                                                           | Т               | 3 V             | 0     |     | 100  | pF    |
| TC <sub>REF+</sub>    | Temperature coefficient of built-in reference   | REFVSEL = $\{0, 1, 2\}$ ,<br>INTREFEN = EXTREFEN = 1,<br>$T_A = -40$ °C to $105$ °C (5)                                                                                                           | Т               | 3 V             |       | 24  | 50   | ppm/K |
| PSRR_DC               | Power supply rejection ratio (DC)               | $\begin{array}{l} DV_{CC} = DV_{CC \; (min)} \; to \; DV_{CC (max)}, \\ T_A = 25^{\circ}C, \; REFVSEL = \{0,  1,  2\}, \\ INTREFEN = EXTREFEN = 1 \end{array}$                                    | Т               | 3 V             |       | 100 | 400  | μV/V  |
| PSRR_AC               | Power supply rejection ratio (ac)               | dDV <sub>CC</sub> = 0.1 V at 1 kHz                                                                                                                                                                | Т               | 3 V             |       | 3.0 |      | mV/V  |
| t <sub>SETTLE</sub>   | Settling time of reference voltage (6)          | $\begin{array}{l} \text{DV}_{\text{CC}} = \text{DV}_{\text{CC (min)}} \text{ to } \text{DV}_{\text{CC (max)}}, \\ \text{REFVSEL} = \{0, 1, 2\}, \\ \text{INTREFEN} = 0 \rightarrow 1 \end{array}$ | Т               | 3 V             |       | 75  | 100  | μs    |

<sup>(5)</sup> Calculated using the box method: (MAX(-40°C to 105°C) - MIN(-40°C to 105°C)) / MIN(-40°C to 105°C) / (105°C - (-40°C))

<sup>6)</sup> The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB.



### 5.13.5 General-Purpose I/Os

Table 5-11 lists the characteristics of the digital inputs.

# Table 5-11. Digital Inputs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                                                             | TEST CONDITIONS                                                            | DEVICE<br>GRADE | V <sub>CC</sub> | MIN  | TYP | MAX                          | UNIT |
|------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-----------------|------|-----|------------------------------|------|
| \/                     | Positive-going input threshold voltage                                                |                                                                            | Т               | 2.0 V           | 0.90 |     | 1.50                         | V    |
| V <sub>IT+</sub>       | Positive-going input timeshold voltage                                                |                                                                            | Т               | 3.0 V           | 1.35 |     | 2.25                         | V    |
| \/                     | Negative-going input threshold voltage                                                |                                                                            | Т               | 2.0 V           | 0.50 |     | 1.10                         | V    |
| $V_{IT-}$              | Negative-going input tilleshold voltage                                               |                                                                            | Т               | 3.0 V           | 0.75 |     | 1.65                         | V    |
| \/                     | Input voltage bysterecia (V                                                           |                                                                            | Т               | 2.0 V           | 0.3  |     | 8.0                          | V    |
| V <sub>hys</sub>       | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> )                       |                                                                            | Т               | 3.0 V           | 0.4  |     | 1.50<br>2.25<br>1.10<br>1.65 | V    |
| R <sub>Pull</sub>      | Pullup or pulldown resistor                                                           | For pullup: $V_{IN} = V_{SS}$ ,<br>For pulldown: $V_{IN} = V_{CC}$         | Т               |                 | 20   | 35  | 50                           | kΩ   |
| C <sub>I,dig</sub>     | Input capacitance, digital only port pins                                             | $V_{IN} = V_{SS}$ or $V_{CC}$                                              | Т               |                 |      | 3   |                              | pF   |
| C <sub>I,ana</sub>     | Input capacitance, port pins with shared analog functions                             | $V_{IN} = V_{SS}$ or $V_{CC}$                                              | Т               |                 |      | 5   |                              | pF   |
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current <sup>(1)(2)</sup>                                      |                                                                            | Т               | 2.0 V,<br>3.0 V | -30  |     | +30                          | nA   |
| t <sub>(int)</sub>     | External interrupt timing (external trigger pulse duration to set interrupt flag) (3) | Ports with interrupt<br>capability (see<br>Section 1.4 and<br>Section 4.3) | Т               | 2.0 V,<br>3.0 V | 50   |     |                              | ns   |

Table 5-12 lists the characteristics of the digital outputs.

#### **Table 5-12. Digital Outputs**

|                                                                                           | PARAMETER                      | TEST CONDITIONS                                 | DEVICE<br>GRADE | V <sub>cc</sub> | MIN         | TYP | MAX  | UNIT    |
|-------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------|-----------------|-----------------|-------------|-----|------|---------|
| W                                                                                         | I limb lavel avient valence    | $I_{(OHmax)} = -3 \text{ mA}^{(1)}$             | Т               | 2.0 V           | 1.4         |     | 2.0  | V       |
| V <sub>OH</sub> Hi V <sub>OL</sub> Lc  f <sub>Port_CLK</sub> Cl  t <sub>rise,dig</sub> Pc | High-level output voltage      | $I_{(OHmax)} = -5 \text{ mA}^{(1)}$             | Т               | 3.0 V           | 2.4         |     | 3.0  | V       |
| V                                                                                         | Low lovel output voltogo       | $I_{(OLmax)} = 3 \text{ mA}^{(1)}$              | Т               | 2.0 V           | 0.0         |     | 0.60 | V       |
| VOL                                                                                       | Low-level output voltage       | $I_{(OLmax)} = 5 \text{ mA}^{(1)}$              | Т               | 3.0 V           | 0.0         |     | 2.0  | V       |
|                                                                                           |                                | Applicable to all IO ports, C <sub>1</sub> = 20 | Т               | 2.0 V           | 16          |     |      |         |
|                                                                                           | Ola ale accident fra accident  | pF <sup>(2)</sup>                               | Т               | 3.0 V           | 16          |     |      | N 41 1- |
| <sup>T</sup> Port_CLK                                                                     | Clock output frequency         | IOs multiplexed with MCLK and                   | Т               | 2.0 V           | 24          |     |      | MHz     |
| V <sub>OH</sub> High V <sub>OL</sub> Lo                                                   |                                | SMCLK, $C_L = 10 \text{ pF}^{(2)}$              | Т               | 3.0 V           | 24          |     |      |         |
|                                                                                           | Port output rise time, digital | 0 20 - 5                                        | Т               | 2.0 V           |             | 10  |      |         |
| <sup>T</sup> rise,dig                                                                     | only port pins                 | $C_L = 20 \text{ pF}$                           | Т               | 3.0 V           | ·           | 7   |      | ns      |
|                                                                                           | Port output fall time, digital | 0 20 - 5                                        | Т               | 2.0 V           | <del></del> | 10  |      |         |
| <sup>t</sup> fall,dig                                                                     | only port pins                 | $C_L = 20 \text{ pF}$                           | Т               | 3.0 V           | <del></del> | 5   |      | ns      |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pins, unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is disabled.

An external signal sets the interrupt flag every time the minimum interrupt pulse duration  $t_{(int)}$  is met. It may be set by trigger signals shorter than t<sub>(int)</sub>.

The port can output frequencies at least up to the specified limit and might support higher frequencies.

# 5.13.6 Digital I/O Typical Characteristics





DVCC = 3 V

Figure 5-7. Typical Low-Level Output Current vs
Low-Level Output Voltage

DVCC = 2 V

Figure 5-8. Typical Low-Level Output Current vs
Low-Level Output Voltage





DVCC = 3 V

Figure 5-9. Typical High-Level Output Current vs
High-Level Output Voltage

DVCC = 2 V

Figure 5-10. Typical High-Level Output Current vs
High-Level Output Voltage

### 5.13.7 Timer B

Table 5-13 lists the frequency characteristics of Timer\_B.

### Table 5-13. Timer\_B Operating Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS                                                       | DEVICE<br>GRADE | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| f <sub>TB</sub> | Timer_B input clock frequency | Internal: SMCLK or ACLK,<br>External: TBCLK,<br>Duty cycle = 50% ±10% | Т               | 2.0 V,<br>3.0 V |     |     | 24  | MHz  |

#### 5.13.8 eUSCI

Table 5-14 lists the supported frequencies of the eUSCI in UART mode.

### Table 5-14. eUSCI (UART Mode) Clock Frequencies

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                        | DEVICE<br>GRADE | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|----------------------------------------------------|------------------------------------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency                        | Internal: SMCLK or MODCLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% | Т               | 2.0 V,<br>3.0 V |     |     | 24  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in Mbaud) |                                                                        | Т               | 2.0 V,<br>3.0 V |     |     | 5   | MHz  |

Table 5-15 lists the switching characteristics of the eUSCI in UART mode.

### Table 5-15. eUSCI (UART Mode) Switching Characteristics

|                | PARAMETER                      | TEST CONDITIONS | DEVICE<br>GRADE | V <sub>CC</sub> | MIN TYP M | AX UNIT |
|----------------|--------------------------------|-----------------|-----------------|-----------------|-----------|---------|
|                |                                | UCGLITx = 0     |                 |                 | 12        |         |
| t <sub>t</sub> | UART receive deglitch time (1) | UCGLITx = 1     | _               | 2.0 V,          | 40        |         |
|                | OART receive degilion time ማ   | UCGLITx = 2     | '               | 3.0 V           | 68        | ns      |
|                |                                | UCGLITx = 3     |                 |                 | 110       |         |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To make sure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.



Table 5-16 lists the supported frequencies of the eUSCI in SPI master mode.

### Table 5-16. eUSCI (SPI Master Mode) Clock Frequency

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                   | TEST CONDITIONS                           | DEVICE<br>GRADE | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|-----------------------------|-------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| f <sub>eUSCI</sub> | eUSCI input clock frequency | Internal: SMCLK,<br>Duty cycle = 50% ±10% | Т               |                 |     |     | 8   | MHz  |

Table 5-17 lists the switching characteristics of the eUSCI in SPI master mode.

### Table 5-17. eUSCI (SPI Master Mode) Switching Characteristics

|                       | PARAMETER                                  | TEST CONDITIONS                   | DEVICE<br>GRADE | V <sub>cc</sub> | MIN  | TYP | MAX | UNIT          |
|-----------------------|--------------------------------------------|-----------------------------------|-----------------|-----------------|------|-----|-----|---------------|
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock         | UCSTEM = 1,<br>UCMODEx = 01 or 10 | Т               |                 | 1    |     |     | UCxCLK cycles |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE inactive   | UCSTEM = 1,<br>UCMODEx = 01 or 10 | Т               |                 | 1    |     |     | UCxCLK cycles |
|                       | COMI input data actua tima                 |                                   | -               | 2.0 V           | 60   |     |     | 20            |
| t <sub>SU,MI</sub>    | SOMI input data setup time                 |                                   | '               | 3.0 V           | 42   |     |     | ns            |
|                       | SOMI input data hold time                  |                                   | -               | 2.0 V           | 0    |     |     | 20            |
| t <sub>HD,MI</sub>    | SOM input data noid time                   |                                   | ı ı             | 3.0 V           | 0    |     |     | ns            |
|                       | (2)                                        | UCLK edge to SIMO                 |                 | 2.0 V           |      |     | 20  |               |
| t <sub>VALID,MO</sub> | SIMO output data valid time <sup>(2)</sup> | valid, $C_L = 20 \text{ pF}$      | Т               | 3.0 V           |      |     | 20  | ns            |
|                       | SIMO output data hald time (3)             | C 20 pF                           | _               | 2.0 V           | -9.0 |     |     |               |
| t <sub>HD,MO</sub>    | SIMO output data hold time <sup>(3)</sup>  | C <sub>L</sub> = 20 pF            | l I             | 3.0 V           | -6.0 |     |     | ns            |

 <sup>(1)</sup> f<sub>UCXCLK</sub> = 1/2t<sub>LO/HI</sub> with t<sub>LO/HI</sub> = max(t<sub>VALID,MO(eUSCI)</sub> + t<sub>SU,SI(Slave)</sub>, t<sub>SU,MI(eUSCI)</sub> + t<sub>VALID,SO(Slave)</sub>)
 For the slave parameters t<sub>SU,SI(Slave)</sub> and t<sub>VALID,SO(Slave)</sub>, see the SPI parameters of the attached slave.
 (2) Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams

in Figure 5-11 and Figure 5-12.

<sup>(3)</sup> Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-11 and Figure 5-12.



Figure 5-11. SPI Master Mode, CKPH = 0



Figure 5-12. SPI Master Mode, CKPH = 1



Table 5-18 lists the switching characteristics of the eUSCI in SPI slave mode.

### Table 5-18. eUSCI (SPI Slave Mode) Switching Characteristics

|                       | PARAMETER                                                   | TEST CONDITIONS          | DEVICE<br>GRADE | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------------------------|--------------------------|-----------------|-----------------|-----|-----|-----|------|
|                       | STE lead time, STE active to clock                          |                          | Т               | 2.0 V           | 55  |     |     | ns   |
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock                          |                          | '               | 3.0 V           | 45  |     |     | 115  |
| <b>+</b>              | STE lag time, last clock to STE                             |                          | Т               | 2.0 V           | 20  |     |     | ns   |
| t <sub>STE,LAG</sub>  | inactive                                                    |                          | '               | 3.0 V           | 20  |     |     | 115  |
| +                     | STE access time, STE active to SOMI                         |                          | Т               | 2.0 V           |     |     | 65  | ns   |
| t <sub>STE,ACC</sub>  | data out                                                    |                          | '               | 3.0 V           |     |     | 40  | 115  |
| t                     | STE disable time, STE inactive to                           |                          | Т               | 2.0 V           |     |     | 40  | ns   |
| t <sub>STE,DIS</sub>  | SOMI high impedance                                         |                          | '               | 3.0 V           |     |     | 35  | 115  |
| tarrar                | SIMO input data setup time                                  |                          | Т               | 2.0 V           | 10  |     |     | ns   |
| t <sub>SU,SI</sub>    | Silvio iriput data setup time                               |                          | '               | 3.0 V           | 6   |     |     | 115  |
| t                     | SIMO input data hold time                                   |                          | Т               | 2.0 V           | 12  |     |     | ns   |
| t <sub>HD,SI</sub>    | Silvio input data noid time                                 |                          | '               | 3.0 V           | 12  |     |     | 115  |
| t                     | SOMI output data valid time <sup>(2)</sup>                  | UCLK edge to SOMI valid, | Т               | 2.0 V           |     |     | 69  | ns   |
| t <sub>VALID,SO</sub> | Solvii output data valid time                               | $C_L = 20 \text{ pF}$    | ļ               | 3.0 V           |     |     | 42  | 115  |
|                       | SOMI output data hold time (3)                              | C = 20 pE                | _               | 2.0 V           | 5   |     |     | ne   |
| t <sub>HD,SO</sub>    | SOMI output data hold time $^{(3)}$ $C_L = 20 \text{ pF}$ T | '                        | 3.0 V           | 5               |     |     | ns  |      |

 $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq \max(t_{VALID,MO(Master)} + t_{SU,SI(eUSCI)}, t_{SU,MI(Master)} + t_{VALID,SO(eUSCI)})$  For the master parameters  $t_{SU,MI(Master)}$  and  $t_{VALID,MO(Master)}$ , see the SPI parameters of the attached master. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams

in Figure 5-13 and Figure 5-14.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-13 and Figure 5-14.





Figure 5-13. SPI Slave Mode, CKPH = 0



Figure 5-14. SPI Slave Mode, CKPH = 1



Table 5-19 lists the switching characteristics of the eUSCI in I<sup>2</sup>C mode.

# Table 5-19. eUSCI (I<sup>2</sup>C Mode) Switching Characteristics

|                      | PARAMETER                   | TEST CONDITIONS                                                       | DEVICE<br>GRADE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>cc</sub> | MIN  | TYP | MAX | UNIT |
|----------------------|-----------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|-----|------|
| f <sub>eUSCI</sub>   | eUSCI input clock frequency | Internal: SMCLK or MODCLK,<br>External: UCLK<br>Duty cycle = 50% ±10% | Т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,<br>3.0 V |      |     | 24  | MHz  |
| f <sub>SCL</sub>     | SCL clock frequency         |                                                                       | Т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,<br>3.0 V | 0    |     | 400 | kHz  |
|                      | Hold time (repeated) CTART  | f <sub>SCL</sub> = 100 kHz                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,          | 4.0  |     |     |      |
| t <sub>HD,STA</sub>  | Hold time (repeated) START  | f <sub>SCL</sub> > 100 kHz                                            | ı                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.0 V           | 0.6  |     |     | μs   |
|                      | Setup time for a repeated   | f <sub>SCL</sub> = 100 kHz                                            | т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,          | 4.7  |     |     |      |
| t <sub>SU,STA</sub>  | START                       | f <sub>SCL</sub> > 100 kHz                                            | ı                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.0 V           | 0.6  |     |     | μs   |
| t <sub>HD,DAT</sub>  | Data hold time              |                                                                       | Т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,<br>3.0 V | 0    |     |     | ns   |
| t <sub>SU,DAT</sub>  | Data setup time             |                                                                       | Т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,<br>3.0 V | 250  |     |     | ns   |
|                      | Catua tima for CTOD         | f <sub>SCL</sub> = 100 kHz                                            | т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,          | 4.0  |     |     |      |
| t <sub>SU,STO</sub>  | Setup time for STOP         | f <sub>SCL</sub> > 100 kHz                                            | ı                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.0 V           | 0.6  |     |     | μs   |
|                      |                             | UCGLITx = 0                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | 50   |     | 600 | ns   |
|                      | Pulse duration of spikes    | UCGLITx = 1                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0 V,          | 25   |     | 300 | ns   |
| t <sub>SP</sub>      | suppressed by input filter  | UCGLITx = 2                                                           | ] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3.0 V           | 12.5 |     | 150 | ns   |
|                      |                             | UCGLITx = 3                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | 6.3  |     | 75  | ns   |
|                      |                             | UCCLTOx = 1                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |      | 36  |     | ms   |
| t <sub>TIMEOUT</sub> | Clock low time-out          | UCCLTOx = 2                                                           | GRADE         Vcc         MIN         TYP         MA           T         2.0 V, 3.0 V         2         2           T         2.0 V, 3.0 V         0         40           T         2.0 V, 3.0 V         0.6         4.7           T         2.0 V, 3.0 V         0.6         0.6           T         2.0 V, 3.0 V         0         0           T         2.0 V, 3.0 V         250         0           T         2.0 V, 3.0 V         0.6         0           T         0.0 V         0.0 V <t< td=""><td></td><td>ms</td></t<> |                 | ms   |     |     |      |
|                      |                             | UCCLTOx = 3                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0.0 V           |      | 44  |     | ms   |



Figure 5-15. I<sup>2</sup>C Mode Timing



### 5.13.9 ADC

Table 5-20 lists the input characteristics of the ADC.

### Table 5-20. ADC, Power Supply and Input Range Conditions

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                                 | TEST CONDITIONS                                                                                                    | DEVICE<br>GRADE | V <sub>CC</sub> | MIN | TYP | MAX     | UNIT |
|------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----|-----|---------|------|
| $DV_CC$          | ADC supply voltage <sup>(1)</sup>                                         |                                                                                                                    | Т               |                 | 2.0 |     | 3.6     | V    |
| $V_{(Ax)}$       | Analog input voltage range                                                | All ADC pins                                                                                                       | Т               |                 | 0   |     | $DV_CC$ | V    |
|                  | Operating supply current into                                             | f <sub>ADCCLK</sub> = 5 MHz, ADCON = 1,                                                                            |                 | 2.0 V           |     | 185 |         |      |
| I <sub>ADC</sub> | DVCC terminal, reference current not included, repeat-single-channel mode | REFON = 0, SHT0 = 0,<br>SHT1 = 0, ADCDIV = 0,<br>ADCCONSEQx = 10b                                                  | Т               | 3.0 V           |     | 280 |         | μΑ   |
| C <sub>I</sub>   | Input capacitance                                                         | Only one terminal Ax can be selected at one time from the pad to the ADC capacitor array, including wiring and pad | Т               | 2.2 V           |     | 4.5 | 5.5     | pF   |
| R <sub>I</sub>   | Input MUX ON resistance                                                   | $DV_{CC} = 2 \text{ V}, 0 \text{ V} = V_{Ax} = DV_{CC}$                                                            | Т               |                 |     |     | 2       | kΩ   |

<sup>(1)</sup> This specifies the ADC functional range with 8-bit resolution at 8-bit ENOB. Table 5-22 specifies 10- and 12-bit linearity parameters for better ENOB requirements.

Table 5-21 lists the timing parameters of the ADC.

### Table 5-21. ADC, Timing Parameters

over operating free-air temperature range (unless otherwise noted)

| -                     | PARAMETER                                       | TEST CONDITIONS                                                                                                                                                                                                  | DEVICE<br>GRADE | V <sub>CC</sub>   | MIN  | TYP | MAX | UNIT    |
|-----------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|------|-----|-----|---------|
|                       | ADC clock                                       | ADC clock, 10-bit mode                                                                                                                                                                                           | _               | 2.4 V to          |      |     | 6.0 | N 41 1- |
| †ADCCLK               | frequency                                       | ADC clock, 12-bit mode                                                                                                                                                                                           |                 | 3.6 V             |      |     | 4.4 | MHz     |
| t <sub>Settling</sub> | Turn-on settling time of the ADC <sup>(1)</sup> | The error in a conversion started after t <sub>ADCON</sub> is less than ±0.5 LSB, Reference and input signal already settled                                                                                     | Т               |                   |      |     | 6.0 | ns      |
|                       | Compling time                                   | $\begin{array}{l} R_S = 1000~\Omega,~R_I = 4000~\Omega,\\ C_I = 5.5~pF,~C_{external} = 8.0~pF,\\ Approximately~7.62~Tau~(t)~are~required~for\\ an~error~of~less~than~\pm0.5~LSB,~10\mbox{-bit}~mode \end{array}$ | Т               | 2.4 V to<br>3.6 V | 0.52 |     |     |         |
| t <sub>Sample</sub>   | Sampling time                                   | $\begin{array}{l} R_S = 1000~\Omega,~R_I = 4000~\Omega,\\ C_I = 5.5~pF,~C_{external} = 8.0~pF,\\ Approximately~9.01~Tau~(t)~are~required~for~an~error~of~less~than~\pm0.5~LSB,~12-bit~mode \end{array}$          | Т               | 2.4 V to<br>3.6 V | 0.61 |     |     | μs      |

<sup>(1)</sup> This excludes the ADC conversion time. The ADC conversion time is specified as  $(N + 2) \times ADCDIV \times 1/f_{ADCCLK}$ .



Table 5-22 lists the linearity parameters of the ADC.

# **Table 5-22. ADC, Linearity Parameters**

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                                  | TEST CONDITIONS     | DEVICE<br>GRADE | V <sub>CC</sub> | MIN  | TYP | MAX | UNIT |
|----------------|--------------------------------------------|---------------------|-----------------|-----------------|------|-----|-----|------|
| _              | Integral linearity error(12-bit mode)      | Veref+ reference    | т               | 2.4 V to        | -2.5 |     | 2.5 | LCD  |
| Eı             | Integral linearity error (10-bit mode)     | Veref+ reference    | ı               | 3.6 V           | -2   |     | 2   | LSB  |
| _              | Differential linearity error(12-bit mode)  | Veref+ reference    | _               | 2.4 V to        | -1   |     | 1   | LSB  |
| E <sub>D</sub> | Differential linearity error (10-bit mode) | Veref+ reference    | ı               | 3.6 V           | -1   |     | 1   | LOD  |
| _              | Offset error(12-bit mode)                  | Veref+ reference    | т               | 2.4 V to        | -1.5 |     | 1.5 | mV   |
| Eo             | Offset error (10-bit mode)                 | Veref+ reference    | '               | 3.6 V           | -6.0 |     | 6.0 | IIIV |
| _              | Gain error (12-bit mode)                   | Veref+ as reference | _               | 2.4 V to        | -3.0 |     | 3.0 | LCD  |
| E <sub>G</sub> | Gain error (10-bit mode)                   | Veref+ as reference | ı               | 3.6 V           | -1.5 |     | 1.5 | LSB  |
| _              | Total unadjusted error (12-bit mode)       | Veref+ as reference | _               | 2.4 V to        | -4.0 |     | 4.0 | LSB  |
| E <sub>T</sub> | Total unadjusted error (10-bit mode)       | Veref+ as reference |                 | 3.6 V           | -2.0 |     | 2.0 | LOB  |



# 5.13.10 Enhanced Comparator (eCOMP)

Table 5-23 lists the characteristics of eCOMP0.

### Table 5-23. eCOMP0

|                        | PARAMETER                                 | TEST CONDITIONS                                                                                                           | DEVICE<br>GRADE | MIN  | TYP | MAX      | UNIT |  |
|------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|----------|------|--|
| V <sub>CC</sub>        | Supply voltage                            |                                                                                                                           | Т               | 2.0  |     | 3.6      | V    |  |
| V <sub>IC</sub>        | Common mode input range                   |                                                                                                                           | Т               | 0    |     | $V_{CC}$ | V    |  |
|                        | DC input hysteresis                       | CPEN = 1, CPHSEL= 00                                                                                                      |                 |      | 0   |          |      |  |
| V                      |                                           | CPEN = 1, CPHSEL= 01                                                                                                      | Т               |      | 10  |          | mV   |  |
| V <sub>HYS</sub>       | DC input hysteresis                       | CPEN = 1, CPHSEL= 10                                                                                                      |                 |      | 20  |          | IIIV |  |
|                        |                                           | CPEN = 1, CPHSEL= 11                                                                                                      |                 |      | 30  |          |      |  |
| V                      | Input offset voltage                      | CPEN = 1, CPMSEL = 0                                                                                                      | Т               | -30  |     | +30      | mV   |  |
| V <sub>OFFSET</sub>    | input onset voltage                       | CPEN = 1, CPMSEL = 1                                                                                                      | 1               | -40  |     | +40      | IIIV |  |
| 1                      | Quiescent current draw from               | $V_{IC} = V_{CC}/2$ , CPEN = 1, CPMSEL = 0                                                                                | Т               |      | 24  | 35       |      |  |
| I <sub>COMP</sub>      | V <sub>CC</sub> , only Comparator         | $V_{IC} = V_{CC}/2$ , CPEN = 1, CPMSEL = 1                                                                                | 1               |      | 1.6 | 5        | μA   |  |
| C <sub>IN</sub>        | Input channel capacitance <sup>(1)</sup>  |                                                                                                                           | Т               |      | 1   |          | pF   |  |
| R <sub>IN</sub>        | Input channel series                      | On (switch closed)                                                                                                        | Т               |      | 10  | 20       | kΩ   |  |
| ININ                   | resistance                                | Off (switch open)                                                                                                         | 1               | 50   |     |          | ΜΩ   |  |
| t <sub>PD</sub>        | Propagation delay, response time          | CPMSEL = 0, CPFLT = 0,<br>Overdrive = 20 mV                                                                               | Т               |      |     | 1        | μs   |  |
|                        |                                           | CPMSEL = 1, CPFLT = 0,<br>Overdrive = 20 mV                                                                               |                 |      | 3.2 |          |      |  |
|                        | Compositor analysis                       | CPEN = $0\rightarrow1$ , CPMSEL = 0,<br>V+ and V- from pads, Overdrive = 20 mV                                            | т               |      | 8.5 |          |      |  |
| t <sub>EN_CP</sub>     | Comparator enable time                    | CPEN = 0→1, CPMSEL = 1,<br>V+ and V- from pads, Overdrive = 20 mV                                                         | _ I             |      | 1.4 |          | μs   |  |
|                        | Compositor with reference                 | CPEN = $0\rightarrow 1$ , CPDACEN = $0\rightarrow 1$ ,<br>CPMSEL = 0, CPDACREFS = 1,<br>CPDACBUF1 = 0F, Overdrive = 20 mV |                 |      | 8.5 |          |      |  |
| t <sub>EN_CP_DAC</sub> | Comparator with reference DAC enable time | CPEN = $0$ →1, CPDACEN = $0$ →1,<br>CPMSEL = 1,<br>CPDACREFS = 1, CPDACBUF1 = $0$ F,<br>Overdrive = $20$ mV               | Т               |      | 101 |          | μs   |  |
|                        |                                           | CPMSEL = 0, CPFLTDY = 00,<br>Overdrive = 20 mV, CPFLT = 1                                                                 |                 |      | 0.7 |          | μs   |  |
|                        | Propagation delay with                    | CPMSEL = 0, CPFLTDY = 01,<br>Overdrive = 20 mV, CPFLT = 1                                                                 |                 |      | 1.1 |          |      |  |
| t <sub>FDLY</sub>      | analog filter active                      | CPMSEL = 0, CPFLTDY = 10,<br>Overdrive = 20 mV, CPFLT = 1                                                                 | '               |      | 1.9 |          |      |  |
|                        | C                                         | CPMSEL = 0, CPFLTDY = 11,<br>Overdrive = 20 mV, CPFLT = 1                                                                 |                 |      | 3.4 |          |      |  |
| INL                    | Integral nonlinearity                     |                                                                                                                           | Т               | -0.5 |     | 0.5      | LSB  |  |
| DNL                    | Differential nonlinearity                 |                                                                                                                           | Т               | -0.5 |     | 0.5      | LSB  |  |

<sup>(1)</sup> For details on the eCOMP  $C_{\text{IN}}$ , model , see Figure 5-16.



Table 5-24 lists the characteristics of eCOMP1.

#### Table 5-24. eCOMP1

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                         | TEST CONDITIONS                                                                               | DEVICE<br>GRADE | MIN  | TYP  | MAX             | UNIT |  |
|------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|-----------------|------|------|-----------------|------|--|
| VCC                    | Supply voltage                    |                                                                                               | Т               | 2.0  |      | 3.6             | V    |  |
| V <sub>IC</sub>        | Common mode input range           |                                                                                               | Т               | 0    |      | V <sub>CC</sub> | V    |  |
|                        |                                   | CPEN = 1, CPHSEL= 00                                                                          |                 |      | 0    |                 |      |  |
| V                      | DC input bustoresis               | CPEN = 1, CPHSEL= 01                                                                          | T               |      | 10   |                 | mV   |  |
| V <sub>HYS</sub>       | DC input hysteresis               | CPEN = 1, CPHSEL= 10                                                                          | ' [             |      | 20   |                 | mv   |  |
|                        |                                   | CPEN = 1, CPHSEL= 11                                                                          |                 |      | 30   |                 |      |  |
| V                      | lanut offeet voltage              | CPEN = 1, CPMSEL = 0                                                                          | Т Т             | -30  |      | +30             | mV   |  |
| V <sub>OFFSET</sub>    | Input offset voltage              | CPEN = 1, CPMSEL = 1                                                                          | ' [             | -40  |      | +40             | IIIV |  |
|                        | Quiescent current draw from       | $V_{IC} = V_{CC}/2$ , CPEN = 1, CPMSEL = 0                                                    | т .             |      | 162  | 209             |      |  |
| I <sub>COMP</sub>      | V <sub>CC</sub> , only Comparator | V <sub>IC</sub> = V <sub>CC</sub> /2, CPEN = 1, CPMSEL = 1                                    | '               |      | 20   | 30              | μA   |  |
| C <sub>IN</sub>        | Input channel capacitance (1)     |                                                                                               | Т               |      | 1    |                 | pF   |  |
| D                      | land the same lands a mariatana   | On (switch closed)                                                                            | _               |      | 1    | 5               | kΩ   |  |
| R <sub>IN</sub>        | Input channel series resistance   | Off (switch open)                                                                             | Т               | 50   |      |                 | ΜΩ   |  |
|                        | Propagation delay, response       | CPMSEL = 0, CPFLT = 0,<br>Overdrive = 20 mV, DVCC = 3.0 V                                     | _               |      |      | 0.1             |      |  |
| t <sub>PD</sub>        | time                              | CPMSEL = 1, CPFLT = 0,<br>Overdrive = 20 mV                                                   | T               |      | 0.32 |                 | μs   |  |
|                        |                                   | CPEN = 0→1, CPMSEL = 0,<br>V+ and V- from pads, Overdrive = 20 mV                             | _               | 8.5  |      |                 |      |  |
| t <sub>EN_CP</sub>     | Comparator enable time            | CPEN = 0→1, CPMSEL = 1,<br>V+ and V- from pads, Overdrive = 20 mV                             | T               |      | 4.8  |                 | μs   |  |
|                        | Comparator with reference DAC     | CPEN = 0→1, CPDACEN = 0→1,<br>CPMSEL = 0, CPDACREFS = 1,<br>CPDACBUF1 = 0F, Overdrive = 20 mV | _               |      | 8.5  |                 |      |  |
| t <sub>EN_CP_DAC</sub> | enable time                       | CPEN = 0→1, CPDACEN = 0→1,<br>CPMSEL = 1, CPDACREFS = 1,<br>CPDACBUF1 = 0F, Overdrive = 20 mV | Т               |      | 101  |                 | μs   |  |
|                        |                                   | CPMSEL = 0, CPFLTDY = 00,<br>Overdrive = 20 mV, CPFLT = 1                                     |                 |      | 150  |                 |      |  |
|                        | Propagation delay with analog     | CPMSEL = 0, CPFLTDY = 01,<br>Overdrive = 20 mV, CPFLT = 1                                     | Т               |      | 350  |                 | ns   |  |
| t <sub>FDLY</sub>      | filter active                     | CPMSEL = 0, CPFLTDY = 10,<br>Overdrive = 20 mV, CPFLT = 1                                     |                 |      | 1000 |                 |      |  |
|                        | C                                 | CPMSEL = 0, CPFLTDY = 11,<br>Overdrive = 20 mV, CPFLT = 1                                     |                 |      | 1900 |                 |      |  |
| INL                    | Integral nonlinearity             |                                                                                               | Т               | -0.5 |      | 0.5             | LSB  |  |
| DNL                    | Differential nonlinearity         |                                                                                               | Т               | -0.5 |      | 0.5             | LSB  |  |

(1) For details on the eCOMP  $C_{\text{IN}}$ , model, see Figure 5-16.



Figure 5-16. eCOMP Input Circuit

# 5.13.11 Smart Analog Combo (SAC) (MSP430FR235x Devices Only)

Table 5-25 lists the characteristics of the SAC OA.

### Table 5-25. SAC, OA

|                      | PARAMETER                              | TEST CONDITIONS                                                            | DEVICE<br>GRADE | MIN  | TYP | MAX                   | UNIT    |  |
|----------------------|----------------------------------------|----------------------------------------------------------------------------|-----------------|------|-----|-----------------------|---------|--|
| V <sub>CC</sub>      | Supply voltage                         |                                                                            | Т               | 2.0  |     | 3.6                   | V       |  |
| $V_{OS}$             | Input offset voltage                   |                                                                            | Т               | -5   |     | 5                     | mV      |  |
| ط// /طT              | Offset drift                           | $OAPM = 0^{(1)}$                                                           | Т               |      | 3   |                       |         |  |
| dV <sub>OS</sub> /dT | Oliset dilit                           | $OAPM = 1^{(1)}$                                                           |                 |      | 5   |                       | μV/°C   |  |
| I <sub>B</sub>       | Input bias current                     |                                                                            | Т               |      | 50  |                       | pА      |  |
| $V_{CM}$             | Input voltage range                    |                                                                            | Т               | -0.1 |     | V <sub>CC</sub> + 0.1 | V       |  |
|                      | Outageant aurrent                      | OAPM = 0                                                                   | Т               |      | 350 |                       |         |  |
| I <sub>IDD</sub>     | Quiescent current                      | OAPM = 1                                                                   |                 |      | 120 |                       | μA      |  |
|                      | Input noise voltage                    | f = 0.1 Hz to 10 Hz,<br>Vin = V <sub>CC</sub> /2, OAPM = 0                 |                 |      | 40  |                       | nV      |  |
| E <sub>NI</sub>      | Input noise voltage density            | $f = 1 \text{ kHz}, \text{ Vin} = V_{CC}/2, \text{ OAPM} = 0$              | Т               |      | 64  |                       | >///.1- |  |
|                      | Input noise voltage                    | f = 10 kHz, Vin = V <sub>CC</sub> /2, OAPM = 0                             |                 | 28   |     |                       | nV/Hz   |  |
| CMRR                 | Common mode rejection ratio            | OAPM = 0                                                                   | Т               |      | 70  |                       | 5       |  |
| CIVIRR               | Common-mode rejection ratio            | OAPM = 1                                                                   |                 |      | 80  |                       | dB      |  |
| PSRR                 | Dower cumply rejection ratio           | OAPM = 0                                                                   | т               |      | 70  | 5                     |         |  |
| PSKK                 | Power supply rejection ratio           | OAPM = 1                                                                   |                 |      | 80  |                       | dB      |  |
| GBW                  | Cain handwidth                         | OAPM = 0                                                                   | Т               |      | 2.8 |                       | MHz     |  |
| GBW                  | Gain-bandwidth                         | OAPM = 1                                                                   |                 |      | 1.0 |                       | IVI⊓∠   |  |
| ٨                    | Open leep veltege gein                 | OAPM = 0                                                                   | т               |      | 100 |                       | dB      |  |
| A <sub>OL</sub>      | Open-loop voltage gain                 | OAPM = 1                                                                   |                 | 100  |     |                       | uБ      |  |
| φ <sub>M</sub>       | Phase margin                           | $C_L = 50 \text{ pF}$ , $R_L = 2 \text{ k}\Omega$                          | Т               |      | 65  |                       | deg     |  |
|                      | Positive slew rate                     | C <sub>L</sub> = 50 pF, OAPM = 0, step = 1                                 | Т               |      | 3   |                       | 1////   |  |
|                      | FOSITIVE SIEW TATE                     | C <sub>L</sub> = 50 pF, OAPM = 1, step = 1                                 | '               |      | 1   |                       | V/µs    |  |
| C <sub>in</sub>      | Input capacitance                      | Common mode                                                                | Т               |      | 3   |                       | рF      |  |
| Vo                   | Voltage output swing from supply rails | $R_L = 10 \text{ k}\Omega$                                                 | Т               |      | 40  | 100                   | mV      |  |
|                      | OA cottling time                       | To 0.1% final value, G = +1, 1-V setup C <sub>L</sub> = 50 pF, OAPM = 0    | Т               |      | 1   |                       | 1.0     |  |
| t <sub>ST</sub>      | OA settling time                       | To 0.1% final value, G = +1, 1-V setup<br>C <sub>L</sub> = 50 pF, OAPM = 1 | l               |      | 4.5 |                       | μs      |  |
| THD                  | Total harmonic distortion              | All gains                                                                  | Т               |      | -60 |                       | dB      |  |



# Table 5-25. SAC, OA (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER            | TEST CONDITIONS                         | DEVICE<br>GRADE | MIN   | TYP | MAX   | UNIT |
|-------------------------|----------------------|-----------------------------------------|-----------------|-------|-----|-------|------|
|                         |                      | Gain = 1, inverting mode, follower mode | Т               | 0.99  | 1   | 1.01  |      |
|                         |                      | Gain = 2, noninverting mode             | Т               | 1.98  | 2   | 2.02  |      |
|                         |                      | Gain = 2, inverting mode                | Т               | 1.98  | 2   | 2.02  |      |
|                         |                      | Gain = 3, noninverting mode             | Т               | 2.97  | 3   | 3.03  |      |
|                         |                      | Gain = 4, inverting mode                | Т               | 3.96  | 4   | 4.04  |      |
|                         |                      | Gain = 5, noninverting mode             | Т               | 4.95  | 5   | 5.05  |      |
|                         |                      | Gain = 8, inverting mode                | Т               | 7.92  | 8   | 8.08  |      |
| G <sub>close loop</sub> | PGA closed-loop gain | Gain = 9, noninverting mode             | Т               | 8.91  | 9   | 9.09  |      |
|                         |                      | Gain = 16, inverting mode               | Т               | 15.84 | 16  | 16.16 |      |
|                         |                      | Gain = 17, noninverting mode            | Т               | 16.83 | 17  | 17.17 |      |
|                         |                      | Gain = 25, inverting mode               | Т               | 24.75 | 25  | 25.25 |      |
|                         |                      | Gain = 26, noninverting mode            | Т               | 25.74 | 26  | 26.26 |      |
|                         |                      | Gain = 32, inverting mode               | Т               | 31.68 | 32  | 32.32 |      |
|                         |                      | Gain = 33, noninverting mode            | Т               | 32.67 | 33  | 33.33 |      |

Table 5-26 lists the characteristics of the SAC DAC.

### Table 5-26. SAC, DAC

| PARAMETER TEST CONDITIONS          |                                                                | NS                                                                                                          | DEVICE<br>GRADE | MIN | TYP           | MAX | UNIT  |     |
|------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----|---------------|-----|-------|-----|
| V <sub>CC</sub>                    | Supply voltage                                                 |                                                                                                             |                 | Т   | 2.4           |     | 3.6   | V   |
| I <sub>IDDR</sub>                  | Quiescent current of resistor ladder into V <sub>REF_INT</sub> |                                                                                                             |                 | Т   |               | 5   |       | μΑ  |
| CA - DAC system to lead system     |                                                                | Low-power mode                                                                                              |                 | Т   |               | 0.2 |       | mA  |
| I <sub>IOAD</sub>                  | OA + DAC output load current                                   | High-power mode                                                                                             |                 | l   |               | 1   |       | mA  |
|                                    | OA + DAC settling time, full                                   | DACDAT =                                                                                                    | OAPM = 1        | _ T |               |     | 477   |     |
| t <sub>ST(FS)</sub>                | scale                                                          | 0x80h→0xF7Fh→0x80h                                                                                          | OAPM = 0        |     |               |     | 160   | μs  |
|                                    | DACDAT =                                                       | OAPM = 1                                                                                                    |                 |     | 2             | 10  |       |     |
| t <sub>ST(C-C)</sub>               | OA + DAC settling time, code to code                           | $0x3F8h \rightarrow 408h \rightarrow 0x3F8h$<br>or<br>DACDAT = $0xBF8h \rightarrow C08h \rightarrow 0xBF8h$ | OAPM = 0        | Т   |               | 2   | 5     | μs  |
| INL                                | OA + DAC integral nonlinearity                                 | DACSREF = DVCC, DVCC =                                                                                      | 3.0 V           | Т   | -4            |     | 4     | LSB |
| DNL                                | OA + DAC differential nonlinearity                             | DACSREF = DVCC, DVCC =                                                                                      | 3.0 V           | Т   | -1            |     | 1     | LSB |
|                                    |                                                                | No load, DACSREF = DVCC,                                                                                    | DACDAT = 0      |     | 0             |     | 0.005 |     |
| V <sub>OUT</sub> Output voltage ra | Output voltage range                                           | $R_{LOAD} = 3 \text{ k}\Omega$ , DACSREF = DVCC, DACDAT = 0                                                 |                 | Т   | 0             |     | 0.1   | V   |
|                                    |                                                                | $R_{LOAD} = 3 \text{ k}\Omega$ , DACSREF = DACDAT = 0FFFh                                                   | OVCC,           |     | DVCC -<br>0.1 |     | DVCC  |     |

### 5.13.12 FRAM

Table 5-27 lists the characteristics of the FRAM.

#### Table 5-27, FRAM

|                        | PARAMETER                  | TEST CONDITIONS      | DEVICE<br>GRADE | MIN                                  | TYP                                  | MAX                              | UNIT   |
|------------------------|----------------------------|----------------------|-----------------|--------------------------------------|--------------------------------------|----------------------------------|--------|
|                        | Read and write endurance   |                      | Т               | 10 <sup>15</sup>                     |                                      |                                  | cycles |
|                        |                            | $T_J = 25^{\circ}C$  | Т               | 100                                  |                                      |                                  |        |
| t <sub>Retention</sub> | Data retention duration    | $T_J = 70^{\circ}C$  | Т               | 40                                   |                                      |                                  | years  |
|                        |                            | $T_J = 115^{\circ}C$ | Т               | 10                                   |                                      |                                  |        |
| I <sub>WRITE</sub>     | Current to write into FRAM |                      | Т               | I <sub>READ</sub> (1)                | I <sub>READ</sub> (1)                | I <sub>READ</sub> <sup>(1)</sup> | nA     |
| I <sub>ERASE</sub>     | Erase current              |                      | Т               | N/A (2)                              | N/A <sup>(2)</sup>                   | N/A <sup>(2)</sup>               | nA     |
| t <sub>WRITE</sub>     | Write time                 |                      | Т               | t <sub>READ</sub> (3)                | t <sub>READ</sub> (3)                | t <sub>READ</sub> (3)            | ns     |
|                        |                            | NWAITSx = 0          | Т               | 1/f <sub>SYSTEM</sub> (4)            | 1/f <sub>SYSTEM</sub> (4)            | 1/f <sub>SYSTEM</sub> (4)        |        |
| $T_{READ}$             | Read time                  | NWAITSx = 1          | Т               | 2/f <sub>SYSTEM</sub> <sup>(4)</sup> | 2/f <sub>SYSTEM</sub> <sup>(4)</sup> | 2/f <sub>SYSTEM</sub> (4)        | ns     |
|                        |                            | NWAITSx = 2          | Т               | 3/f <sub>SYSTEM</sub> <sup>(4)</sup> | 3/f <sub>SYSTEM</sub> <sup>(4)</sup> | 3/f <sub>SYSTEM</sub> (4)        |        |
| I <sub>ref</sub>       | I <sub>ref</sub> trim      | MP = 1, T = 30°C     | Т               | 8                                    |                                      | 63                               | μΑ     |

<sup>(1)</sup> Writing to FRAM does not require a setup sequence or additional power when compared to reading from FRAM. The FRAM read current I<sub>READ</sub> is included in the active mode current consumption numbers I<sub>AM, FRAM</sub>.

<sup>(2)</sup> FRAM does not require a special erase sequence.

<sup>(3)</sup> Writing into FRAM is as fast as reading.

<sup>(4)</sup> The maximum read (and write) speed is specified by f<sub>SYSTEM</sub> using the appropriate wait state settings (NWAITSx).

### 5.13.13 Emulation and Debug

Table 5-28 lists the characteristics of the SBW interface.

### Table 5-28. JTAG, Spy-Bi-Wire Interface

|                            | PARAMETER                                                                            | DEVICE<br>GRADE | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------------------------------------------------|-----------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>           | Spy-Bi-Wire input frequency                                                          | Т               | 2.0 V,<br>3.0 V | 0     |     | 8   | MHz  |
| t <sub>SBW,Low</sub>       | Spy-Bi-Wire low clock pulse duration                                                 | Т               | 2.0 V,<br>3.0 V | 0.028 |     | 15  | μs   |
| t <sub>SU,SBWTDIO</sub>    | SBWTDIO setup time (before falling edge of SBWTCK in TMS and TDI slot Spy-Bi-Wire )  | Т               | 2.0 V,<br>3.0 V | 4     |     |     | ns   |
| t <sub>HD,SBWTDIO</sub>    | SBWTDIO hold time (after rising edge of SBWTCK in TMS and TDI slot Spy-Bi-Wire )     | Т               | 2.0 V,<br>3.0 V | 19    |     |     | ns   |
| t <sub>Valid,SBWTDIO</sub> | SBWTDIO data valid time (after falling edge of SBWTCK in TDO slot Spy-Bi-Wire )      | Т               | 2.0 V,<br>3.0 V |       |     | 31  | ns   |
| t <sub>SBW, En</sub>       | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) <sup>(1)</sup> | Т               | 2.0 V,<br>3.0 V |       |     | 110 | μs   |
| t <sub>SBW,Ret</sub>       | Spy-Bi-Wire return to normal operation time (2)                                      | Т               | 2.0 V,<br>3.0 V | 15    |     | 100 | μs   |
| R <sub>internal</sub>      | Internal pulldown resistance on TEST                                                 | Т               | 2.0 V,<br>3.0 V | 20    | 35  | 50  | kΩ   |

- Tools that access the Spy-Bi-Wire interface must wait for the t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.
- $Maximum \ t_{SBW,Rst} \ time \ after \ pulling \ or \ releasing \ the \ TEST/SBWTCK \ pin \ low, \ the \ Spy-Bi-Wire \ pins \ revert \ from \ their \ Spy-Bi-Wire \ function$ to their application function. This time applies only if the Spy-Bi-Wire mode was selected.



Figure 5-17. JTAG Spy-Bi-Wire Timing

Table 5-29 lists the characteristics of the 4-wire JTAG interface.

### Table 5-29. JTAG, 4-Wire Interface

|                          | PARAMETER                                                           | DEVICE<br>GRADE | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------------|---------------------------------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| f <sub>TCK</sub>         | TCK input frequency <sup>(1)</sup>                                  | I, T            | 2.0 V,<br>3.0 V | 0   |     | 10  | MHz  |
| t <sub>TCK,Low</sub>     | Spy-Bi-Wire low clock pulse duration                                | I, T            | 2.0 V,<br>3.0 V | 15  |     |     | ns   |
| t <sub>TCK,high</sub>    | Spy-Bi-Wire high clock pulse duration                               | I, T            | 2.0 V,<br>3.0 V | 15  |     |     | ns   |
| t <sub>SU,TMS</sub>      | TMS setup time (before rising edge of TCK)                          | I, T            | 2.0 V,<br>3.0 V | 11  |     |     | ns   |
| t <sub>HD,TMS</sub>      | TMS hold time (after rising edge of TCK)                            | I, T            | 2.0 V,<br>3.0 V | 3   |     |     | ns   |
| t <sub>SU,TDI</sub>      | TDI setup time (before rising edge of TCK)                          | I, T            | 2.0 V,<br>3.0 V | 13  |     |     | ns   |
| t <sub>HD,TDI</sub>      | TDI hold time (after rising edge of TCK)                            | I, T            | 2.0 V,<br>3.0 V | 5   |     |     | ns   |
| t <sub>z-Valid,TDO</sub> | TDO high impedance to valid output time (after falling edge of TCK) | I, T            | 2.0 V,<br>3.0 V |     |     | 26  | ns   |
| t <sub>Valid,TDO</sub>   | TDO to new valid output time (after falling edge of TCK)            | I, T            | 2.0 V,<br>3.0 V |     |     | 26  | ns   |
| t <sub>Valid-Z,TDO</sub> | TDO valid to high impedance output time (after falling edge of TCK) | I, T            | 2.0 V,<br>3.0 V |     |     | 26  | ns   |
| t <sub>JTAG,Ret</sub>    | Spy-Bi-Wire return to normal operation time                         | I, T            | 2.0 V,<br>3.0 V | 15  |     | 100 | μs   |
| R <sub>internal</sub>    | Internal pulldown resistance on TEST                                | I, T            | 2.0 V,<br>3.0 V | 20  | 35  | 50  | kΩ   |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire interface must wait for the t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.



Figure 5-18. JTAG 4-Wire Timing

# 6 Detailed Description

### 6.1 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter (PC), stack pointer (SP), status register (SR), and constant generator (CG), respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

# 6.2 Operating Modes

The MSP430 has one active mode and several software selectable low-power modes of operation. An interrupt event can wake up the device from low-power mode LPM0, LPM3 or LPM4, service the request, and restore back to the low-power mode on return from the interrupt program. Low-power modes LPM3.5 and LPM4.5 disable the core supply to minimize power consumption.

**Table 6-1. Operating Modes** 

|                                |                         | AM              | LPM0            | LPM3                                        | LPM4                   | LPM3.5                                     | LPM4.5               |
|--------------------------------|-------------------------|-----------------|-----------------|---------------------------------------------|------------------------|--------------------------------------------|----------------------|
|                                | MODE                    | ACTIVE<br>MODE  | CPU OFF         | STANDBY                                     | OFF                    | ONLY RTC<br>COUNTER                        | SHUTDOWN             |
| Maximum sy                     | stem clock              | 24 MHz          | 24 MHz          | 40 kHz                                      | 0                      | 40 kHz                                     | 0                    |
| Power consumption at 25°C, 3 V |                         | 142 μA/MHz      | 40 μA/MHz       | 1.43 µA with<br>RTC counter<br>only in LFXT | 0.82 μA<br>without SVS | 620 nA with<br>RTC counter<br>only in LFXT | 42 nA<br>without SVS |
| Wake-up time                   |                         | N/A             | Instant         | 10 µs                                       | 10 µs                  | 350 µs                                     | 350 µs               |
| Wake-up eve                    | ents                    | N/A             | All             | All                                         | I/O                    | RTC counter, I/O                           | I/O                  |
| _                              | Regulator               | Full regulation | Full regulation | Partial power down                          | Partial power down     | Partial power down                         | Power down           |
| Power                          | SVS                     | On              | On              | Optional                                    | Optional               | Optional                                   | Optional             |
|                                | Brownout                | On              | On              | On                                          | On                     | On                                         | On                   |
|                                | MCLK                    | Active          | Off             | Off                                         | Off                    | Off                                        | Off                  |
|                                | SMCLK                   | Optional        | Active          | Off                                         | Off                    | Off                                        | Off                  |
|                                | FLL                     | Optional        | Optional        | Off                                         | Off                    | Off                                        | Off                  |
|                                | DCO                     | Optional        | Optional        | Off                                         | Off                    | Off                                        | Off                  |
| Clock <sup>(1)</sup>           | MODCLK                  | Optional        | Optional        | Off                                         | Off                    | Off                                        | Off                  |
| Clock                          | REFO                    | Optional        | Optional        | Optional                                    | Off                    | Off                                        | Off                  |
|                                | ACLK                    | Optional        | Optional        | Active                                      | Off                    | Off                                        | Off                  |
|                                | XT1HFCLK <sup>(2)</sup> | Optional        | Optional        | Off                                         | Off                    | Off                                        | Off                  |
|                                | XT1LFCLK                | Optional        | Optional        | Optional                                    | Off                    | Optional                                   | Off                  |
|                                | VLOCLK                  | Optional        | Optional        | Optional                                    | Off                    | Optional                                   | Off                  |

<sup>(1)</sup> The status shown for LPM4 applies to internal clocks only.

<sup>(2)</sup> HFXT must be disabled before entering into LPM3, LPM4, or LPMx.5 mode.



# **Table 6-1. Operating Modes (continued)**

|             |                              | AM             | LPM0     | LPM3       | LPM4       | LPM3.5              | LPM4.5     |
|-------------|------------------------------|----------------|----------|------------|------------|---------------------|------------|
|             | MODE                         | ACTIVE<br>MODE | CPU OFF  | STANDBY    | OFF        | ONLY RTC<br>COUNTER | SHUTDOWN   |
|             | CPU                          | On             | Off      | Off        | Off        | Off                 | Off        |
| 0           | FRAM                         | On             | On       | Off        | Off        | Off                 | Off        |
| Core        | RAM                          | On             | On       | On         | On         | Off                 | Off        |
|             | Backup Memory (3)            | On             | On       | On         | On         | On                  | Off        |
|             | Timer0_B3                    | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | Timer1_B3                    | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | Timer2_B3                    | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | Timer3_B7                    | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | WDT                          | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | eUSCI_A0                     | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | eUSCI_A1                     | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | eUSCI_B0                     | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | eUSCI_B1                     | Optional       | Optional | Optional   | Off        | Off                 | Off        |
| Davinhanala | CRC                          | Optional       | Optional | Off        | Off        | Off                 | Off        |
| Peripherals | ICC                          | Optional       | Optional | Off        | Off        | Off                 | Off        |
|             | MPY32                        | Optional       | Optional | Off        | Off        | Off                 | Off        |
|             | ADC                          | Optional       | Optional | Optional   | Off        | Off                 | Off        |
|             | eCOMP0                       | Optional       | Optional | Optional   | Optional   | Off                 | Off        |
|             | eCOMP1                       | Optional       | Optional | Optional   | Optional   | Off                 | Off        |
|             | SAC0 (4)                     | Optional       | Optional | Optional   | Optional   | Off                 | Off        |
|             | SAC1 (4)                     | Optional       | Optional | Optional   | Optional   | Off                 | Off        |
|             | SAC2 <sup>(4)</sup>          | Optional       | Optional | Optional   | Optional   | Off                 | Off        |
|             | SAC3 <sup>(4)</sup>          | Optional       | Optional | Optional   | Optional   | Off                 | Off        |
|             | RTC Counter                  | Optional       | Optional | Optional   | Optional   | Optional            | Off        |
| I/O         | General digital input/output | On             | Optional | State held | State held | State held          | State held |

<sup>(3)</sup> Backup memory contains one 32-byte register in the peripheral memory space. See Table 6-33 and Table 6-54 for its memory allocation.

#### **NOTE**

XT1CLK and VLOCLK can be active during LPM4 if requested by low-frequency peripherals.

<sup>(4)</sup> MSP430FR235x devices only



# 6.3 Interrupt Vector Addresses

The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see Table 6-2). The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

Table 6-2. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                                                                                                 | INTERRUPT FLAG                                                                                                                                                                                                        | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset Power up, brownout, supply supervisor External reset RST Watchdog time-out, key violation FRAM uncorrectable bit error detection Software POR, BOR FLL unlock error | SVSHIFG PMMRSTIFG WDTIFG PMMPORIFG, PMMBORIFG SYSRSTIV FLLULPUC                                                                                                                                                       | Reset               | FFFEh           | 63, Highest |
| System NMI Vacant memory access JTAG mailbox FRAM access time error FRAM bit-error detection                                                                                     | nory access nailbox stime error  MAIFG JMBINIFG, JMBOUTIFG CRDIEG LIBRIEG                                                                                                                                             |                     | FFFCh           | 62          |
| <b>User NMI</b><br>External NMI<br>Oscillator fault                                                                                                                              | NMIIFG<br>OFIFG                                                                                                                                                                                                       | Non-Maskable        | FFFAh           | 61          |
| Timer0_B3                                                                                                                                                                        | TB0CCR0 CCIFG0                                                                                                                                                                                                        | Maskable            | FFF8h           | 60          |
| Timer0_B3                                                                                                                                                                        | TB0CCR1 CCIFG1, TB0CCR2<br>CCIFG2, TB0IFG (TB0IV)                                                                                                                                                                     | Maskable            | FFF6h           | 59          |
| Timer1_B3                                                                                                                                                                        | TB1CCR0 CCIFG0                                                                                                                                                                                                        | Maskable            | FFF4h           | 58          |
| Timer1_B3                                                                                                                                                                        | TB1CCR1 CCIFG1, TB1CCR2<br>CCIFG2, TB1IFG (TB1IV)                                                                                                                                                                     | Maskable            | FFF2h           | 57          |
| Timer2_B3                                                                                                                                                                        | TB2CCR0 CCIFG0                                                                                                                                                                                                        | Maskable            | FFF0h           | 56          |
| Timer2_B3                                                                                                                                                                        | TB2CCR1 CCIFG1, TB2CCR2<br>CCIFG2, TB2IFG (TB2IV)                                                                                                                                                                     | Maskable            | FFEEh           | 55          |
| Timer3_B7                                                                                                                                                                        | TB3CCR0 CCIFG0                                                                                                                                                                                                        | Maskable            | FFECh           | 54          |
| Timer3_B7                                                                                                                                                                        | TB3CCR1 CCIFG1, TB3CCR2<br>CCIFG2, TB3CCR3 CCIFG3,<br>TB3CCR4 CCIFG4, TB3CCR5<br>CCIFG5, TB3CCR6 CCIFG6, TB3IFG<br>(TB3IV)                                                                                            | Maskable            | FFEAh           | 53          |
| RTC counter                                                                                                                                                                      | RTCIFG                                                                                                                                                                                                                | Maskable            | FFE8h           | 52          |
| Watchdog timer interval mode                                                                                                                                                     | WDTIFG                                                                                                                                                                                                                | Maskable            | FFE6h           | 51          |
| eUSCI_A0 receive or transmit                                                                                                                                                     | UCTXCPTIFG, UCSTTIFG, UCRXIFG,<br>UCTXIFG (UART mode)<br>UCRXIFG, UCTXIFG (SPI mode)<br>(UCA0IV))                                                                                                                     | Maskable            | FFE4h           | 50          |
| eUSCI_A1 receive or transmit                                                                                                                                                     | UCTXCPTIFG, UCSTTIFG, UCRXIFG,<br>UCTXIFG (UART mode)<br>UCRXIFG, UCTXIFG (SPI mode)<br>(UCA0IV))                                                                                                                     | Maskable            | FFE2h           | 49          |
| eUSCI_B0 receive or transmit                                                                                                                                                     | UCBORXIFG, UCBOTXIFG (SPI mode) UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG,UCCLTOIFG(I <sup>2</sup> C mode) (UCB0IV) | Maskable            | FFE0h           | 48          |

# Table 6-2. Interrupt Sources, Flags, and Vectors (continued)

| INTERRUPT SOURCE             | INTERRUPT FLAG                                                                                                                                                                                                        | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
| eUSCI_B1 receive or transmit | UCB1RXIFG, UCB1TXIFG (SPI mode) UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG,UCCLTOIFG(I <sup>2</sup> C mode) (UCB0IV) | Maskable            | FFDEh           | 47       |
| ADC                          | ADCIFG0, ADCINIFG, ADCLOIFG,<br>ADCHIIFG, ADCTOVIFG, ADCOVIFG<br>(ADCIV)                                                                                                                                              | Maskable            | FFDCh           | 46       |
| eCOMP0_eCOMP1                | CPIIFG, CPIFG (CP1IV, CP0IV)                                                                                                                                                                                          | Maskable            | FFDAh           | 45       |
| SAC0_SAC2 <sup>(1)</sup>     | SAC2DACSTS DACIFG (SAC2IV)<br>SAC0DACSTS DACIFG, SAC0IV)                                                                                                                                                              | Maskable            | FFD8h           | 44       |
| SAC1_SAC3 <sup>(1)</sup>     | SAC3DACSTS DACIFG (SAC3IV)<br>SAC1DACSTS DACIFG, SAC1IV)                                                                                                                                                              | Maskable            | FFD6h           | 43       |
| P1                           | P1IFG.0 to P1IFG.7 (P1IV)                                                                                                                                                                                             | Maskable            | FFD4h           | 42       |
| P2                           | P2IFG.0 to P2IFG.7 (P2IV)                                                                                                                                                                                             | Maskable            | FFD2h           | 41       |
| P3                           | P3IFG.0 to P3IFG.7 (P3IV)                                                                                                                                                                                             | Maskable            | FFD0h           | 40       |
| P4                           | P4IFG.0 to P4IFG.7 (P4IV)                                                                                                                                                                                             | Maskable            | FFCEh           | 39       |
| Reserved                     | Reserved                                                                                                                                                                                                              | Maskable            | FFCCh to FF88h  |          |

<sup>(1)</sup> MSP430FR235x devices only

Table 6-3 lists the BSL signature settings. The BSL setting on MSP430FR2355 can be customized by using BSL configuration and I<sup>2</sup>C address. See the *MSP430 FRAM Device Bootloader (BSL) User's Guide* for more details.

Table 6-3. BSL Signatures

| SIGNATURE                      | WORD ADDRESS |
|--------------------------------|--------------|
| BSL I2C Address <sup>(1)</sup> | FFA0h        |
| BSL Config                     | 0FF8Ah       |
| BSL Config Signature           | 0FF88h       |
| BSL Signature2                 | 0FF86h       |
| BSL Signature1                 | 0FF84h       |
| JTAG Signature2                | 0FF82h       |
| JTAG Signature1                | 0FF80h       |

<sup>(1)</sup> It is 7-bit address BSL I<sup>2</sup>C interface.



# 6.4 Memory Organization

Table 6-4 summarizes the memory map of the MSP430FR235x devices.

**Table 6-4. Memory Organization** 

|                                                                        | ACCESS                                                | MSP430FR2355                             | MSP430FR2353                             |
|------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------|------------------------------------------|
| Memory (FRAM) Main: interrupt vectors and signatures Main: code memory | Read/Write<br>(Optional Write Protect) <sup>(1)</sup> | 32KB<br>FFFFh to FF80h<br>FFFFh to 8000h | 16KB<br>FFFFh to FF80h<br>FFFFh to C000h |
| RAM                                                                    | Read/Write                                            | 4KB<br>2FFFh to 2000h                    | 2KB<br>27FFh to 2000h                    |
| Information Memory (FRAM)                                              | Read/Write <sup>(2)</sup>                             | 512 bytes<br>19FFh to 1800h              | 512 bytes<br>19FFh to 1800h              |
| Driver Library and FFT Library (ROM)                                   | Read only                                             | 20KB<br>FAC00h to FFBFFh                 | 20KB<br>FAC00h to FFBFFh                 |
| Peripherals                                                            | Read/Write                                            | 4KB<br>0FFFh to 0020h                    | 4KB<br>0FFFh to 0020h                    |
| Tiny RAM                                                               | Read/Write                                            | 26 bytes<br>001Fh to 0006h               | 26 bytes<br>001Fh to 0006h               |
| Reserved <sup>(3)</sup>                                                | Read                                                  | 6 bytes<br>0005h to 0000h                | 6 bytes<br>0005h to 0000h                |

<sup>(1)</sup> The Program FRAM can be write protected by setting PFWP bit in SYSCFG0 register. See the SYS chapter in MSP430FR4xx and MSP430FR2xx Family User's Guide for more details

### 6.5 Bootloader (BSL)

The BSL enables users to program the FRAM memory or RAM using a UART or I<sup>2</sup>C serial interface. Access to the device memory through the BSL is protected by an user-defined password. Use of the BSL requires four pins (see Table 6-5 and Table 6-6). BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For complete description of the features of the BSL and its implementation, see *MSP430 FRAM Device Bootloader (BSL) User's Guide*.

Table 6-5. UART BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION          |  |
|-----------------|-----------------------|--|
| RST/NMI/SBWTDIO | Entry sequence signal |  |
| TEST/SBWTCK     | Entry sequence signal |  |
| P1.7            | Data transmit         |  |
| P1.6            | Data receive          |  |
| DVCC            | Power supply          |  |
| DVSS            | Ground supply         |  |

Table 6-6. I<sup>2</sup>C BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION              |  |
|-----------------|---------------------------|--|
| RST/NMI/SBWTDIO | Entry sequence signal     |  |
| TEST/SBWTCK     | Entry sequence signal     |  |
| P1.2            | Data receive and transmit |  |
| P1.3            | Clock                     |  |
| DVCC            | Power supply              |  |
| DVSS            | Ground supply             |  |

<sup>(2)</sup> The Information FRAM can be write protected by setting DFWP bit in SYSCFG0 register. See the SYS chapter in MSP430FR4xx and MSP430FR2xx Family User's Guide for more details

<sup>(3)</sup> Reads as: D032h at 00h (Opcode: BIS.W LPM4, SR), 00F0h at 02h (Opcode: BIS.W LPM4, SR), 3FFFh at 04h (Opcode: JMP\$)

#### 6.6 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-7 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide.

Table 6-7. JTAG Pin Requirements and Function

| DEVICE SIGNAL                                 | DIRECTION | JTAG FUNCTION               |
|-----------------------------------------------|-----------|-----------------------------|
| P1.4/UCA0STE/TCK/A4                           | IN        | JTAG clock input            |
| P1.5/UCA0CLK/TMS/OA1O/A5                      | IN        | JTAG state control          |
| P1.6/UCA0RXD/UCA0SOMI/TB0.1/TDI/TCLK/OA1-/A6  | IN        | JTAG data input, TCLK input |
| P1.7/UCA0TXD/UCA0SIMO/TB0.2/TDO/OA1+/A7/VREF+ | OUT       | JTAG data output            |
| TEST/SBWTCK                                   | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO                               | IN        | External reset              |
| DVCC                                          | _         | Power supply                |
| DVSS                                          | -         | Ground supply               |

# 6.7 Spy-Bi-Wire Interface (SBW)

The MSP430 family supports the two wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. Table 6-8 shows the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide.

Table 6-8. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | SBW FUNCTION                      |
|-----------------|-----------|-----------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input           |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input and output |
| DVCC            | _         | Power supply                      |
| DVSS            | _         | Ground supply                     |

#### 6.8 FRAM

The FRAM can be programmed using the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in-system by the CPU. Features of the FRAM include:

- Byte and word access capability
- Programmable wait state generation
- Error correction coding (ECC)

### 6.9 Memory Protection

The device features memory protection of user access authority and write protection include:

- Securing the whole memory map to prevent unauthorized access from JTAG port or BSL, by writing JTAG and BSL signatures using the JTAG port, SBW, the BSL, or in-system by the CPU.
- Write protection enabled to prevent unwanted write operation to FRAM contents by setting the control
  bits with accordingly password in System Configuration register 0. For more detailed information, see
  the SYS chapter in the MSP430FR4xx and MSP430FR2xx Family User's Guide.

### 6.10 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. All peripherals can be handled by using all instructions in the memory map. For complete module description, see the MSP430FR4xx and MSP430FR2xx Family User's Guide.

### 6.10.1 Power Management Module (PMM) and On-chip Reference Voltages

The PMM includes an integrated voltage regulator that supplies the core voltage to the device. The PMM also includes supply voltage supervisor (SVS) and brownout protection. The brownout reset circuit (BOR) is implemented to provide the proper internal reset signal to the device during power-on and power-off. The SVS circuitry detects if the supply voltage drops below a user-selectable safe level. SVS circuitry is available on the primary supply.

The device contains three on-chip references:

- Internal shared reference (1.5 V, 2.0 V, or 2.5 V)
- 1.2 V for external reference (VREF pin)
- 1.2 V low-power reference for eCOMP

The internal shared reference is controlled by PMM settings to select 1.5 V, 2.0 V, or 2.5 V. This reference is internally connected to ADC channel 13. DVCC is internally connected to ADC channel 15. When DVCC is set as the reference voltage for ADC conversion, the DVCC can be easily represent as Equation 1 by using ADC sampling reference without any external components support.

(1)

The internal shared reference (1.5 V, 2.0 V, or 2.5 V) is also internally connected to the built-in DAC of the comparator and SAC (MSP430FR235x devices only) built-in 12-bit DAC as the reference voltage. The source can be selected by setting the specific register configuration of each module For more information, see the MSP430FR4xx and MSP430FR2xx Family User's Guide.

P1.7/UCA0TXD/UCA0SIMO/TB0.2/TDO/OA1+/A7/VREF+ can support a buffered external 1.2V output, when EXTREFEN = 1 in the PMMCTL2 register. ADC channel 7 can also be selected to monitor this voltage. For more information, see the MSP430FR4xx and MSP430FR2xx Family User's Guide.

An additional low-power 1.2-V reference is internally connected to eCOMP0 and eCOMP1. This reference is activated by enabling eCOMP with the channel as threshold source. See Section 6.10.13 for more details.

#### 6.10.2 Clock System (CS) and Clock Distribution

The clock system includes a 32-kHz low-frequency or up to 24-MHz high-frequency crystal oscillator (XT1), an internal very low-power low-frequency oscillator (VLO), an integrated 32-kHz RC oscillator (REFO), an integrated internal digitally controlled oscillator (DCO) that may use frequency-locked loop (FLL) locking with internal or external 32-kHz reference clock, and on-chip asynchronous high-speed clock (MODOSC). The clock system is designed to target cost-effective designs with minimal external components. A fail-safe mechanism is designed for XT1. The clock system module offers the following clock signals.



- Main Clock (MCLK): the system clock used by the CPU and all relevant peripherals accessed by the bus. All clock sources except MODOSC can be selected as the source with a predivider of 1, 2, 4, 8, 16, 32, 64, or 128.
- Sub-Main Clock (SMCLK): the subsystem clock used by the peripheral modules. SMCLK derives from the MCLK with a predivider of 1, 2, 4, or 8. This means SMCLK is always equal to or less than MCLK.
- Auxiliary Clock (ACLK): this clock derived from the external XT1 clock, internal VLO or internal REFO clock up to 40 kHz.

All peripherals may have one or several clock sources depending on specific functionality. Table 6-9shows the Clock Distribution used in this device.

Table 6-9. Clock Distribution

|                    | CLOCK<br>SOURCE<br>SELECT BITS | MCLK         | SMCLK              | ACLK               | MODCLK       | VLOCLK      | EXTERNAL<br>PIN   |
|--------------------|--------------------------------|--------------|--------------------|--------------------|--------------|-------------|-------------------|
| Frequency<br>Range |                                | DC to 24 MHz | DC to 24 MHz       | DC to 40 kHz       | 3.8 MHz ±21% | 10 kHz ±50% | -                 |
| CPU                | N/A                            | Default      | _                  | _                  | _            | _           | _                 |
| FRAM               | N/A                            | Default      | -                  | -                  | -            | -           | -                 |
| RAM                | N/A                            | Default      | -                  | -                  | -            | -           | -                 |
| CRC                | N/A                            | Default      | -                  | -                  | -            | -           | -                 |
| MPY32              | N/A                            | Default      | -                  | _                  | _            | _           | _                 |
| ICC                | N/A                            | Default      | -                  | _                  | _            | _           | _                 |
| I/O                | N/A                            | Default      | -                  | -                  | -            | -           | -                 |
| ТВ0                | TBSSEL                         | -            | 10b                | 01b                | -            | _           | 00b (TB0CLK pin)  |
| TB1                | TBSSEL                         | _            | 10b                | 01b                | -            | _           | 00b (TB1CLK pin)  |
| TB2                | TBSSEL                         | -            | 10b                | 01b                | -            | _           | 00b (TB2CLK pin)  |
| ТВ3                | TBSSEL                         | _            | 10b                | 01b                | -            | _           | 00b (TB3CLK pin)  |
| eUSCI_A0           | UCSSEL                         | _            | 10b or 11b         | 01b                | -            | _           | 00b (UCA0CLK pin) |
| eUSCI_A1           | UCSSEL                         | _            | 10b or 11b         | 01b                | -            | _           | 00b (UCA1CLK pin) |
| eUSCI_B0           | UCSSEL                         | _            | 10b or 11b         | 01b                | -            | _           | 00b (UCB0CLK pin) |
| eUSCI_B1           | UCSSEL                         | -            | 10b or 11b         | 01b                | -            | _           | 00b (UCB1CLK pin) |
| MFM                | N/A                            | _            | Default            | _                  | _            | _           | _                 |
| WDT                | WDTSSEL                        | _            | 00b                | 01b                | _            | 10b         | _                 |
| ADC                | ADCSSEL                        | _            | 10b or 11b         | 01b                | 00b          | _           | _                 |
| RTC Counter        | RTCSS                          | _            | 01b <sup>(1)</sup> | 01b <sup>(1)</sup> | _            | 11b         | -                 |

<sup>(1)</sup> Controlled by the RTCCLK bit in the SYSCFG2 register.

# Table 6-10. XTCLK Distribution

| OPERATION MODE | CLOCK SOURCE | XTHFCLK    | XTLFCLK    | XTLFCLK (LPMx.5) |
|----------------|--------------|------------|------------|------------------|
|                | SELECT BITS  | AM to LPM0 | AM to LPM3 | AM to LPM3.5     |
| MCLK           | SELMS        | 10b        | 10b        | 10b              |
| SMCLK          | SELMS        | 10b        | 10b        | 10b              |
| REFO           | SELREF       | 0b         | 0b         | 0b               |
| ACLK           | SELA         | 0b         | 0b         | 0b               |
| RTC            | RTCSS        | -          | 10b        | 10b              |

# 6.10.3 General-Purpose Input/Output Port (I/O)

Up to 44 I/O ports are implemented.

- P1, P2, P3, and P4 are full 8-bit ports; P5 and P6 feature up to 5-bit and 7-bit ports, respectively.
- All individual I/O bits are independently programmable.
- Any combination of input, output, is possible for P1, P2, P3, P4, P5, and P6. Interrupt conditions are possible in P1, P2, P3, and P4.
- Programmable pullup or pulldown on all ports.
- Edge-selectable interrupt and LPM3.5, LPM4 and LPM4.5 wake-up input capability is available in P1, P2, P3, and P4.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise or word-wise in pairs.

#### NOTE

#### Configuration of digital I/Os after BOR reset

To prevent any cross currents during start-up of the device, all port pins are high-impedance with Schmitt triggers and module functions disabled. To enable the I/O functions after a BOR reset, the ports must be configured first and then the LOCKLPM5 bit must be cleared. For details, see the *Configuration After Reset* section in the *Digital I/O* chapter of the MSP430FR4xx and MSP430FR2xx Family User's Guide.

### 6.10.4 Watchdog Timer (WDT)

The primary function of the WDT module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as interval timer and can generate interrupts at selected time intervals.

Table 6-11 lists the clock sources that can be used by the WDT.

 WDTSSEL
 NORMAL OPERATION (WATCHDOG AND INTERVAL TIMER MODE)

 00
 SMCLK

 01
 ACLK

 10
 VLOCLK

 11
 Reserved

Table 6-11. WDT Clocks

### 6.10.5 System Module (SYS)

The SYS module handles many of the system functions within the device. These include power-on reset (POR) and power-up clear (PUC) handling, NMI source selection and management, reset interrupt vector generators (see Table 6-12), bootloader entry mechanisms, and configuration management (device descriptors). SYS also includes a data exchange mechanism through SBW called a JTAG mailbox that can be used in the application.



# Table 6-12. System Module Interrupt Vector Registers

| INTERRUPT VECTOR REGISTER | ADDRESS | INTERRUPT EVENT                          | VALUE      | PRIORITY |
|---------------------------|---------|------------------------------------------|------------|----------|
|                           |         | No interrupt pending                     | 00h        |          |
|                           |         | Brownout (BOR)                           | 02h        | Highest  |
|                           |         | RSTIFG RST/NMI (BOR)                     | 04h        |          |
|                           |         | PMMSWBOR software BOR (BOR)              | 06h        |          |
|                           |         | LPMx.5 wake up (BOR)                     | 08h        |          |
|                           |         | Security violation (BOR)                 | 0Ah        |          |
|                           |         | Reserved                                 | 0Ch        |          |
|                           |         | SVSHIFG SVSH event (BOR)                 | 0Eh        |          |
|                           |         | Reserved                                 | 10h        |          |
|                           |         | Reserved                                 | 12h        |          |
| SYSRSTIV, System Reset    | 015Eh   | PMMSWPOR software POR (POR)              | 14h        |          |
|                           |         | WDTIFG watchdog time-out (PUC)           | 16h        |          |
|                           |         | WDTPW password violation (PUC)           | 18h        |          |
|                           |         | FRCTLPW password violation (PUC)         | 1Ah        |          |
|                           |         | Uncorrectable FRAM bit error detection   | 1Ch        |          |
|                           |         | Peripheral area fetch (PUC)              | 1Eh        |          |
|                           |         | PMMPW PMM password violation (PUC)       | 20h        |          |
|                           |         | Reserved                                 | 22h        |          |
|                           |         | FLL unlock (PUC)                         | 24h        |          |
|                           |         | Reserved                                 | 26h to 3Eh | Lowest   |
|                           |         | No interrupt pending                     | 00h        |          |
|                           |         | SVS low-power reset entry                | 02h        | Highest  |
|                           |         | Uncorrectable FRAM bit error detection   | 04h        |          |
|                           |         | Reserved                                 | 06h        |          |
|                           |         | Reserved                                 | 08h        |          |
|                           |         | Reserved                                 | 0Ah        |          |
| 0./00.10/.00              | 21-21   | Reserved                                 | 0Ch        |          |
| SYSSNIV, System NMI       | 015Ch   | Reserved                                 | 0Eh        |          |
|                           |         | Reserved                                 | 10h        |          |
|                           |         | VMAIFG Vacant memory access              | 12h        |          |
|                           |         | JMBINIFG JTAG mailbox input              | 14h        |          |
|                           |         | JMBOUTIFG JTAG mailbox output            | 16h        |          |
|                           |         | Correctable FRAM bit error detection     | 18h        |          |
|                           |         | Reserved                                 | 1Ah to 1Eh | Lowest   |
|                           |         | No interrupt pending                     | 00h        |          |
| 0)/01/10/11/11            | 04541   | NMIIFG NMI pin or SVS <sub>H</sub> event | 02h        | Highest  |
| SYSUNIV, User NMI         | 015Ah   | OFIFG oscillator fault                   | 04h        |          |
|                           |         | Reserved                                 | 06h to 1Eh | Lowest   |

# 6.10.6 Cyclic Redundancy Check (CRC)

The 16-bit cyclic redundancy check (CRC) module produces a signature based on a sequence of data values and can be used for data checking purposes. The CRC generation polynomial is compliant with CRC-16-CCITT standard of  $x^{16} + x^{12} + x^5 + 1$ .

### 6.10.7 Interrupt Compare Controller (ICC)

The Interrupt Compare Controller (ICC) allows all maskable interrupt sources to be scheduled in a preemptive mechanism. Each interrupt source is specified as a source of ICC module. Each source supports a 4-level software interrupt priority other than the one tired with interrupt vector. When ICC module is enabled, the ISR in lower software priority can be interrupted by higher priority. It is required to enable GIE in ISR for proper ICC operation. For details, see the ICC chapter of the MSP430FR4xx and MSP430FR2xx Family User's Guide. Table 6-13 specifies the ICC source configurations.

**Table 6-13. ICC Interrupt Source Assignments** 

| REGISTER  | BITS   | INTERRUPT<br>SOURCE                  | INTERRUPT FLAG                                                                                                                                                                                                        | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|-----------|--------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
|           | ILSR0  | P4                                   | P4IFG.0 to P4IFG.7 (P4IV)                                                                                                                                                                                             | Maskable            | FFCEh           | 39       |
|           | ILSR1  | P3                                   | P3IFG.0 to P3IFG.7 (P3IV)                                                                                                                                                                                             | Maskable            | FFD0h           | 40       |
|           | ILSR2  | P2                                   | P2IFG.0 to P2IFG.7 (P2IV)                                                                                                                                                                                             | Maskable            | FFD2h           | 41       |
|           | ILSR3  | P1                                   | P1IFG.0 to P1IFG.7 (P1IV)                                                                                                                                                                                             | Maskable            | FFD4h           | 42       |
| 10011 000 | ILSR4  | SAC3 DAC,<br>SAC1 DAC <sup>(1)</sup> | DACIFG, (SAC3IV, SAC1IV) <sup>(1)</sup>                                                                                                                                                                               | Maskable            | FFD6h           | 43       |
| ICCILRS0  | ILSR5  | SAC2 DAC,<br>SAC0 DAC <sup>(1)</sup> | DACIFG (SAC2IV, SAC0IV) <sup>(1)</sup>                                                                                                                                                                                | Maskable            | FFD8h           | 44       |
|           | ILSR6  | eCOMP1,<br>eCOMP0                    | CPIIFG, CPIFG (CP1IV, CP0IV)                                                                                                                                                                                          | Maskable            | FFDAh           | 45       |
|           | ILSR7  | ADC                                  | ADCIFG0, ADCINIFG, ADCLOIFG,<br>ADCHIIFG, ADCTOVIFG, ADCOVIFG<br>(ADCIV)                                                                                                                                              | Maskable            | FFDCh           | 46       |
|           | ILSR8  | eUSCI_B1<br>Receive or<br>Transmit   | UCB1RXIFG, UCB1TXIFG (SPI mode) UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG,UCCLTOIFG(I <sup>2</sup> C mode) (UCB0IV) | Maskable            | FFDEh           | 47       |
|           | ILSR9  | eUSCI_B0<br>Receive or<br>Transmit   | UCBORXIFG, UCBOTXIFG (SPI mode) UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG,UCCLTOIFG(I <sup>2</sup> C mode) (UCBOIV) | Maskable            | FFE0h           | 48       |
| ICCILRS1  | ILSR10 | eUSCI_A1<br>Receive or<br>Transmit   | UCTXCPTIFG, UCSTTIFG, UCRXIFG,<br>UCTXIFG (UART mode)<br>UCRXIFG, UCTXIFG (SPI mode)<br>(UCA0IV))                                                                                                                     | Maskable            | FFE2h           | 49       |
|           | ILSR11 | eUSCI_A0<br>Receive or<br>Transmit   | UCTXCPTIFG, UCSTTIFG, UCRXIFG, UCTXIFG (UART mode) UCRXIFG, UCTXIFG (SPI mode) (UCA0IV))                                                                                                                              | Maskable            | FFE4h           | 50       |
|           | ILSR12 | Watchdog Timer<br>Interval mode      | WDTIFG                                                                                                                                                                                                                | Maskable            | FFE6h           | 51       |
|           | ILSR13 | RTC Counter                          | RTCIFG                                                                                                                                                                                                                | Maskable            | FFE8h           | 52       |
|           | ILSR14 | Timer3_B7                            | TB3CCR1 CCIFG1, TB3CCR2<br>CCIFG2, TB3CCR3 CCIFG3,<br>TB3CCR4 CCIFG4, TB3CCR5<br>CCIFG5, TB3CCR6 CCIFG6, TB3IFG<br>(TB3IV)                                                                                            | Maskable            | FFEAh           | 53       |
|           | ILSR15 | Timer3_B7                            | TB3CCR0 CCIFG0                                                                                                                                                                                                        | Maskable            | FFECh           | 54       |
|           |        |                                      |                                                                                                                                                                                                                       |                     |                 |          |



Table 6-13. ICC Interrupt Source Assignments (continued)

| REGISTER | BITS   | INTERRUPT<br>SOURCE | INTERRUPT FLAG                                    | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|----------|--------|---------------------|---------------------------------------------------|---------------------|-----------------|----------|
|          | ILSR16 | Timer2_B3           | TB2CCR1 CCIFG1, TB2CCR2<br>CCIFG2, TB2IFG (TB2IV) | Maskable            | FFEEh           | 55       |
|          | ILSR17 | Timer2_B3           | TB2CCR0 CCIFG0                                    | Maskable            | FFF0h           | 56       |
|          | ILSR18 | Timer1_B3           | TB1CCR1 CCIFG1, TB1CCR2<br>CCIFG2, TB1IFG (TB1IV) | Maskable            | FFF2h           | 57       |
| ICCILRS2 | ILSR19 | Timer1_B3           | TB1CCR0 CCIFG0                                    | Maskable            | FFF4h           | 58       |
|          | ILSR20 | Timer0_B3           | TB0CCR1 CCIFG1, TB0CCR2<br>CCIFG2, TB0IFG (TB0IV) | Maskable            | FFF6h           | 59       |
|          | ILSR21 | Timer0_B3           | TB0CCR0 CCIFG0                                    | Maskable            | FFF8h           | 60       |
|          | ILSR22 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR23 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR24 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR25 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR26 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
| ICCILRS3 | ILSR27 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
| ICCILR53 | ILSR28 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR29 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR30 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |
|          | ILSR31 | N/A                 | N/A                                               | N/A                 | N/A             | N/A      |

# 6.10.8 Enhanced Universal Serial Communication Interface (eUSCI\_A0, eUSCI\_A1, eUSCI\_B0, eUSCI\_B1)

The eUSCI modules are used for serial data communications (see Table 6-14). The eUSCI\_A module supports either UART or SPI communications. The eUSCI\_B module supports either SPI or I<sup>2</sup>C communications. Additionally, eUSCI\_A supports automatic baud-rate detection and IrDA..

Table 6-14. eUSCI Pin Configurations

|          | PIN  | UART                    | SPI  |
|----------|------|-------------------------|------|
|          | P1.7 | TXD                     | SIMO |
| eUSCI_A0 | P1.6 | RXD                     | SOMI |
|          | P1.5 | ı                       | SCLK |
|          | P1.4 | ı                       | STE  |
|          | PIN  | UART                    | SPI  |
|          | P4.3 | TXD or $\overline{TXD}$ | SIMO |
| eUSCI_A1 | P4.2 | RXD or $\overline{RXD}$ | SOMI |
|          | P4.1 | _                       | SCLK |
|          | P4.0 | -                       | STE  |
|          | PIN  | I <sup>2</sup> C        | SPI  |
|          | P1.3 | SCL                     | SOMI |
| eUSCI_B0 | P1.2 | SDA                     | SIMO |
|          | P1.1 | _                       | SCLK |
|          | P1.0 | ı                       | STE  |
|          | PIN  | I <sup>2</sup> C        | SPI  |
|          | P4.7 | SCL                     | SOMI |
| eUSCI_B1 | P4.6 | SDA                     | SIMO |
|          | P4.5 | -                       | SCLK |
|          | P4.4 | _                       | STE  |

The eUSCI\_A1 can work as UART in inverting polarity mode by port settings (see Table 6-15). When PSEL = 01b, the normal UART or SPI mode is used. When PSEL = 10b, the inverted UART mode is enabled to transmit and receive data in inverted polarity. In this mode, eUSCI\_A1 can also wake up the device from LPM3 by detecting a rising edge of start bit according the falling edge in normal mode.

Table 6-15. eUSCI A1 UART Polarity Configurations

| eUSCI_A1 | PSEL = 01b | PSEL = 10b |
|----------|------------|------------|
| P4.3     | TXD        | TXD        |
| P4.4     | RXD        | RXD        |

# 6.10.9 Timers (Timer0\_B3, Timer1\_B3, Timer2\_B3, Timer3\_B7)

The Timer0\_B3, Timer1\_B3, and Timer2\_B3 modules are 16-bit timers and counters with three capture/compare registers each. Timer3\_B7 is a 16-bit timers with seven capture/compare registers each. Each can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-16, Table 6-17, Table 6-18, and Table 6-19). Each has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. The CCR0 registers on all timers are not externally connected and can only be used for hardware period timing and interrupt generation. In Up Mode, they can be used to set the overflow value of the counter.

Table 6-16. Timer0 B3 Signal Connections

| PORT PIN | DEVICE INPUT<br>SIGNAL   | MODULE INPUT<br>NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL                                          |
|----------|--------------------------|----------------------|--------------|-------------------------|------------------------------------------------------------------|
| P2.7     | TB0CLK                   | TBCLK                |              |                         |                                                                  |
|          | ACLK (internal)          | ACLK                 | T:           | NI/A                    |                                                                  |
|          | SMCLK (internal)         | SMCLK                | Timer        | N/A                     |                                                                  |
|          | N/A                      | INCLK                |              |                         |                                                                  |
|          | from RTC (internal)      | CCI0A                |              |                         | Not used                                                         |
|          | ACLK (internal)          | CCI0B                | CCR0         | TB0                     | Timer1_B3 CCI0B input                                            |
|          | DVSS                     | GND                  |              |                         |                                                                  |
|          | DVCC                     | V <sub>CC</sub>      |              |                         |                                                                  |
| P1.6     | TB0.1                    | CCI1A                |              |                         | TB0.1                                                            |
|          | from eCOMP0.0 (internal) | CCI1B                | CCR1 TB1     | TB1                     | Timer1_B3 CCI1B input                                            |
|          | DVSS                     | GND                  |              |                         |                                                                  |
|          | DVCC                     | V <sub>CC</sub>      |              |                         |                                                                  |
| P1.7     | TB0.2                    | CCI2A                |              |                         | TB0.2                                                            |
|          | N/A                      | CCI2B                | CCR2         | TB2                     | Timer1_B3 INCLK<br>Timer1_B3 CCl2B<br>input,<br>IR carrier input |
|          | DVSS                     | GND                  |              |                         |                                                                  |
|          | DVCC                     | V <sub>cc</sub>      |              |                         |                                                                  |

# Table 6-17. Timer1\_B3 Signal Connections

| PORT PIN | DEVICE INPUT<br>SIGNAL            | MODULE INPUT<br>NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL |                 |          |
|----------|-----------------------------------|----------------------|--------------|-------------------------|-------------------------|-----------------|----------|
| P2.2     | TB1CLK                            | TBCLK                |              |                         |                         |                 |          |
|          | ACLK (internal)                   | ACLK                 |              |                         |                         |                 |          |
|          | SMCLK (internal)                  | SMCLK                | Timer        | N/A                     |                         |                 |          |
|          | Timer0_B3 CCR2B output (internal) | INCLK                |              |                         |                         |                 |          |
|          | Timer3_B7 CCR0B output (internal) | CCI0A                |              |                         | Not used                |                 |          |
|          | Timer0_B3 CCR0B output (internal) | CCI0B                | CCR0         | CCR0                    | CCR0 TB0                | TB0             | Not used |
|          | DVSS                              | GND                  |              |                         |                         |                 |          |
|          | DVCC                              | V <sub>CC</sub>      |              |                         |                         |                 |          |
| P2.0     | TB1.1                             | CCI1A                |              |                         | TB1.1                   |                 |          |
|          | Timer0_B3 CCR1B output (internal) | CCI1B                | CCR1         | TB1                     | To ADC trigger          |                 |          |
|          | DVSS                              | GND                  |              |                         |                         |                 |          |
|          | DVCC                              | V <sub>CC</sub>      |              |                         |                         |                 |          |
| P2.1     | TB1.2                             | CCI2A                |              |                         | TB1.2                   |                 |          |
|          | Timer0_B3 CCR2B output (internal) | CCI2B                | CCR2         | CCR2                    | TB2                     | IR coding input |          |
|          | DVSS                              | GND                  |              |                         |                         |                 |          |
|          | DVCC                              | V <sub>CC</sub>      |              |                         |                         |                 |          |

# Table 6-18. Timer2\_B3 Signal Connections

| PORT PIN | DEVICE INPUT<br>SIGNAL      | MODULE INPUT<br>NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL                      |
|----------|-----------------------------|----------------------|--------------|-------------------------|----------------------------------------------|
| P2.7     | TB2CLK                      | TBCLK                |              |                         |                                              |
|          | ACLK (internal)             | ACLK                 | Timer        | N/A                     |                                              |
|          | SMCLK (internal)            | SMCLK                | rinei        | IN/A                    |                                              |
|          | TB2CLK                      | INCLK                |              |                         |                                              |
|          | Not Used                    | CCI0A                | CCR0         | TB0                     | Not used                                     |
|          | DVSS                        | GND                  |              |                         |                                              |
|          | DVCC                        | V <sub>CC</sub>      |              |                         |                                              |
|          | MFM Complete Event          | CCI0B                |              |                         | MFM start trigger                            |
| P5.0     | TB2.1                       | CCI1A                |              |                         | TB2.1                                        |
|          | from eCOMP1.0<br>(internal) | CCI1B                | CCR1         | TB1                     | To SAC DAC update trigger 10b <sup>(1)</sup> |
|          | DVSS                        | GND                  |              |                         |                                              |
|          | DVCC                        | V <sub>CC</sub>      |              |                         |                                              |
| P5.1     | TB2.2                       | CCI2A                |              |                         | TB2.2                                        |
|          | Not Used                    | CCI2B                | CCR2         | TB2                     | To SAC DAC update trigger 11b <sup>(1)</sup> |
|          | DVSS                        | GND                  |              |                         |                                              |
|          | DVCC                        | V <sub>cc</sub>      |              |                         |                                              |

<sup>(1)</sup> MSP430FR235x devices only



### Table 6-19. Timer3\_B7 Signal Connections

| PORT PIN | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL |
|----------|------------------------|----------------------|--------------|-------------------------|-------------------------|
| P6.6     | TB3CLK                 | TBCLK                |              |                         |                         |
|          | ACLK (internal)        | ACLK                 | Timer        | N/A                     |                         |
|          | SMCLK (internal)       | SMCLK                | riniei       | IN/A                    |                         |
|          | TB3CLK                 | INCLK                |              |                         |                         |
|          | Not Used               | CCI0A                |              |                         | Not used                |
|          | Not Used               | CCI0B                | - CCR0       | TB0                     | To Timer1_B3 CCI0A      |
|          | DVSS                   | GND                  | CCRU         | 160                     |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |
| P6.0     | TB3.1                  | CCI1A                |              |                         | Tb3.1                   |
|          | Not Used               | CCI1B                | CCR1         | TB1                     |                         |
|          | DVSS                   | GND                  | CCRT         | IDI                     |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |
| P6.1     | TB3.2                  | CCI2A                |              |                         | TB3.2                   |
| P4.0     | ISORXD                 | CCI2B                | CCR2         | TB2                     | AND UCA1TXD<br>ISOTXD   |
|          | DVSS                   | GND                  |              |                         |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |
| P6.2     | TB3.3                  | CCI3A                | - CCR3 TB3   | TB3.3                   |                         |
|          | Not Used               | CCI3B                |              | TB3                     |                         |
|          | DVSS                   | GND                  | CCRS         | 100                     |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |
| P6.3     | TB3.4                  | CCI4A                |              |                         | TB3.4                   |
|          | Not Used               | CCI4B                | CCR4         | TB4                     | Not used                |
|          | DVSS                   | GND                  | CCR4         | 104                     |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |
| P6.4     | TB3.5                  | CCI5A                |              |                         | TB3.5                   |
|          | Not Used               | CCI5B                | CCR5         | TB5                     | Not used                |
|          | DVSS                   | GND                  |              | 100                     |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |
| P6.5     | TB3.6                  | CCI6A                |              |                         | TB3.6                   |
|          | Not Used               | CCI6B                | CCDe         | TDE                     | Not used                |
|          | DVSS                   | GND                  | CCR6         | TB6                     |                         |
|          | DVCC                   | V <sub>CC</sub>      |              |                         |                         |

The interconnection of Timer0\_B3 and Timer1\_B3 can be used to modulate the eUSCI\_A pin of UCA0TXD/UCA0SIMO in either ASK or FSK mode, with which a user can easily acquire a modulated infrared command for directly driving an external IR diode. The IR functions are fully controlled by SYS configuration registers 1 including IREN (enable), IRPSEL (polarity select), IRMSEL (mode select), IRDSSEL (data select), and IRDATA (data) bits. For more information, see the SYS chapter in the MSP430FR4xx and MSP430FR2xx Family User's Guide.

The Timer\_B module feature the function to put Timer\_B all outputs into a high impedance state when the selected source is triggered. The source can be selected from external pin or internal of the device, it is controlled by TBxTRG in SYS. For more information, see the SYS chapter in the MSP430FR4xx and MSP430FR2xx Family User's Guide.

The Timer2\_B3 CCR0 is tied with the MFM (Manchester Function Module).

Table 6-20 lists the Timer\_B high-impedance trigger sources.

Table 6-20. TBxOUTH

| TBxTRGSEL     | TBxOUTH TRIGGER SOURCE<br>SELECTION | TIMER_B PAD OUTPUT HIGH<br>IMPEDANCE |  |
|---------------|-------------------------------------|--------------------------------------|--|
| TB0TRGSEL = 0 | eCOMP0 output (internal)            | P1.6, P1.7                           |  |
| TB0TRGSEL= 1  | P1.2                                | F1.0, F1.7                           |  |
| TB1TRGSEL = 0 | eCOMP0 output (internal)            | D2 0 D2 4                            |  |
| TB1TRGSEL = 1 | P2.3                                | P2.0, P2.1                           |  |
| TB2TRGSEL = 0 | eCOMP1 output (internal)            | DE 0. DE 4                           |  |
| TB2TRGSEL = 1 | P5.3                                | P5.0, P5.1                           |  |
| TB3TRGSEL = 0 | eCOMP1 output (internal)            | De 0 De 1 De 2 De 2 De 1 De 5        |  |
| TB3TRGSEL = 1 | N/A                                 | P6.0, P6.1, P6.2, P6.3, P6.4, P6.5   |  |

### 6.10.10 Backup Memory (BKMEM)

The BKMEM supports data retention functionality during LPM3.5 mode. This device provides up to 32 bytes that are retained during LPM3.5.

# 6.10.11 Real-Time Clock (RTC) Counter

The RTC counter is a 16-bit modulo counter that is functional in AM, LPM0, LPM3, LPM4, and LPM3.5. This module may periodically wake up the CPU from LPM0, LPM3, LPM4, and LPM3.5 based on timing from a low-power clock source such as the XT1, ACLK, and VLO clocks. In AM, RTC can be driven by SMCLK to generate high-frequency timing events and interrupts. ACLK and SMCLK both can source to the RTC; however, only one of them can be selected at a time. The RTC overflow events can trigger:

- Timer0 B3 CCI0A
- ADC conversion trigger when ADCSHSx bits are set as 01b



# 6.10.12 12-Bit Analog-to-Digital Converter (ADC)

The 12-bit ADC module supports fast 12-bit analog-to-digital conversions with single-ended input. The module implements a 12-bit SAR core, sample select control, reference generator and a conversion result buffer. A window comparator with a lower and upper limits allows CPU-independent result monitoring with three window comparator interrupt flags.

The ADC supports 12 external inputs and four internal inputs (see Table 6-21).

**Table 6-21. ADC Channel Connections** 

| ADCINCHX | ADC CHANNELS                                           | EXTERNAL PIN OUTPUT |
|----------|--------------------------------------------------------|---------------------|
| 0        | A0/Veref+                                              | P1.0                |
| 1        | A1/                                                    | P1.1                |
| 2        | A2/Veref-                                              | P1.2                |
| 3        | A3                                                     | P1.3                |
| 4        | A4                                                     | P1.4                |
| 5        | A5                                                     | P1.5                |
| 6        | A6                                                     | P1.6                |
| 7        | A7 <sup>(1)</sup>                                      | P1.7                |
| 8        | A8                                                     | P5.0                |
| 9        | A9                                                     | P5.1                |
| 10       | A10                                                    | P5.2                |
| 11       | A11                                                    | P5.3                |
| 12       | On-chip temperature sensor                             | N/A                 |
| 13       | Internal shared reference voltage (1.5, 2.0, or 2.5-V) | N/A                 |
| 14       | DVSS                                                   | N/A                 |
| 15       | DVCC                                                   | N/A                 |

<sup>(1)</sup> When A7 is used, the PMM 1.2-V reference voltage can be output to this pin by setting the PMM control register. The 1.2-V voltage can be measured by channel A7.

The analog-to-digital conversion can be started by software or a hardware trigger. Table 6-22 shows the trigger sources that are available.

**Table 6-22. ADC Trigger Signal Connections** 

| ADCSHSx |         | TRIGGER SOURCE               |  |
|---------|---------|------------------------------|--|
| BINARY  | DECIMAL | TRIGGER SOURCE               |  |
| 00      | 0       | ADCSC bit (software trigger) |  |
| 01      | 1       | RTC event                    |  |
| 10      | 2       | TB1.1B                       |  |
| 11      | 3       | eCOMP0 COUT                  |  |

# 6.10.13 eCOMP0, eCOMP1

This device features two enhanced comparators. The enhanced comparator is an analog voltage comparator with a built-in 6-bit DAC as an internal voltage reference. The integrated 6-bit DAC can be set to 64 steps for the comparator reference voltage. This module has 4-level programmable hysteresis and configurable power modes: high-power and low-power modes.

The eCOMP0 supports a propagation delay up to 1 µs in high-power mode. In low-power mode, eCOMP0 supports 3.2-µs delay with 1.5-µA leakage at room temperature, which can be an ideal wake-up source in LPM3 for a voltage monitor.

The eCOMP1 supports a propagation delay up to 100 ns in high-power mode. In low-power mode, eCOMP1 supports 320-ns delay with 10-µA leakage at room temperature.

Both eCOMP0 and eCOMP1 contains a programmable 6-bit DAC that can use internal shared reference (1.5, 2.0, or 2.5-V) for high precision comparison threshold. In addition to internal shared reference, a low-power 1.2-V reference is fixed at channel 2 of both inverting and non-inverting path that allows the DAC turned off for saving powers.

The eCOMP0 supports external inputs and internal inputs (see Table 6-23) and outputs (see Table 6-25)

**CPPSEL eCOMPO CHANNELS CPNSEL eCOMPO CHANNELS** P1.0/COMP0.0/A0 P1.0/COMP0.0/A0 000 000 P1.1/OA0O/COMP0.1/A1 001 001 P1.1/OA0O/COMP0.1/A1 010 Low-power 1.2-V reference 010 Low-power 1.2-V reference 011 011 N/A N/A 100 N/A 100 N/A 101 P1.1/OA0O/COMP0.1/A1 101 P3.1/OA2O 110 eCOMP0 6-bit DAC eCOMP0 6-bit DAC 110

Table 6-23. eCOMP0 Input Channel Connections

| Table 6-24. | eCOMP1 | Input | Channel | Connections |
|-------------|--------|-------|---------|-------------|
|             |        |       |         |             |

| CPPSEL | eCOMP1 CHANNELS           | CPNSEL | eCOMP1 CHANNELS           |
|--------|---------------------------|--------|---------------------------|
| 000    | P2.5/COMP1.0              | 000    | P2.5/COMP1.0              |
| 001    | P2.4/COMP1.1              | 001    | P2.4/COMP1.1              |
| 010    | Low-power 1.2-V reference | 010    | Low-power 1.2-V reference |
| 011    | N/A                       | 011    | N/A                       |
| 100    | N/A                       | 100    | N/A                       |
| 101    | P1.5/OA1O/A5              | 101    | P3.5/OA3O                 |
| 110    | eCOMP1 6-bit DAC          | 110    | eCOMP1 6-bit DAC          |

Table 6-25. eCOMP0 Output Channel Connections

| ECOMP0 OUT | EXTERNAL PINOUT, MODULE                           |  |
|------------|---------------------------------------------------|--|
| 1          | P2.0                                              |  |
| 2          | TB0.1B, TB0 (TB0OUTH), TB1 (TB1OUTH), ADC trigger |  |
| 3          | Reserved                                          |  |
| 4          | Reserved                                          |  |

Table 6-26. eCOMP1 Output Channel Connections

| ECOMP1 OUT | EXTERNAL PINOUT, MODULE              |  |
|------------|--------------------------------------|--|
| 1          | P2.1                                 |  |
| 2          | TB2.1B, TB2 (TB2OUTH), TB3 (TB3OUTH) |  |
| 3          | Reserved                             |  |
| 4          | MFM input                            |  |

#### 6.10.14 MFM

MFM (Manchester Function Module) is a dedicated module residing between a pair of pins and eUSCI\_B1 to encode and decode Manchester-coded data. For more information, see the MFM chapter in the MSP430FR4xx and MSP430FR2xx Family User's Guide.

When enabled by setting PSEL, MFM module receives and transmits data through P5.0/TB2.1/MFM.RX/A8 and P5.1/TB2.2/MFM.TX/A9, respectively. The MFM always works SPI master mode, and the eUSCI\_B1 must be configured in 4-wire SPI slave mode.

# 6.10.15 SAC0, SAC1, SAC2, SAC3 (MSP430FR235x Devices Only)

The Smart Analog Combo (SAC) integrates a high-performance low-power operational amplifier. SAC-L3 supports a hybrid configuration of general-purpose amplifier, 12-bit voltage reference DAC, and a multiplex switch array. For more information, see the SAC chapter in the *MSP430FR4xx and MSP430FR2xx Family User's Guide*. Only MSP430FR235x devices implement four SAC modules on chip. MSP430FR215x devices do not support SAC modules.

The SAC0 and SAC2 are interconnected and support external inputs and internal inputs (see Table 6-27 and Table 6-28).

Table 6-27. SAC0 Channel Connections

| PSEL | SAC0 OA NONINVERTING CHANNELS | NSEL                         | SAC0 OA INVERTING CHANNELS |  |
|------|-------------------------------|------------------------------|----------------------------|--|
| 00   | P1.3/OA0+/A3                  | 00 P1.2/OA0-/A2              |                            |  |
| 01   | SAC0 12-bit DAC               | 01                           | PGA feedback               |  |
| 10   | P3.1/OA2O, SAC2 OA output     | 10 P3.1/OA2O, SAC2 OA output |                            |  |
| 11   | N/A                           | 11                           | N/A                        |  |

Table 6-28. SAC2 Channel Connections

| PSEL | SAC2 OA NONINVERTING CHANNELS                     | NSEL                                          | SAC2 OA INVERTING CHANNELS |
|------|---------------------------------------------------|-----------------------------------------------|----------------------------|
| 00   | P3.3/OA2+                                         | 00 P3.2/OA2-                                  |                            |
| 01   | SAC2 12-bit DAC                                   | 01                                            | PGA feedback               |
| 10   | P1.1/UCB0CLK/ACLK/OA0O/COMP0.1/A1, SAC0 OA output | ut 10 P1.1/UCB0CLK/ACLK/OA0O/COMP0.1/A1, SAC0 |                            |
| 11   | N/A                                               | 11                                            | N/A                        |

The SAC1 and SAC3 are interconnected and support external inputs and internal inputs (see Table 6-29 and Table 6-30).

Table 6-29. SAC1 Channel Connections

| PSEL | SAC1 OA NONINVERTING CHANNELS | NSEL                         | SAC1 OA INVERTING CHANNELS |  |
|------|-------------------------------|------------------------------|----------------------------|--|
| 00   | P1.7/OA1+/A7                  | 00 P1.6/OA1-/A6              |                            |  |
| 01   | SAC1 12-bit DAC               | 01                           | PGA feedback               |  |
| 10   | P3.5/OA3O, SAC3 OA output     | 10 P3.5/OA3O, SAC3 OA output |                            |  |
| 11   | N/A                           | 11                           | N/A                        |  |



#### Table 6-30. SAC3 Channel Connections

| PSEL | SAC3 OA NONINVERTING CHANNELS | NSEL                            | SAC3 OA INVERTING CHANNELS |
|------|-------------------------------|---------------------------------|----------------------------|
| 00   | P3.7/OA3+                     | 00 P3.6/OA3-                    |                            |
| 01   | SAC3 12-bit DAC               | 01                              | PGA feedback               |
| 10   | P1.5/OA1O/A5, SAC1 OA output  | 10 P1.5/OA1O/A5, SAC1 OA output |                            |
| 11   | N/A                           | 11                              | N/A                        |

Each SAC DAC supports two selectable voltage references (see Table 6-31).

Table 6-31. SACx DAC Reference Selection

| DACSREF | SACx DAC Reference Selection                     |  |
|---------|--------------------------------------------------|--|
| 0       | DVCC                                             |  |
| 1       | Internal shared reference (1.5-, 2.0-, or 2.5-V) |  |
| DACSREF | SAC1 DAC REFERENCE                               |  |
| 0       | DVCC                                             |  |
| 1       | Internal shared reference (1.5-, 2.0-, or 2.5-V) |  |
| DACSREF | SAC2 DAC REFERENCE                               |  |
| 0       | DVCC                                             |  |
| 1       | Internal shared reference (1.5-, 2.0-, or 2.5-V) |  |
| DACSREF | SAC3 DAC REFERENCE                               |  |
| 0       | DVCC                                             |  |
| 1       | Internal shared reference (1.5-, 2.0-, or 2.5-V) |  |

Each SAC DAC supports one software trigger and two hardware trigger from chip signals.

Table 6-32. SACx DAC Hardware Trigger Selection

| DACLSEL | SAC0 DAC HARDWARE TRIGGER   | DACLSEL | SAC1 DAC HARDWARE TRIGGER   |
|---------|-----------------------------|---------|-----------------------------|
| 00      | Writing SAC0DACDAT register | 00      | Writing SAC1DACDAT register |
| 01      | N/A                         | 01      | N/A                         |
| 10      | TB2.1                       | 10      | TB2.1                       |
| 11      | TB2.2                       | 11      | TB2.2                       |
| DACLSEL | SAC2 DAC HARDWARE TRIGGER   | DACLSEL | SAC3 DAC HARDWARE TRIGGER   |
| 00      | Writing SAC2DACDAT register | 00      | Writing SAC3DACDAT register |
| 01      | N/A                         | 01      | N/A                         |
| 10      | TB2.1                       | 10      | TB2.1                       |
| 11      | TB2.2                       | 11      | TB2.2                       |

# 6.10.16 eCOMP0, eCOMP1, SAC0, SAC1, SAC2, and SAC3 Interconnection (MSP430FR235x Devices Only)

The high-performance analog modules of eCOMP0, SAC0, and SAC2 are internally connected (see Figure 6-1).



Figure 6-1. eCOMP0, SAC0, SAC2 Interconnection

www.ti.com

The high-performance analog modules of eCOMP1, SAC1, and SAC3 are internally connected (see Figure 6-2):



Figure 6-2. eCOMP1, SAC1, SAC3 Interconnection

www.ti.com

## 6.10.17 Embedded Emulation Module (EEM)

The EEM supports real-time in-system debugging. The EEM on these devices has the following features:

- Three hardware triggers or breakpoints on memory access
- One hardware trigger or breakpoint on CPU register write access
- · Up to four hardware triggers can be combined to form complex triggers or breakpoints
- One cycle counter
- · Clock control on module level

## 6.10.18 Peripheral File Map

Table 6-33 lists the base address and the memory size of each peripheral's registers.

**Table 6-33. Peripherals Summary** 

| MODULE NAME                          | BASE ADDRESS | SIZE  |
|--------------------------------------|--------------|-------|
| Special Functions (see Table 6-34)   | 0100h        | 0010h |
| PMM (see Table 6-35)                 | 0120h        | 0020h |
| SYS (see Table 6-36)                 | 0140h        | 0040h |
| CS (see Table 6-37)                  | 0180h        | 0020h |
| FRAM (see Table 6-38)                | 01A0h        | 0010h |
| CRC (see Table 6-39)                 | 01C0h        | 0008h |
| WDT (see Table 6-40)                 | 01CCh        | 0002h |
| Port P1, P2 (see Table 6-41)         | 0200h        | 0020h |
| Port P3, P4 (see Table 6-42)         | 0220h        | 0020h |
| Port P5, P6 (see Table 6-43)         | 0240h        | 0020h |
| RTC (see Table 6-44)                 | 0300h        | 0010h |
| Timer0_B3 (see Table 6-45)           | 0380h        | 0030h |
| Timer1_B3 (see Table 6-46)           | 03C0h        | 0030h |
| Timer2_B3 (see Table 6-47)           | 0400h        | 0030h |
| Timer3_B7 (see Table 6-48)           | 0440h        | 0030h |
| MPY32 (see Table 6-49)               | 04C0h        | 0030h |
| eUSCI_A0 (see Table 6-50)            | 0500h        | 0020h |
| eUSCI_B0 (see Table 6-51)            | 0540h        | 0030h |
| eUSCI_A1 (see Table 6-52)            | 0580h        | 0020h |
| eUSCI_B1 (see Table 6-53)            | 05C0h        | 0030h |
| Backup Memory (see Table 6-54)       | 0660h        | 0020h |
| ICC (see Table 6-55)                 | 06C0h        | 0010h |
| ADC (see Table 6-56)                 | 0700h        | 0040h |
| eCOMP0 (see Table 6-57)              | 08E0h        | 0020h |
| eCOMP1 (see Table 6-58)              | 0900h        | 0020h |
| SAC0 (see Table 6-59) <sup>(1)</sup> | 0C80h        | 0010h |
| SAC1 (see Table 6-60) <sup>(1)</sup> | 0C90h        | 0010h |
| SAC2 (see Table 6-61) <sup>(1)</sup> | 0CA0h        | 0010h |
| SAC3 (see Table 6-62) <sup>(1)</sup> | 0CB0h        | 0010h |

<sup>(1)</sup> MSP430FR235x devices only



# Table 6-34. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | ACRONYM | OFFSET |
|-----------------------|---------|--------|
| SFR interrupt enable  | SFRIE1  | 00h    |
| SFR interrupt flag    | SFRIFG1 | 02h    |
| SFR reset pin control | SFRRPCR | 04h    |

## Table 6-35. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| PMM control 0        | PMMCTL0 | 00h    |
| PMM control 1        | PMMCTL1 | 02h    |
| PMM control 2        | PMMCTL2 | 04h    |
| PMM interrupt flags  | PMMIFG  | 0Ah    |
| PM5 control 0        | PM5CTL0 | 10h    |

## Table 6-36. SYS Registers (Base Address: 0140h)

| REGISTER DESCRIPTION          | ACRONYM  | OFFSET |
|-------------------------------|----------|--------|
| System control                | SYSCTL   | 00h    |
| Bootloader configuration area | SYSBSLC  | 02h    |
| JTAG mailbox control          | SYSJMBC  | 06h    |
| JTAG mailbox input 0          | SYSJMBI0 | 08h    |
| JTAG mailbox input 1          | SYSJMBI1 | 0Ah    |
| JTAG mailbox output 0         | SYSJMBO0 | 0Ch    |
| JTAG mailbox output 1         | SYSJMBO1 | 0Eh    |
| User NMI vector generator     | SYSUNIV  | 1Ah    |
| System NMI vector generator   | SYSSNIV  | 1Ch    |
| Reset vector generator        | SYSRSTIV | 1Eh    |
| System configuration 0        | SYSCFG0  | 20h    |
| System configuration 1        | SYSCFG1  | 22h    |
| System configuration 2        | SYSCFG2  | 24h    |
| System configuration 3        | SYSCFG3  | 26h    |

# Table 6-37. CS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| CS control 0         | CSCTL0  | 00h    |
| CS control 1         | CSCTL1  | 02h    |
| CS control 2         | CSCTL2  | 04h    |
| CS control 3         | CSCTL3  | 06h    |
| CS control 4         | CSCTL4  | 08h    |
| CS control 5         | CSCTL5  | 0Ah    |
| CS control 6         | CSCTL6  | 0Ch    |
| CS control 7         | CSCTL7  | 0Eh    |
| CS control 8         | CSCTL8  | 10h    |

www ti com

# Table 6-38. FRAM Registers (Base Address: 01A0h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| FRAM control 0       | FRCTL0  | 00h    |
| General control 0    | GCCTL0  | 04h    |
| General control 1    | GCCTL1  | 06h    |

## Table 6-39. CRC Registers (Base Address: 01C0h)

| REGISTER DESCRIPTION          | ACRONYM   | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

# Table 6-40. WDT Registers (Base Address: 01CCh)

| REGISTER DESCRIPTION   | ACRONYM | OFFSET |
|------------------------|---------|--------|
| Watchdog timer control | WDTCTL  | 00h    |

## Table 6-41. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION          | ACRONYM | OFFSET |
|-------------------------------|---------|--------|
| Port P1 input                 | P1IN    | 00h    |
| Port P1 output                | P1OUT   | 02h    |
| Port P1 direction             | P1DIR   | 04h    |
| Port P1 pulling enable        | P1REN   | 06h    |
| Port P1 selection 0           | P1SEL0  | 0Ah    |
| Port P1 selection 1           | P1SEL1  | 0Ch    |
| Port P1 interrupt vector word | P1IV    | 0Eh    |
| Port P1 interrupt edge select | P1IES   | 18h    |
| Port P1 interrupt enable      | P1IE    | 1Ah    |
| Port P1 interrupt flag        | P1IFG   | 1Ch    |
| Port P2 input                 | P2IN    | 01h    |
| Port P2 output                | P2OUT   | 03h    |
| Port P2 direction             | P2DIR   | 05h    |
| Port P2 pulling enable        | P2REN   | 07h    |
| Port P2 selection 0           | P2SEL0  | 0Bh    |
| Port P2 selection 1           | P2SEL1  | 0Dh    |
| Port P2 interrupt vector word | P2IV    | 1Eh    |
| Port P2 interrupt edge select | P2IES   | 19h    |
| Port P2 interrupt enable      | P2IE    | 1Bh    |
| Port P2 interrupt flag        | P2IFG   | 1Dh    |

# Table 6-42. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION          | ACRONYM | OFFSET |
|-------------------------------|---------|--------|
| Port P3 input                 | P3IN    | 00h    |
| Port P3 output                | P3OUT   | 02h    |
| Port P3 direction             | P3DIR   | 04h    |
| Port P3 pulling enable        | P3REN   | 06h    |
| Port P3 selection 0           | P3SEL0  | 0Ah    |
| Port P3 selection 1           | P3SEL1  | 0Ch    |
| Port P3 interrupt vector word | P3IV    | 0Eh    |
| Port P3 interrupt edge select | P3IES   | 18h    |
| Port P3 interrupt enable      | P3IE    | 1Ah    |
| Port P3 interrupt flag        | P3IFG   | 1Ch    |
| Port P4 input                 | P4IN    | 01h    |
| Port P4 output                | P4OUT   | 03h    |
| Port P4 direction             | P4DIR   | 05h    |
| Port P4 pulling enable        | P4REN   | 07h    |
| Port P4 selection 0           | P4SEL0  | 0Bh    |
| Port P4 selection 1           | P4SEL1  | 0Dh    |
| Port P4 interrupt vector word | P4IV    | 1Eh    |
| Port P4 interrupt edge select | P4IES   | 19h    |
| Port P4 interrupt enable      | P4IE    | 1Bh    |
| Port P4 interrupt flag        | P4IFG   | 1Dh    |

# Table 6-43. Port P5, P6 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION   | ACRONYM | OFFSET |
|------------------------|---------|--------|
| Port P5 input          | P5IN    | 00h    |
| Port P5 output         | P5OUT   | 02h    |
| Port P5 direction      | P5DIR   | 04h    |
| Port P5 pulling enable | P5REN   | 06h    |
| Port P5 selection 0    | P5SEL0  | 0Ah    |
| Port P5 selection 1    | P5SEL1  | 0Ch    |
| Port P6 input          | P6IN    | 01h    |
| Port P6 output         | P6OUT   | 03h    |
| Port P6 direction      | P6DIR   | 05h    |
| Port P6 pulling enable | P6REN   | 07h    |
| Port P6 selection 0    | P6SEL0  | 0Bh    |
| Port P6 selection 1    | P6SEL1  | 0Dh    |

# Table 6-44. RTC Registers (Base Address: 0300h)

| REGISTER DESCRIPTION | ACRONYM | OFFSET |
|----------------------|---------|--------|
| RTC control          | RTCCTL  | 00h    |
| RTC interrupt vector | RTCIV   | 04h    |
| RTC modulo           | RTCMOD  | 08h    |
| RTC counter          | RTCCNT  | 0Ch    |

# Table 6-45. Timer0\_B3 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |

# Table 6-46. Timer1\_B3 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| TB1 control               | TB1CTL   | 00h    |
| Capture/compare control 0 | TB1CCTL0 | 02h    |
| Capture/compare control 1 | TB1CCTL1 | 04h    |
| Capture/compare control 2 | TB1CCTL2 | 06h    |
| TB1 counter               | TB1R     | 10h    |
| Capture/compare 0         | TB1CCR0  | 12h    |
| Capture/compare 1         | TB1CCR1  | 14h    |
| Capture/compare 2         | TB1CCR2  | 16h    |
| TB1 expansion 0           | TB1EX0   | 20h    |
| TB1 interrupt vector      | TB1IV    | 2Eh    |

# Table 6-47. Timer2\_B3 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| TB2 control               | TB2CTL   | 00h    |
| Capture/compare control 0 | TB2CCTL0 | 02h    |
| Capture/compare control 1 | TB2CCTL1 | 04h    |
| Capture/compare control 2 | TB2CCTL2 | 06h    |
| TB2 counter               | TB2R     | 10h    |
| Capture/compare 0         | TB2CCR0  | 12h    |
| Capture/compare 1         | TB2CCR1  | 14h    |
| Capture/compare 2         | TB2CCR2  | 16h    |
| TB2 expansion 0           | TB2EX0   | 20h    |
| TB2 interrupt vector      | TB2IV    | 2Eh    |

Table 6-48. Timer3\_B7 Registers (Base Address: 0440h)

| REGISTER DESCRIPTION      | ACRONYM  | OFFSET |
|---------------------------|----------|--------|
| TB3 control               | TB3CTL   | 00h    |
| Capture/compare control 0 | TB3CCTL0 | 02h    |
| Capture/compare control 1 | TB3CCTL1 | 04h    |
| Capture/compare control 2 | TB3CCTL2 | 06h    |
| Capture/compare control 3 | TB3CCTL3 | 08h    |
| Capture/compare control 4 | TB3CCTL4 | 0Ah    |
| Capture/compare control 5 | TB3CCTL5 | 0Ch    |
| Capture/compare control 6 | TB3CCTL6 | 0Eh    |
| TB3 counter               | TB3R     | 10h    |
| Capture/compare 0         | TB3CCR0  | 12h    |
| Capture/compare 1         | TB3CCR1  | 14h    |
| Capture/compare 2         | TB3CCR2  | 16h    |
| Capture/compare 3         | TB3CCR3  | 18h    |
| Capture/compare 4         | TB3CCR4  | 1Ah    |
| Capture/compare 5         | TB3CCR5  | 1Ch    |
| Capture/compare 6         | TB3CCR6  | 1Eh    |
| TB3 expansion 0           | TB3EX0   | 20h    |
| TB3 interrupt vector      | TB3IV    | 2Eh    |

## Table 6-49. MPY32 Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | ACRONYM   | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 – multiply                             | MPY       | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 x 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension                                   | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 x 32 result 0 – least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 x 32 result 2                                        | RES2      | 28h    |
| 32 x 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control 0                                         | MPY32CTL0 | 2Ch    |



# Table 6-50. eUSCI\_A0 Registers (Base Address: 0500h)

| REGISTER DESCRIPTION          | ACRONYM     | OFFSET |
|-------------------------------|-------------|--------|
| eUSCI_A control word 0        | UCA0CTLW0   | 00h    |
| eUSCI_A control word 1        | UCA0CTLW1   | 02h    |
| eUSCI_A control rate 0        | UCA0BR0     | 06h    |
| eUSCI_A control rate 1        | UCA0BR1     | 07h    |
| eUSCI_A modulation control    | UCA0MCTLW   | 08h    |
| eUSCI_A status                | UCA0STAT    | 0Ah    |
| eUSCI_A receive buffer        | UCA0RXBUF   | 0Ch    |
| eUSCI_A transmit buffer       | UCA0TXBUF   | 0Eh    |
| eUSCI_A LIN control           | UCA0ABCTL   | 10h    |
| eUSCI_A IrDA transmit control | IUCA0IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | IUCA0IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA0IE      | 1Ah    |
| eUSCI_A interrupt flags       | UCA0IFG     | 1Ch    |
| eUSCI_A interrupt vector word | UCA0IV      | 1Eh    |

# Table 6-51. eUSCI\_B0 Registers (Base Address: 0540h)

| REGISTER DESCRIPTION           | ACRONYM     | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB0CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB0CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB0BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB0BR1     | 07h    |
| eUSCI_B status word            | UCB0STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB0TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB0RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB0TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB0I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB0I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB0I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB0I2COA3  | 1Ah    |
| eUSCI_B receive address        | UCB0ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB0ADDMASK | 1Eh    |
| eUSCI_B I2C slave address      | UCB0I2CSA   | 20h    |
| eUSCI_B interrupt enable       | UCB0IE      | 2Ah    |
| eUSCI_B interrupt flags        | UCB0IFG     | 2Ch    |
| eUSCI_B interrupt vector word  | UCB0IV      | 2Eh    |



# Table 6-52. eUSCI\_A1 Registers (Base Address: 0580h)

| REGISTER DESCRIPTION          | ACRONYM     | OFFSET |
|-------------------------------|-------------|--------|
| eUSCI_A control word 0        | UCA1CTLW0   | 00h    |
| eUSCI_A control word 1        | UCA1CTLW1   | 02h    |
| eUSCI_A control rate 0        | UCA1BR0     | 06h    |
| eUSCI_A control rate 1        | UCA1BR1     | 07h    |
| eUSCI_A modulation control    | UCA1MCTLW   | 08h    |
| eUSCI_A status                | UCA1STAT    | 0Ah    |
| eUSCI_A receive buffer        | UCA1RXBUF   | 0Ch    |
| eUSCI_A transmit buffer       | UCA1TXBUF   | 0Eh    |
| eUSCI_A LIN control           | UCA1ABCTL   | 10h    |
| eUSCI_A IrDA transmit control | IUCA1IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | IUCA1IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA1IE      | 1Ah    |
| eUSCI_A interrupt flags       | UCA1IFG     | 1Ch    |
| eUSCI_A interrupt vector word | UCA1IV      | 1Eh    |

# Table 6-53. eUSCI\_B1 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION           | ACRONYM     | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB1CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB1CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB1BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB1BR1     | 07h    |
| eUSCI_B status word            | UCB1STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB1TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB1RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB1TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB1I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB1I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB1I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB1I2COA3  | 1Ah    |
| eUSCI_B receive address        | UCB1ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB1ADDMASK | 1Eh    |
| eUSCI_B I2C slave address      | UCB1I2CSA   | 20h    |
| eUSCI_B interrupt enable       | UCB1IE      | 2Ah    |
| eUSCI_B interrupt flags        | UCB1IFG     | 2Ch    |
| eUSCI_B interrupt vector word  | UCB1IV      | 2Eh    |

1Ah

1Ch

1Eh



Backup memory 13

Backup memory 14

Backup memory 15

Table 6-54. Backup Memory Registers (Base Address: 0660h)

| REGISTER DESCRIPTION | ACRONYM  | OFFSET |
|----------------------|----------|--------|
| Backup memory 0      | BAKMEM0  | 00h    |
| Backup memory 1      | BAKMEM1  | 02h    |
| Backup memory 2      | BAKMEM2  | 04h    |
| Backup memory 3      | BAKMEM3  | 06h    |
| Backup memory 4      | BAKMEM4  | 08h    |
| Backup memory 5      | BAKMEM5  | 0Ah    |
| Backup memory 6      | BAKMEM6  | 0Ch    |
| Backup memory 7      | BAKMEM7  | 0Eh    |
| Backup memory 8      | BAKMEM8  | 10h    |
| Backup memory 9      | BAKMEM9  | 12h    |
| Backup memory 10     | BAKMEM10 | 14h    |
| Backup memory 11     | BAKMEM11 | 16h    |
| Backup memory 12     | BAKMEM12 | 18h    |

# Table 6-55. ICC Registers (Base Address: 06C0h)

BAKMEM13

BAKMEM14

BAKMEM15

| REGISTER DESCRIPTION          | ACRONYM  | OFFSET |
|-------------------------------|----------|--------|
| ICC status and control        | ICCSC    | 00h    |
| ICC mask virtual stack        | ICCMVS   | 02h    |
| ICC interrupt level setting 0 | ICCILSR0 | 04h    |
| ICC interrupt level setting 1 | ICCILSR1 | 06h    |
| ICC interrupt level setting 2 | ICCILSR2 | 08h    |
| ICC interrupt level setting 3 | ICCILSR3 | 0Ah    |

## Table 6-56. ADC Registers (Base Address: 0700h)

| REGISTER DESCRIPTION                 | ACRONYM  | OFFSET |
|--------------------------------------|----------|--------|
| ADC control 0                        | ADCCTL0  | 00h    |
| ADC control 1                        | ADCCTL1  | 02h    |
| ADC control 2                        | ADCCTL2  | 04h    |
| ADC window comparator low threshold  | ADCLO    | 06h    |
| ADC window comparator high threshold | ADCHI    | 08h    |
| ADC memory control 0                 | ADCMCTL0 | 0Ah    |
| ADC conversion memory                | ADCMEM0  | 12h    |
| ADC interrupt enable                 | ADCIE    | 1Ah    |
| ADC interrupt flags                  | ADCIFG   | 1Ch    |
| ADC interrupt vector word            | ADCIV    | 1Eh    |



## Table 6-57. eCOMP0 Registers (Base Address: 08E0h)

| REGISTER DESCRIPTION            | ACRONYM    | OFFSET |
|---------------------------------|------------|--------|
| Comparator control 0            | CP0CTL0    | 00h    |
| Comparator control 1            | CP0CTL1    | 02h    |
| Comparator interrupt            | CPOINT     | 06h    |
| Comparator interrupt vector     | CP0IV      | 08h    |
| Comparator built-in DAC control | CP0DACCTL  | 10h    |
| Comparator built-in DAC data    | CP0DACDATA | 12h    |

## Table 6-58. eCOMP1 Registers (Base Address: 0900h)

| REGISTER DESCRIPTION            | ACRONYM    | OFFSET |
|---------------------------------|------------|--------|
| Comparator control 0            | CP1CTL0    | 00h    |
| Comparator control 1            | CP1CTL1    | 02h    |
| Comparator interrupt            | CP1INT     | 06h    |
| Comparator interrupt vector     | CP1IV      | 08h    |
| Comparator built-in DAC control | CP1DACCTL  | 10h    |
| Comparator built-in DAC data    | CP1DACDATA | 12h    |

# Table 6-59. SAC0 Registers (Base Address: 0C80h, MSP430FR235x Devices Only)

| REGISTER DESCRIPTION  | ACRONYM    | OFFSET |
|-----------------------|------------|--------|
| SAC0 OA control       | SAC0OA     | 00h    |
| SAC0 PGA control      | SAC0PGA    | 02h    |
| SAC0 DAC control      | SAC0DAC    | 04h    |
| SAC0 DAC data         | SAC0DAT    | 06h    |
| SAC0 DAC status       | SAC0DATSTS | 08h    |
| SAC0 interrupt vector | SACOIV     | 0Ah    |

## Table 6-60. SAC1 Registers (Base Address: 0C90h, MSP430FR235x Devices Only)

| REGISTER DESCRIPTION  | ACRONYM    | OFFSET |
|-----------------------|------------|--------|
| SAC1 OA control       | SAC1OA     | 00h    |
| SAC1 PGA control      | SAC1PGA    | 02h    |
| SAC1 DAC control      | SAC1DAC    | 04h    |
| SAC1 DAC data         | SAC1DAT    | 06h    |
| SAC1 DAC status       | SAC1DATSTS | 08h    |
| SAC1 interrupt vector | SAC1IV     | 0Ah    |

#### Table 6-61. SAC2 Registers (Base Address: 0CA0h, MSP430FR235x Devices Only)

| REGISTER DESCRIPTION  | ACRONYM    | OFFSET |
|-----------------------|------------|--------|
| SAC2 OA control       | SAC2OA     | 00h    |
| SAC2 PGA control      | SAC2PGA    | 02h    |
| SAC2 DAC control      | SAC2DAC    | 04h    |
| SAC2 DAC data         | SAC2DAT    | 06h    |
| SAC2 DAC status       | SAC2DATSTS | 08h    |
| SAC2 interrupt vector | SAC2IV     | 0Ah    |

www.ti.com

# Table 6-62. SAC3 Registers (Base Address: 0CB0h, MSP430FR235x Devices Only)

| REGISTER DESCRIPTION  | ACRONYM    | OFFSET |
|-----------------------|------------|--------|
| SAC3 OA control       | SAC3OA     | 00h    |
| SAC3 PGA control      | SAC3PGA    | 02h    |
| SAC3 DAC control      | SAC3DAC    | 04h    |
| SAC3 DAC data         | SAC3DAT    | 06h    |
| SAC3 DAC status       | SAC3DATSTS | 08h    |
| SAC3 interrupt vector | SAC3IV     | 0Ah    |

#### 6.11 Input/Output Diagrams

## 6.11.1 Port P1 Input/Output With Schmitt Trigger

Figure 6-3 shows the port diagram. Table 6-63 summarizes the selection of the port function.



Figure 6-3. Port P1 Input/Output With Schmitt Trigger



## Table 6-63. Port P1 Pin Functions

|                                          |   |                                   | CONTROL BITS AND SIGNALS <sup>(1)</sup> |        |          |  |
|------------------------------------------|---|-----------------------------------|-----------------------------------------|--------|----------|--|
| PIN NAME (P1.x)                          | X | FUNCTION                          | P1DIR.x                                 | P1SELx | JTAG     |  |
|                                          |   | P1.0 (I/O)                        | I: 0; O: 1                              | 00     | N/A      |  |
|                                          |   | UCB0STE                           | X                                       | 01     | N/A      |  |
| P1.0/UCB0STE/SMCLK/<br>COMP0.0/A0/Veref+ | 0 | SMCLK                             | 1                                       | 40     | N1/A     |  |
| COMI 0.0/A0/ VCICIT                      |   | VSS                               | 0                                       | 10     | N/A      |  |
|                                          |   | COMP0.0, A0/Veref+                | X                                       | 11     | N/A      |  |
|                                          |   | P1.1 (I/O)                        | I: 0; O: 1                              | 0      | N/A      |  |
|                                          |   | UCB0CLK                           | X                                       | 01     | N/A      |  |
| P1.1/UCB0CLK/ACLK/<br>OA0O/COMP0.1/A1    | 1 | ACLK                              | 1                                       | 40     | N1/A     |  |
| OAOO/COIWII U.1/A1                       |   | VSS                               | 0                                       | 10     | N/A      |  |
|                                          |   | OA0O <sup>(2)</sup> , COMP0.1, A1 | X                                       | 11     | N/A      |  |
|                                          |   | P1.2 (I/O)                        | I: 0; O: 1                              | 00     | N/A      |  |
| P1.2/UCB0SIMO/                           |   | UCB0SIMO/UCB0SDA                  | X                                       | 01     | N/A      |  |
| UCB0SDA/TB0TRG/<br>OA0-/A2/Veref-        | 2 | TB0TRG                            | 0                                       | 10     | N/A      |  |
|                                          |   | OA0- <sup>(2)</sup> , A2/Veref-   | X                                       | 11     | N/A      |  |
|                                          |   | P1.3 (I/O)                        | I: 0; O: 1                              | 00     | N/A      |  |
| P1.3/UCB0SOMI/<br>UCB0SCL/OA0+/A3        | 3 | UCB0SOMI/UCB0SCL                  | X                                       | 01     | N/A      |  |
| 000000000000000000000000000000000000000  |   | OA0+ <sup>(2)</sup> , A3          | X                                       | 11     | N/A      |  |
|                                          |   | P1.4 (I/O)                        | I: 0; O: 1                              | 00     | Disabled |  |
|                                          | , | UCA0STE                           | X                                       | 01     | Disabled |  |
| P1.4/UCA0STE/TCK/A4                      | 4 | A4                                | X                                       | 11     | Disabled |  |
|                                          |   | JTAG TCK                          | X                                       | Х      | TCK      |  |
|                                          |   | P1.5 (I/O)                        | I: 0; O: 1                              | 00     | Disabled |  |
| P1.5/UCA0CLK/TMS/                        | 5 | UCA0CLK                           | X                                       | 01     | Disabled |  |
| OA1O/A5                                  | Э | OA1O <sup>(2)</sup> , A5          | X                                       | 11     | Disabled |  |
|                                          |   | JTAG TMS                          | X                                       | X      | TMS      |  |
|                                          |   | P1.6 (I/O)                        | I: 0; O: 1                              | 00     | Disabled |  |
|                                          |   | UCA0RXD/UCA0SOMI                  | X                                       | 01     | Disabled |  |
| P1.6/UCA0RXD/<br>UCA0SOMI/TB0.1/TDI/     | 6 | TB0.CCI1A                         | 0                                       | 10     | Disabled |  |
| TCLK/OA1-/A6                             | 0 | TB0.1                             | 1                                       | 10     | Disabled |  |
|                                          |   | OA1- <sup>(2)</sup> , A6          | X                                       | 11     | Disabled |  |
|                                          |   | JTAG TDI/TCLK                     | X                                       | X      | TDI/TCLK |  |
|                                          |   | P1.7 (I/O)                        | I: 0; O: 1                              | 00     | Disabled |  |
|                                          |   | UCA0TXD/UCA0SIMO                  | X                                       | 01     | Disabled |  |
| P1.7/UCA0TXD/<br>UCA0SIMO/TB0.2/TDO/     | 7 | TB0.CCI2A                         | 0                                       | 10     | Disabled |  |
| OA1+/A7/VREF+                            | ′ | TB0.2                             | 1                                       | 10     | Disabled |  |
|                                          |   | OA1+ <sup>(2)</sup> , A7, VREF+   | X                                       | 11     | Disabled |  |
|                                          |   | JTAG TDO                          | Х                                       | Х      | TDO      |  |

X = don't care MSP430FR235x devices only

## 6.11.2 Port P2 Input/Output With Schmitt Trigger

Figure 6-4 shows the port diagram. Table 6-64 summarizes the selection of the port function.



Figure 6-4. Port P2 Input/Output With Schmitt Trigger



## Table 6-64. Port P2 Pin Functions

| DIN MARKE (DO)      |   | FUNCTION    | CONTROL BITS A | CONTROL BITS AND SIGNALS <sup>(1)</sup> |  |
|---------------------|---|-------------|----------------|-----------------------------------------|--|
| PIN NAME (P2.x)     | X |             | P2DIR.x        | P2SELx                                  |  |
|                     |   | P2.0 (I/O)  | I: 0; O: 1     | 00                                      |  |
| D0 0/TD4 4/00MD0 0  |   | TB1.CCI1A   | 0              | 04                                      |  |
| P2.0/TB1.1/COMP0.O  | 0 | TB1.1       | 1              | 01                                      |  |
|                     |   | COMP0.O     | 1              | 10                                      |  |
|                     |   | P2.1 (I/O)0 | I: 0; O: 1     | 00                                      |  |
| DO 4/TD4 0          |   | TB1.CCI2A   | 0              | 04                                      |  |
| P2.1/TB1.2          | 1 | TB1.2       | 1              | 01                                      |  |
|                     |   | COMP1.O     | 1              | 10                                      |  |
| DO O/TD4 OLIV       | 2 | P2.2 (I/O)  | I: 0; O: 1     | 00                                      |  |
| P2.2/TB1CLK         | 2 | TB1CLK      | 0              | 01                                      |  |
|                     | 3 | P2.3 (I/O)  | I: 0; O: 1     | 00                                      |  |
| P2.3/UCB0CLK/TB1TRG |   | TB1TRG      | 0              | 01                                      |  |
|                     |   | VSS         | 1              | UI                                      |  |
| D0 4/00MD4 4        | 4 | P2.4 (I/O)  | I: 0; O: 1     | 00                                      |  |
| P2.4/COMP1.1        | 4 | COMP1.1     | X              | 11                                      |  |
| P2.5/COMP1.0        | 5 | P2.5 (I/O)  | I: 0; O: 1     | 00                                      |  |
| P2.5/COWP1.0        | 5 | COMP1.0     | X              | 11                                      |  |
|                     |   | P2.6 (I/O)  | I: 0; O: 1     | 00                                      |  |
| P2.6/MCLK/XOUT      | 6 | MCLK        | 1              | 01                                      |  |
| P2.0/IVICLK/XOUT    | О | VSS         | 0              | U I                                     |  |
|                     |   | XOUT        | X              | 10                                      |  |
|                     |   | P2.7 (I/O)  | I: 0; O: 1     | 00                                      |  |
| P2.7/TB0CLK/XIN     | 7 | TB0CLK      | 0              | 01                                      |  |
| FZ.1/ I DUCLIVAIN   | / | VSS         | 1              | UI                                      |  |
|                     |   | XIN         | X              | 10                                      |  |

<sup>(1)</sup> X = don't care

## 6.11.3 Port P3 Input/Output With Schmitt Trigger

Figure 6-5 shows the port diagram. Table 6-65 summarizes the selection of the port function.



Figure 6-5. Port P3 Input/Output With Schmitt Trigger



#### Table 6-65. Port P3 Pin Functions

| DIN NAME (DO :-) |   | FUNCTION            | CONTROL BITS A | CONTROL BITS AND SIGNALS <sup>(1)</sup> |  |
|------------------|---|---------------------|----------------|-----------------------------------------|--|
| PIN NAME (P3.x)  | X | FUNCTION            | P3DIR.x        | P3SELx                                  |  |
|                  |   | P3.0 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.0/MCLK        | 0 | MCLK                | 1              | 04                                      |  |
|                  |   | VSS                 | 0              | 01                                      |  |
| D2 4/0A20        | 1 | P3.1 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.1/OA2O        | 1 | OA2O <sup>(2)</sup> | X              | 11                                      |  |
| D0 0/0 4 0       | 0 | P3.2 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.2/OA2-        | 2 | OA2- <sup>(2)</sup> | X              | 11                                      |  |
| D0.0/040         | 0 | P3.3 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.3/OA2+        | 3 | OA2+ <sup>(2)</sup> | X              | 11                                      |  |
|                  |   | P3.4 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.4/SMCLK       | 4 | SMCLK               | 1              | 0.4                                     |  |
|                  |   | VSS                 | 0              | 01                                      |  |
| D0 5/0400        | _ | P3.5 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.5/OA3O        | 5 | OA3O <sup>(2)</sup> | X              | 11                                      |  |
| P3.6/OA3-        | _ | P3.6 (I/O)          | I: 0; O: 1     | 00                                      |  |
|                  | 6 | OA3- <sup>(2)</sup> | X              | 11                                      |  |
| D0 7/0 40 :      | _ | P3.7 (I/O)          | I: 0; O: 1     | 00                                      |  |
| P3.7/OA3+        | 7 | OA3+ <sup>(2)</sup> | X              | 11                                      |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> MSP430FR235x devices only

## 6.11.4 Port P4 Input/Output With Schmitt Trigger

Figure 6-6 shows the port diagram. Table 6-66 summarizes the selection of the port function.



Figure 6-6. Port P4 Input/Output With Schmitt Trigger



## Table 6-66. Port P4 Pin Functions

| DIN MARIE (D4 -)                  |   | FUNCTION                 | CONTROL BITS A | CONTROL BITS AND SIGNALS <sup>(1)</sup> |  |
|-----------------------------------|---|--------------------------|----------------|-----------------------------------------|--|
| PIN NAME (P4.x)                   | Х | FUNCTION                 | P4DIR.x        | P4SELx                                  |  |
|                                   |   | P4.0 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.0/UCA1STE                      | 0 | UCA1STE                  | X              | 01                                      |  |
| P4.0/0CA151E                      | 0 | UCA1RXD, TB3.CCI2B       | 0              | 10                                      |  |
|                                   |   | UCA1TXD logic-AND TB3.2B | 1              | 10                                      |  |
| P4.1/UCA1CLK                      | 4 | P4.1 (I/O)               | I: 0; O: 1     | 00                                      |  |
| F4.1/00ATCLK                      | ' | UCA1CLK                  | X              | 01                                      |  |
|                                   |   | P4.2 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.2/UCA1RXD/<br>UCA1SOMI/UCA1RXD | 2 | UCA1RXD/UCA1SOMI         | X              | 01                                      |  |
| oo, troomi, oo, trioto            |   | <u>UCA1RXD</u>           | X              | 10                                      |  |
|                                   |   | P4.3 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.3/UCA1TXD/<br>UCA1SIMO/UCA1TXD | 3 | UCA1TXD/UCA1SIMO         | X              | 01                                      |  |
| CO, TTOINTO, CO, TTT AL           |   | <u>UCA1TXD</u>           | X              | 10                                      |  |
| P4.4/UCB1STE                      | 4 | P4.4 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.4/UCB151E                      | 4 | UCB1STE                  | X              | 01                                      |  |
| DA E/LIODACLIZ                    | _ | P4.5 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.5/UCB1CLK                      | 5 | UCB1CLK                  | X              | 01                                      |  |
| D4 C/LICD4CIMO/LICD4CD4           | _ | P4.6 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.6/UCB1SIMO/UCB1SDA             | 6 | UCB1SIMO/UCB1SDA         | X              | 01                                      |  |
| D4.7/LIOD4COMI/LIOD4COL           | 7 | P4.7 (I/O)               | I: 0; O: 1     | 00                                      |  |
| P4.7/UCB1SOMI/UCB1SCL             | 7 | UCB1SOMI/UCB1SCL         | X              | 01                                      |  |

<sup>(1)</sup> X = don't care

# 6.11.5 Port P5 Input/Output With Schmitt Trigger

Figure 6-7 shows the port diagram. Table 6-67 summarizes the selection of the port function.



Figure 6-7. Port P5 Input/Output With Schmitt Trigger



## Table 6-67. Port P5 Pin Functions

| DIN NAME (DE)        |   | FUNCTION   | CONTROL BITS | CONTROL BITS AND SIGNALS <sup>(1)</sup> |  |
|----------------------|---|------------|--------------|-----------------------------------------|--|
| PIN NAME (P5.x)      | X | FUNCTION   | P5DIR.x      | P5SELx                                  |  |
|                      |   | P5.0 (I/O) | I: 0; O: 1   | 00                                      |  |
|                      |   | TB2.CCI1A  | 1            | 01                                      |  |
| P5.0/TB2.1/MFM.RX/A8 | 0 | TB2.1      | 0            | UI                                      |  |
|                      |   | MFM.RX     | X            | 10                                      |  |
|                      |   | A8         | X            | 11                                      |  |
|                      |   | P5.1 (I/O) | I: 0; O: 1   | 00                                      |  |
|                      |   | TB2.CCI2A  | 1            | - 01                                    |  |
| P5.1/TB2.2/MFM.TX/A9 | 1 | TB2.2      | 0            |                                         |  |
|                      |   | MFM.TX     | X            | 10                                      |  |
|                      |   | A9         | X            | 11                                      |  |
|                      |   | P5.2 (I/O) | I: 0; O: 1   | 00                                      |  |
| P5.2/TB2CLK/A10      | 2 | TB2CLK     | 1            | 01                                      |  |
| F3.2/162GLR/A10      |   | VSS        | 0            | UI                                      |  |
|                      |   | A10        | X            | 11                                      |  |
|                      |   | P5.3 (I/O) | I: 0; O: 1   | 00                                      |  |
| DE 0/TD0TD0/A44      | 3 | TB2TRG     | I            | 01                                      |  |
| P5.3/TB2TRG/A11      | 3 | VSS        | 0            | UI                                      |  |
|                      |   | A11        | X            | 11                                      |  |
| P5.4                 | 4 | P5.4 (I/O) | I: 0; O: 1   | 00                                      |  |

<sup>(1)</sup> X = don't care

# 6.11.6 Port P6 Input/Output With Schmitt Trigger

Figure 6-8 shows the port diagram. Table 6-68 summarizes the selection of the port function.



Figure 6-8. Port P6 Input/Output With Schmitt Trigger



## Table 6-68. Port P6 Pin Functions

| PIN NAME (P6.x) |   | FUNCTION   | CONTROL BITS A | CONTROL BITS AND SIGNALS <sup>(1)</sup> |  |
|-----------------|---|------------|----------------|-----------------------------------------|--|
|                 | x |            | P6DIR.x        | P6SELx                                  |  |
|                 |   | P6.0 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.0/TB3.1      | 0 | TB3.CCI1A  | 0              | 04                                      |  |
|                 |   | TB3.1      | 1              | 01                                      |  |
|                 |   | P6.1 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.1/TB3.2      | 1 | TB3.CCI2A  | 0              | 01                                      |  |
|                 |   | TB3.2      | 1              | UT                                      |  |
|                 |   | P6.2 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.2/TB3.3      | 2 | TB3.CCI3A  | 0              | - 01                                    |  |
|                 |   | TB3.3      | 1              |                                         |  |
|                 |   | P6.3 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.3/TB3.4      | 3 | TB3.CCI4A  | 0              | 04                                      |  |
|                 |   | TB3.4      | 1              | 01                                      |  |
|                 |   | P6.4 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.4/TB3.5      | 4 | TB3.CCI5A  | 0              | 01                                      |  |
|                 |   | TB3.5      | 1              | UI                                      |  |
|                 |   | P6.5 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.5/TB3.6      | 5 | TB3.CCI6A  | 0              | 04                                      |  |
|                 |   | TB3.6      | 1              | 01                                      |  |
|                 |   | P6.6 (I/O) | I: 0; O: 1     | 00                                      |  |
| P6.6/TB3CLK     | 6 | TB3CLK     | 0              | 04                                      |  |
|                 |   | VSS        | 1              | 01                                      |  |

<sup>(1)</sup> X = don't care

www.ti.com

## 6.12 Device Descriptors (TLV)

Table 6-69 lists the Device IDs. Table 6-70 lists the contents of the device descriptor tag-length-value (TLV) structure.

Table 6-69. Device IDs

| DEVICE       | DEVICE ID |       |  |
|--------------|-----------|-------|--|
| DEVICE       | 1A04h     | 1A05h |  |
| MSP430FR2355 | 0C        | 83    |  |
| MSP430FR2353 | 0D        | 83    |  |
| MSP430FR2155 | 1E        | 83    |  |
| MSP430FR2153 | 1D        | 83    |  |

**Table 6-70. Device Descriptors** 

| DESCRIPTION       |                          | MSP430FR235x, | MSP430FR235x, MSP430FR215x |  |  |
|-------------------|--------------------------|---------------|----------------------------|--|--|
|                   | DESCRIPTION              | ADDRESS       | VALUE                      |  |  |
|                   | Info length              | 1A00h         | 06h                        |  |  |
|                   | CRC length               | 1A01h         | 06h                        |  |  |
|                   | CRC value <sup>(1)</sup> | 1A02h         | Per unit                   |  |  |
| Information block | CRC value v              | 1A03h         | Per unit                   |  |  |
| information block | Device ID                | 1A04h         | See (2)                    |  |  |
|                   | Device iD                | 1A05h         | See (=)                    |  |  |
|                   | Hardware revision        | 1A06h         | Per unit                   |  |  |
|                   | Firmware revision        | 1A07h         | Per unit                   |  |  |
|                   | Die record tag           | 1A08h         | 08h                        |  |  |
|                   | Die record length        | 1A09h         | 0Ah                        |  |  |
|                   | Lot wafer ID             | 1A0Ah         | Per unit                   |  |  |
|                   |                          | 1A0Bh         | Per unit                   |  |  |
|                   |                          | 1A0Ch         | Per unit                   |  |  |
| Die record        |                          | 1A0Dh         | Per unit                   |  |  |
| Die record        | Dia V position           | 1A0Eh         | Per unit                   |  |  |
|                   | Die X position           | 1A0Fh         | Per unit                   |  |  |
|                   | Die V position           | 1A10h         | Per unit                   |  |  |
|                   | Die Y position           | 1A11h         | Per unit                   |  |  |
|                   | Test result              | 1A12h         | Per unit                   |  |  |
|                   | Test Tesuit              | 1A13h         | Per unit                   |  |  |

<sup>(1)</sup> CRC value covers the checksum from 0x1A04h to 0x1A07h by applying CRC-CCITT-16 polynomial of  $x^{16} + x^{12} + x^5 + 1$ 

MSP430FR235x devices only (2) Detailed Description



## Table 6-70. Device Descriptors (continued)

|                   |                                                              |         | , MSP430FR215x |
|-------------------|--------------------------------------------------------------|---------|----------------|
|                   | DESCRIPTION                                                  | ADDRESS | VALUE          |
|                   | ADC calibration tag                                          | 1A14h   | 11h            |
|                   | ADC calibration length                                       | 1A15h   | 10h            |
|                   | 120 1 1                                                      | 1A16h   | Per unit       |
|                   | ADC gain factor                                              | 1A17h   | Per unit       |
|                   | 100 %                                                        | 1A18h   | Per unit       |
|                   | ADC offset                                                   | 1A19h   | Per unit       |
|                   |                                                              | 1A1Ah   | Per unit       |
|                   | ADC internal shared 1.5-V reference, temperature 30°C        | 1A1Bh   | Per unit       |
|                   | ADO:                                                         | 1A1Ch   | Per unit       |
| ADC calibration   | ADC internal shared 1.5-V reference, high temperature (3)    | 1A1Dh   | Per unit       |
|                   |                                                              | 1A1Eh   | Per unit       |
|                   | ADC internal shared 2.0-V reference, temperature 30°C        | 1A1Fh   | Per unit       |
|                   | ADC internal shared 2.0-V reference, high temperature (3)    | 1A20h   | Per unit       |
|                   |                                                              | 1A21h   | Per unit       |
|                   | ADC internal shared 2.5-V reference, temperature 30°C        | 1A22h   | Per unit       |
|                   |                                                              | 1A23h   | Per unit       |
|                   | 100:                                                         | 1A24h   | Per unit       |
|                   | ADC internal shared 2.5-V reference, high temperature (3)    | 1A25h   | Per unit       |
|                   | Calibration tag                                              | 1A26h   | 12h            |
|                   | Calibration length                                           | 1A27h   | 0Ah            |
|                   |                                                              | 1A28h   | Per unit       |
|                   | Internal shared 1.5-V reference factor                       | 1A29h   | Per unit       |
|                   | Literard above d O O V or formand for the                    | 1A2Ah   | Per unit       |
| Reference and DCO | Internal shared 2.0-V reference factor                       | 1A2Bh   | Per unit       |
| calibration       | lateral shared O.F.V. reference (aster                       | 1A2Ch   | Per unit       |
|                   | Internal shared 2.5-V reference factor                       | 1A2Dh   | Per unit       |
|                   | DOO 1-2-2-11/2-2-1/2-10 MHz-1-2-2-2-1-2-2000                 | 1A2Eh   | Per unit       |
|                   | DCO tap settings for 16 MHz, temperature 30°C                | 1A2Fh   | Per unit       |
|                   | DOO 1-2-2-11' (                                              | 1A30h   | Per unit       |
|                   | DCO tap settings for 24 MHz, temperature 30°C <sup>(4)</sup> | 1A31h   | Per unit       |

<sup>(3)</sup> The calibration value is device dependent at 105°C.

<sup>(4)</sup> This value can be directly loaded into the DCO bits in the CSCTL0 register to get an accurate 24-MHz frequency at room temperature, especially when MCU exits from LPM3 and below. TI also suggests to use a predivider to decrease the frequency if the temperature drift might result an overshoot faster than 24 MHz.

#### 6.13 Identification

#### 6.13.1 Revision Identification

The device revision information is shown as part of the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to all of the errata sheets for the devices in this data sheet, see Section 8.4.

The hardware revision is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Hardware Revision" entries in Section 6.12.

#### 6.13.2 Device Identification

The device type can be identified from the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to all of the errata sheets for the devices in this data sheet, see Section 8.4.

A device identification value is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Device ID" entries in Section 6.12.

#### 6.13.3 JTAG Identification

Programming through the JTAG interface, including reading and identifying the JTAG ID, is described in detail in the MSP430 Programming With the JTAG Interface.

www.ti.com

## 7 Applications, Implementation, and Layout

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their implementation to confirm system functionality.

#### 7.1 Device Connection and Layout Fundamentals

This section discusses the recommended guidelines when designing with the MSP430 MCU. These guidelines are to make sure that the device has proper connections for powering, programming, debugging, and optimum analog performance.

## 7.1.1 Power Supply Decoupling and Bulk Capacitors

It is recommended to connect a combination of a  $10-\mu F$  plus a 100-n F low-ESR ceramic decoupling capacitor to the DVCC pin. Higher-value capacitors may be used but can impact supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters).



Figure 7-1. Power Supply Decoupling

#### 7.1.2 External Oscillator

Depending on the device variant (see Table 3-1), the device can support a low-frequency crystal (32 kHz) on the LFXT pins, a high-frequency crystal on the HFXT pins, or both. External bypass capacitors for the crystal oscillator pins are required.

It is also possible to apply digital clock signals to the LFXIN and HFXIN input pins that meet the specifications of the respective oscillator if the appropriate LFXTBYPASS or HFXTBYPASS mode is selected. In this case, the associated LFXOUT and HFXOUT pins can be used for other purposes. If they are left unused, they must be terminated according to Section 4.6.

Figure 7-2 shows a typical connection diagram.



Figure 7-2. Typical Crystal Connection

See MSP430 32-kHz Crystal Oscillators for more information on selecting, testing, and designing a crystal oscillator with the MSP430™ devices.

#### 7.1.3 JTAG

With the proper connections, the debugger and a hardware JTAG interface (such as the MSP-FET or MSP-FET430UIF) can be used to program and debug code on the target board. In addition, the connections also support the MSP-GANG production programmers, thus providing an easy way to program prototype boards, if desired. Figure 7-3 shows the connections between the 14-pin JTAG connector and the target device required to support in-system programming and debugging for 4-wire JTAG communication. Figure 7-4 shows the connections for 2-wire JTAG mode (Spy-Bi-Wire).

The connections for the MSP-FET and MSP-FET430UIF interface modules and the MSP-GANG are identical. Both can supply  $V_{CC}$  to the target board (through pin 2). In addition, the MSP-FET and MSP-FET430UIF interface modules and MSP-GANG have a  $V_{CC}$  sense feature that, if used, requires an alternate connection (pin 4 instead of pin 2). The VCC-sense feature senses the local  $V_{CC}$  present on the target board (that is, a battery or other local power supply) and adjusts the output signals accordingly. Figure 7-3 and Figure 7-4 show a jumper block that supports both scenarios of supplying  $V_{CC}$  to the target board. If this flexibility is not required, the desired  $V_{CC}$  connections may be hard-wired to eliminate the jumper block. Pins 2 and 4 must not be connected at the same time.

For additional design information regarding the JTAG interface, see the MSP430 Hardware Tools User's Guide.



- A. If a local target power supply is used, make connection J1. If power from the debug or programming adapter is used, make connection J2.
- B. The upper limit for C1 is 1.1 nF when using current TI tools.

Figure 7-3. Signal Connections for 4-Wire JTAG Communication





- Copyright © 2016, Texas Instruments Incorporated
- A. Make connection J1 if a local target power supply is used, or make connection J2 if the target is powered from the debug or programming adapter.
- B. The deviceRST/NMI/SBWTDIO pin is used in 2-wire mode for bidirectional communication with the device during JTAG access, and any capacitance that is attached to this signal may affect the ability to establish a connection with the device. The upper limit for C1 is 1.1 nF when using current TI tools.

Figure 7-4. Signal Connections for 2-Wire JTAG Communication (Spy-Bi-Wire)

#### 7.1.4 Reset

The reset pin can be configured as a reset function (default) or as an NMI function in the Special Function Register (SFR), SFRRPCR.

In reset mode, the RST/NMI pin is active low, and a pulse applied to this pin that meets the reset timing specifications generates a BOR-type device reset.

Setting SYSNMI causes the RST/NMI pin to be configured as an external NMI source. The external NMI is edge sensitive, and its edge is selectable by SYSNMIIES. Setting the NMIIE enables the interrupt of the external NMI. When an external NMI event occurs, the NMIIFG is set.

The  $\overline{\text{RST}}/\text{NMI}$  pin can have either a pullup or pulldown that is enabled or not. SYSRSTUP selects either pullup or pulldown, and SYSRSTRE causes the pullup (default) or pulldown to be enabled (default) or not. If the  $\overline{\text{RST}}/\text{NMI}$  pin is unused, it is required either to select and enable the internal pullup or to connect an external 47-k $\Omega$  pullup resistor to the  $\overline{\text{RST}}/\text{NMI}$  pin with a 2.2-nF pulldown capacitor. The pulldown capacitor should not exceed 1.1 nF when using devices with Spy-Bi-Wire interface in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers.

See the MSP430FR4xx and MSP430FR2xx Family User's Guide for more information on the referenced control registers and bits.

Product Folder Links: MSP430FR2355 MSP430FR2353 MSP430FR2155 MSP430FR2153

#### 7.1.5 Unused Pins

For details on the connection of unused pins, seeSection 4.6.

#### 7.1.6 General Layout Recommendations

- Proper grounding and short traces for external crystal to reduce parasitic capacitance. See MSP430 32-kHz Crystal Oscillators for recommended layout guidelines.
- Proper bypass capacitors on DVCC, AVCC, and reference pins if used.
- Avoid routing any high-frequency signal close to an analog signal line. For example, keep digital switching signals such as PWM or JTAG signals away from the oscillator circuit and ADC signals.
- Proper ESD level protection should be considered to protect the device from unintended high-voltage electrostatic discharge. See MSP430 System-Level ESD Considerations for guidelines.

#### 7.1.7 Do's and Don'ts

During power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in the Absolute Maximum Ratings section. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

#### 7.2 Peripheral- and Interface-Specific Design Information

#### 7.2.1 ADC Peripheral

#### 7.2.1.1 Partial Schematic



Figure 7-5. ADC Grounding and Noise Considerations

#### 7.2.1.2 Design Requirements

As with any high-resolution ADC, appropriate printed-circuit-board layout and grounding techniques should be followed to eliminate ground loops, unwanted parasitic effects, and noise.

Ground loops are formed when return current from the ADC flows through paths that are common with other analog or digital circuitry. This current can generate small unwanted offset voltages that can add to or subtract from the reference or input voltages of the ADC. The general guidelines in Section 7.1.1 combined with the connections shown in Section 7.2.1.1 prevent these offset voltages.

In addition to grounding, ripple and noise spikes on the power-supply lines that are caused by digital switching or switching power supplies can corrupt the conversion result. TI recommends a noise-free design using separate analog and digital ground planes with a single-point connection to achieve high accuracy.

Figure 7-5 shows the recommended decoupling circuit when an external voltage reference is used. The internal reference module has a maximum drive current as described in the sections *ADC Pin Enable* and 1.2-V Reference Settings of the MSP430FR4xx and MSP430FR2xx Family User's Guide.

www.ti.com

The reference voltage must be a stable voltage for accurate measurements. The capacitor values that are selected in the general guidelines filter out the high- and low-frequency ripple before the reference voltage enters the device. In this case, the 10-µF capacitor buffers the reference pin and filters any low-frequency ripple. A 100-nF bypass capacitor filters out any high-frequency noise.

#### 7.2.1.3 Layout Guidelines

Components that are shown in the partial schematic (see Figure 7-5) should be placed as close as possible to the respective device pins to avoid long traces, because they add additional parasitic capacitance, inductance, and resistance on the signal.

Avoid routing analog input signals close to a high-frequency pin (for example, a high-frequency PWM), because the high-frequency switching can be coupled into the analog signal.

#### 7.3 ROM Libraries

The MSP430FR235x and MSP430FR215x devices in the MSP430FR4xx family have MSP430 Driver Library and FFT Library in ROM.

MSP430 software libraries in ROM are tested to work with both Code Composer Studio and IAR Embedded Workbench toolchains.

- For the ROM image to be compatible between CCS and IAR toolchains, there are certain project properties restrictions. See the TI.com attribute guide for more details.
- To use DriverLib in ROM, #include "rom\_driverlib.h". Header file checks continue to provide helpful hints at build time until the user application adheres to \_\_cc\_rom.
- To use FFTLib in ROM, #include "DSPLib.h". FFTLib is a subset of the MSP software library DSPLib.
- For more information, see the MSP430 Driver Library for MSP430FR2xx\_4xx ROM README and MSP DSP Library ROM README in MSP430Ware. The library ROM image is located above the 64KB memory address. Application code using ROM must be large code model (20-bit address pointer rather than 16-bit address pointer).

Benefits of ROM library use include:

- Code execution at clock speeds that exceed 8 MHz is faster from ROM than from FRAM, because the
  code avoids FRAM wait states (except FRAM controller cache hits). Without FRAM wait states, code
  execution performance is limited by only the processor clock, which is generally faster than other
  subsystems. Executing code from RAM gives comparable performance, but the available RAM size is
  typically more limited.
- More nonvolatile storage (FRAM) available in the device is left for application code.

#### 7.4 Typical Applications

Table 7-1 lists TI reference designs that use the MSP430FR235x devices in real-world application scenarios. Consult these designs for additional guidance regarding schematic, layout, and software implementation. For the most up-to-date list of available TI reference designs, visit the TI Reference Designs Library.

Table 7-1. TI Reference Designs

| DESIGN NAME                                                                                          | LINK             |
|------------------------------------------------------------------------------------------------------|------------------|
| 4- to 20-mA Loop-Powered RTD Temperature Transmitter Reference Design With MSP430 Smart Analog Combo | TIDM-01000       |
| MSP430FR2355 LaunchPad Development Kit                                                               | MSP-EXP430FR2355 |

#### 8 Device and Documentation Support

#### 8.1 Getting Started and Next Steps

For more information on the MSP430<sup>™</sup> family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page.

#### 8.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices. Each MSP MCU commercial family member has one of two prefixes: MSP or XMS. These prefixes represent evolutionary stages of product development from engineering prototypes (XMS) through fully qualified production devices (MSP).

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

XMS devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 8-1 provides a legend for reading the complete device name.



Figure 8-1. Device Nomenclature



#### 8.3 Tools and Software

See the Code Composer Studio for MSP430 User's Guide for details on the available features.

Table 8-1 lists the debug features supported by the MSP430FR235x and MSP430FR215x microcontrollers.

**Table 8-1. Hardware Features** 

| MSP430<br>ARCHITECTURE | 4-WIRE<br>JTAG | 2-WIRE<br>JTAG | BREAK-<br>POINTS<br>(N) | RANGE<br>BREAK-<br>POINTS | CLOCK<br>CONTROL | STATE<br>SEQUENCER | TRACE<br>BUFFER | LPMx.5<br>DEBUGGING<br>SUPPORT | EEM<br>VERSION |
|------------------------|----------------|----------------|-------------------------|---------------------------|------------------|--------------------|-----------------|--------------------------------|----------------|
| MSP430Xv2              | Yes            | Yes            | 3                       | Yes                       | Yes              | No                 | No              | No                             | S              |

#### **Design Kits and Evaluation Modules**

MSP430FR2355 LaunchPad Development Kit The MSP-EXP430FR2355 LaunchPad Development Kit is an easy-to-use evaluation module (EVM) that contains everything needed to start developing on the ultra-low-power MSP430FR215x and MSP430FR235x FRAM microcontroller family, including an onboard debug probe for programming, debugging, and energy measurements.

MSP-TS430PT48 Target Development Board MSP-TS430PT48 target development board is a 48-pin ZIF socket target board that is used to program and debug the MSP430 MCU in-system through the JTAG interface or the Spy-Bi-Wire (2-wire JTAG) protocol.

#### **Software**

MSP430Ware MSP430Ware software is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 design resources, MSP430Ware software also includes a high-level API called MSP Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware software is available as a component of CCS or as a stand-alone package.

MSP430FR235x and MSP430FR215x Code Examples C Code examples are available for every MSP device that configures each of the integrated peripherals for various application needs.

MSP Driver Library The abstracted API of MSP Driver Library provides easy-to-use function calls that free you from directly manipulating the bits and bytes of the MSP430 hardware. Thorough documentation is delivered through a helpful API Guide, which includes details on each function call and the recognized parameters. Developers can use Driver Library functions to write complete projects with minimal overhead.

MSP EnergyTrace™ Technology EnergyTrace technology for MSP430 microcontrollers is an energy-based code analysis tool that measures and displays the energy profile of the application and helps to optimize it for ultra-low-power consumption.

ULP (Ultra-Low Power) Advisor ULP Advisor™ software is a tool for guiding developers to write more efficient code to fully use the unique ultra-low-power features of MSP430 and MSP432™ microcontrollers. Aimed at both experienced and new microcontroller developers, ULP Advisor checks your code against a thorough ULP checklist to help minimize the energy consumption of your application. At build time, ULP Advisor provides notifications and remarks to highlight areas of your code that can be further optimized for lower power.

FRAM Embedded Software Utilities for MSP Ultra-Low-Power Microcontrollers The FRAM Utilities is designed to grow as a collection of embedded software utilities that leverage the ultra-low-power and virtually unlimited write endurance of FRAM. The utilities are available for MSP430FRxx FRAM microcontrollers and provide example code to help start application development. Included utilities include Compute Through Power Loss (CTPL). CTPL is utility API set that enables ease of use with LPMx.5 low-power modes and a powerful shutdown mode that allows an application to save and restore critical system components when a power loss is detected.

IEC60730 Software Package The IEC60730 MSP430 software package was developed to help customers comply with IEC 60730-1:2010 (Automatic Electrical Controls for Household and Similar Use – Part 1: General Requirements) for up to Class B products, which includes home appliances, arc detectors, power converters, power tools, e-bikes, and many others. The IEC60730 MSP430 software package can be embedded in customer applications running on MSP430 MCUs to help simplify the customer's certification efforts of functional



safety-compliant consumer devices to IEC 60730-1:2010 Class B.

- Fixed Point Math Library for MSP The MSP IQmath and Qmath Libraries are a collection of highly optimized and high-precision mathematical functions for C programmers to seamlessly port a floating-point algorithm into fixed-point code on MSP430 and MSP432 devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed, high accuracy, and ultra-low energy are critical. By using the IQmath and Qmath libraries, it is possible to achieve execution speeds considerably faster and energy consumption considerably lower than equivalent code written using floating-point math.
- Floating Point Math Library for MSP430 Continuing to innovate in the low-power and low-cost microcontroller space, TI provides MSPMATHLIB. Leveraging the intelligent peripherals of our devices, this floating-point math library of scalar functions that are up to 26 times faster than the standard MSP430 math functions. Mathlib is easy to integrate into your designs. This library is free and is integrated in both Code Composer Studio IDE and IAR Embedded Workbench IDE.

#### **Development Tools**

- Code Composer Studio™ Integrated Development Environment for MSP Microcontrollers

  Composer Studio (CCS) integrated development environment (IDE) supports all MSP microcontroller devices. CCS comprises a suite of embedded software utilities used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features.
- IAR Embedded Workbench® IDE IAR Embedded Workbench IDE for MSP430 MCUs is a complete C/C++ compiler toolchain for building and debugging embedded applications based on MSP430 microcontrollers. The debugger can be used for source and disassembly code with support for complex code and data breakpoints. It also provides a hardware simulator that allows debugging without a physical target connected.
- Uniflash Standalone Flash Tool CCS Uniflash is a stand-alone tool used to program on-chip flash memory on TI MCUs. Uniflash has a GUI, command line, and scripting interface. Uniflash is a software tool available by TI Cloud Tools or desktop application download from the TI web page.
- MSP MCU Programmer and Debugger The MSP-FET is a powerful emulation development tool often called a debug probe which lets users quickly begin application development on MSP low-power MCUs. Creating MCU software usually requires downloading the resulting binary program to the MSP device for validation and debugging.
- MSP-GANG Production Programmer The MSP Gang Programmer is an MSP430 or MSP432 device programmer that can program up to eight identical MSP430 or MSP432 flash or FRAM devices at the same time. The MSP Gang Programmer connects to a host PC using a standard RS-232 or USB connection and provides flexible programming options that let the user fully customize the process.
- TIREX Resource Explorer (TIRex) An online portal to examples, libraries, executables, and documentation for your device and development board. TIRex can be accessed directly in Code Composer Studio IDE or in TI Cloud Tools.
- TI Cloud Tools Start development immediately on dev.ti.com. Begin by using the Resource Explorer interface to quickly find all the files you need. Then, edit, build, and debug embedded applications in the cloud, using industry-leading Code Composer Studio Cloud IDE.
- GCC Compiler for MSP MSP430 and MSP432 GCC open source packages are complete debugger and open source C/C++ compiler toolchains for building and debugging embedded applications based on MSP430 and MSP432 microcontrollers. These free GCC compilers support all MSP430 and MSP432 devices without code size limitations. In addition, these compilers can be used stand-alone from the command-line or within Code Composer Studio v6.0 or later. Get started today whether you are using a Windows<sup>®</sup>, Linux<sup>®</sup>, or OS X<sup>®</sup> environment.

110



#### 8.4 Documentation Support

The following documents describe the MSP430FR235x and MSP430FR215x microcontrollers.

#### **Receiving Notification of Document Updates**

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com (for links to the product folders, see Section 8.5). In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, see the revision history of any revised document.

#### **Errata**

- MSP430FR2355 Device Erratasheet Describes the known exceptions to the functional specifications for all silicon revisions of this device.
- MSP430FR2353 Device Erratasheet Describes the known exceptions to the functional specifications for all silicon revisions of this device.
- MSP430FR2155 Device Erratasheet Describes the known exceptions to the functional specifications for all silicon revisions of this device.
- MSP430FR2153 Device Erratasheet Describes the known exceptions to the functional specifications for all silicon revisions of this device.

#### **User's Guides**

- MSP430FR4xx and MSP430FR2xx Family User's Guide Detailed description of all modules and peripherals available in this device family.
- MSP430 FRAM Device Bootloader (BSL) User's Guide The bootloader (BSL) on MSP430 MCUs lets users communicate with embedded memory in the MSP430 MCU during the prototyping phase, final production, and in service. Both the programmable memory (FRAM memory) and the data memory (RAM) can be modified as required.
- MSP430 Programming With the JTAG Interface This document describes the functions that are required to erase, program, and verify the memory module of the MSP430 flash-based and FRAM-based microcontroller families using the JTAG communication port. In addition, it describes how to program the JTAG access security fuse that is available on all MSP430 devices. This document describes device access using both the standard 4-wire JTAG interface and the 2-wire JTAG interface, which is also referred to as Spy-Bi-Wire (SBW).
- MSP430 Hardware Tools User's Guide This manual describes the hardware of the TI MSP-FET430 Flash Emulation Tool (FET). The FET is the program development tool for the MSP430 ultra-low-power microcontroller. Both available interface types, the parallel port interface and the USB interface, are described.

#### **Application Reports**

- MSP430 32-kHz Crystal Oscillators Selection of the right crystal, correct load circuit, and proper board layout are important for a stable crystal oscillator. This application report summarizes crystal oscillator function and explains the parameters to select the correct crystal for MSP430 ultra-low-power operation. In addition, hints and examples for correct board layout are given. The document also contains detailed information on the possible oscillator tests to ensure stable oscillator operation in mass production.
- MSP430 System-Level ESD Considerations System-Level ESD has become increasingly demanding with silicon technology scaling towards lower voltages and the need for designing cost-effective and ultra-low-power components. This application report addresses three different ESD topics to help board designers and OEMs understand and design robust system-level designs: (1) Component-level ESD testing and system-level ESD testing, their differences and why component-level ESD rating does not ensure system-level robustness. (2) General design guidelines for system-level ESD protection at different levels including enclosures, cables, PCB layout, and on-board ESD protection devices. (3) Introduction to System Efficient ESD Design (SEED), a co-design methodology of on-board and on-chip ESD protection to achieve system-level ESD robustness, with example simulations and test results. A few real-world system-level ESD protection design examples and their results are also discussed.

## 8.5 Related Links



Table 8-2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

Table 8-2. Related Links

| PARTS        | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------------|----------------|------------|---------------------|---------------------|---------------------|
| MSP430FR2355 | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR2353 | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR2155 | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR2153 | Click here     | Click here | Click here          | Click here          | Click here          |

## 8.6 Trademarks

LaunchPad, MSP430, MSP430Ware, Code Composer Studio, E2E, EnergyTrace, ULP Advisor, MSP432 are trademarks of Texas Instruments.

OS X is a registered trademark of Apple, Inc.

IAR Embedded Workbench is a registered trademark of IAR Systems.

Linux is a registered trademark of Linus Torvalds.

Windows is a registered trademark of Microsoft Corporation.

## 8.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.8 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



www.ti.com

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, see the left-hand navigation.





5-Sep-2018

# **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430FR2153TDBT  | ACTIVE | TSSOP        | DBT                | 38   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2153            | Samples |
| MSP430FR2153TDBTR | ACTIVE | TSSOP        | DBT                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2153            | Samples |
| MSP430FR2153TPT   | ACTIVE | LQFP         | PT                 | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2153            | Samples |
| MSP430FR2153TPTR  | ACTIVE | LQFP         | PT                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2153            | Samples |
| MSP430FR2153TRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2153               | Samples |
| MSP430FR2153TRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2153               | Samples |
| MSP430FR2155TDBT  | ACTIVE | TSSOP        | DBT                | 38   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2155            | Samples |
| MSP430FR2155TDBTR | ACTIVE | TSSOP        | DBT                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2155            | Samples |
| MSP430FR2155TPT   | ACTIVE | LQFP         | PT                 | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2155            | Samples |
| MSP430FR2155TPTR  | ACTIVE | LQFP         | PT                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2155            | Samples |
| MSP430FR2155TRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2155               | Samples |
| MSP430FR2155TRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2155               | Samples |
| MSP430FR2353TDBT  | ACTIVE | TSSOP        | DBT                | 38   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2353            | Samples |
| MSP430FR2353TDBTR | ACTIVE | TSSOP        | DBT                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2353            | Samples |
| MSP430FR2353TPT   | ACTIVE | LQFP         | PT                 | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2353            | Sample  |
| MSP430FR2353TPTR  | ACTIVE | LQFP         | PT                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2353            | Samples |
| MSP430FR2353TRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2353               | Samples |



# PACKAGE OPTION ADDENDUM

5-Sep-2018

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | <b>Device Marking</b> | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-----------------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)                 |         |
| MSP430FR2353TRHAT | ACTIVE | VQFN         | RHA     | 40   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2353                | Samples |
| MSP430FR2355TDBT  | ACTIVE | TSSOP        | DBT     | 38   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2355             | Samples |
| MSP430FR2355TDBTR | ACTIVE | TSSOP        | DBT     | 38   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | 430FR2355             | Samples |
| MSP430FR2355TPT   | ACTIVE | LQFP         | PT      | 48   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2355             | Samples |
| MSP430FR2355TPTR  | ACTIVE | LQFP         | PT      | 48   | 1000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | 430FR2355             | Samples |
| MSP430FR2355TRHAR | ACTIVE | VQFN         | RHA     | 40   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2355                | Samples |
| MSP430FR2355TRHAT | ACTIVE | VQFN         | RHA     | 40   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | FR2355                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

5-Sep-2018

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Sep-2018

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FR2153TDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR2153TPTR  | LQFP            | PT                 | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430FR2153TRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2153TRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2155TDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR2155TPTR  | LQFP            | PT                 | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430FR2155TRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2155TRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2353TDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR2353TPTR  | LQFP            | PT                 | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430FR2353TRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2353TRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2355TDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430FR2355TPTR  | LQFP            | PT                 | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430FR2355TRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR2355TRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 5-Sep-2018



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FR2153TDBTR | TSSOP        | DBT             | 38   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2153TPTR  | LQFP         | PT              | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2153TRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 35.0        |
| MSP430FR2153TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR2155TDBTR | TSSOP        | DBT             | 38   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2155TPTR  | LQFP         | PT              | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2155TRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 35.0        |
| MSP430FR2155TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR2353TDBTR | TSSOP        | DBT             | 38   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2353TPTR  | LQFP         | PT              | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2353TRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 35.0        |
| MSP430FR2353TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430FR2355TDBTR | TSSOP        | DBT             | 38   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2355TPTR  | LQFP         | PT              | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| MSP430FR2355TRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 35.0        |
| MSP430FR2355TRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

DBT (R-PDSO-G38)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-153.



# DBT (R-PDSO-G38)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206355-9/X 08/14

NOTES: A. All linear dimensions are in millimeters



# RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# PT (S-PQFP-G48)

# PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. This may also be a thermally enhanced plastic package with leads conected to the die pads.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated