## 1 TODO

- Linking
- Component
- Cross-language LR

# 2 The two capability machines

#### 2.1 Domains

Source language domains:

```
Addr
                                                  \mathbb{N}
a, base \in
                                                  \mathbb{Z} \uplus \mathrm{Cap}
                                Word
 perm \in
                                Perm
                                          ::=
                              Global
                                                  global | local
       g \in
                                          ::=
                                  Cap
                                                   \{((perm, g), base, end, a) \mid end \in Addr \cup \{\infty\}\} 
                                          ::=
                                                   \{\text{stack-ptr(perm, base, end, a)}\} \uplus
                                                   {ret-ptr}
                                                  pc \mid r_{ret} \mid r_{stk} \mid \dots
                   RegisterName
                                          ::=
                      RegisterFile
                                                  RegisterName \rightarrow Word
                                                   \mathrm{Addr} \to \mathrm{Word}
                           Memory
                                                   Addr 
ightharpoonup Word
               MemorySegment
                                                   \operatorname{Cap} \times \operatorname{MemorySegment} \times \operatorname{Addr}
 \mathrm{frame} \in
                      StackFrame
    stk \in
                                Stack
                                                  StackFrame*
                                            \stackrel{def}{=}
       \Phi \in
                         ExecConf
                                                  Memory \times RegisterFile \times Stack \times MemorySegment
                                 Conf
                                                  ExecConf \uplus \{failed\} \uplus (\{halted\} \times Memory)
```

The target language domains are all the non blue parts in the above.

More convenient definitions

$$\Phi(r) \stackrel{\text{\tiny def}}{=} \Phi.\mathrm{reg}(r)$$

where  $r \in \text{RegisterName}$ 

## 2.2 Syntax

The target machine is [dashed] a simple capability machine with memory capabilities, local capabilities and enter capabilities. The syntax of the instructions of the target machine is defined as follows:

```
\begin{array}{ll} n & \in & \mathbb{N} \\ r & \in & \operatorname{RegisterName} \\ rn & ::= & r \mid n \\ i & ::= & fail \mid halt \mid jmp \ r \mid jnz \ r \ rn \mid isptr \ r \ r \mid geta \ r \ r \mid getb \ r \ r \mid \\ & & gete \ r \ r \mid getp \ r \ r \mid getl \ r \ r \mid move \ r \ rn \mid store \ r \ r \mid \\ & & load \ r \ r \mid lea \ r \ rn \mid restrict \ r \ rn \mid subseg \ r \ rn \ rn \mid \\ & & plus \ r \ rn \ rn \mid minus \ r \ rn \ rn \mid seta \ 2b \ r \end{array}
```

The source machine is also a capability machine with memory capabilities, local capabilities and enter capabilities. Unlike the target machine, the source machine is going to have a built in stack. The syntax of the source machine language is as follows:

```
egin{array}{lll} n & \in & \mathbb{N} \\ r & \in & \operatorname{RegisterName} \setminus \{ r_{\mathrm{ret}}, r_{\mathrm{stk}} \} \\ rn & ::= & r \mid n \\ i & ::= & i \mid call \; r \; rn \end{array}
```

There is one suntactic difference between the source language and the target language, namely the target language has an extra instruction in the call instruction.

#### 2.3 Permissions



Figure 1: Permission hierarchy

## 2.4 Operational Semantics

#### 2.4.1 Notes

Genrally:

• Opaque capabilities: Only allow locality and permission to be inspected (i.e., no addresses disclosed).

Source language:

- No jumps to enter (call reserved for this)
- Variable length instructions that match the length of the compiled instructions
  - Opaque capabilities do not hide the length of a program (especially an issue if we ever hope to have error recovery).
  - This is needed for correctness. See subsection 3.1 for an example it helps prevent.

Target language:

•

#### 2.4.2 Helpful functions

$$updatePc(\stackrel{def}{=})\dots$$
 $updatePcPerm(\stackrel{def}{=})\dots$ 
 $clear_{ms}(\stackrel{def}{=})\dots$ 
 $clear_{loc,reg}(\stackrel{def}{=})\dots$ 

#### 2.4.3 Source Language

$$\llbracket jmp \ r \rrbracket_{\mathrm{src}} (\Phi) = \begin{cases} \Phi \ [\mathrm{reg.pc} \mapsto opc] & \Phi(r) = \mathrm{ret-ptr} \ \mathrm{and} \ \Phi.\mathrm{stk} = (opc, ms'_{stk}, a'_{stk}) :: stk' \\ [\mathrm{ns_{stk}} \mapsto ms'_{stk} \uplus clear_{ms}(ms_{stk})] \\ [\mathrm{a_{stk}} \mapsto a'_{stk}] \\ [\mathrm{stk} \mapsto stk'] \end{cases}$$

$$\Phi [\mathrm{reg.pc} \mapsto updatePcPerm(\Phi(r))] \quad \text{otherwise}$$

## 2.4.4 Target Language

# 2.5 Compiler

$$[\cdot]:i^* \to i^*$$

# 3 Examples

## 3.1 Capability Opacity

This example was introduced when we envisioned a capability machine with *push*, *pop*, *sload*, *call* and *return* instructions. The below example is a motivation for having variable length instructions in the source language because if we have enough memory to "do the same" in the target language as in the source language, then the below example does not work.

The following pseudo program demonstrates the need of opaque capabilities. If we assume a system with no opaque capabilities, then the following programs break compiler correctness

The diverging closure could just contain jmp pc, which diverges. The terminating closure could just be return.

The context with r1 as an executable capability pointing to:

```
\begin{array}{c} call \ r5 \ 0 \\ jmp \ r5 \end{array}
```

distinguishes the two contexts, but two instructions are not enough to do the same at the target level. We would not have enough instructions to set up a proper return pointer for the compiled return to use.

# 4 Back translation

We want to do the back translation by interpreting the programs.