**VLSI Digital Signal Processing Systems** 



## Self-Test Exercises

- STE1: Calculate the switching activity EQUATION EXPRESSION of 2-input AND gate and simulate the histogram of transition probability  $(P_{0->1})$  vs  $P_A$  and  $P_B$ .
- STE2: Calculate the switching activity EQUATION EXPRESSION of 3-input NAND gate.

AND

| А | В | Out |  |
|---|---|-----|--|
| 0 | 0 | 0   |  |
| 0 | 1 | 0   |  |
| 1 | 0 | 0   |  |
| 1 | 1 | 1   |  |

Assume PA=1 = = 1, PB=1 = = = Then: Poot=1 = 4 Post = Poutso Pout=1 134.14 = 3 PI = PAPB, Po = 1-BPB Par = PoP, = (1-PAPB) . PAPB



Lan-Da Van

VLSI-DSP-6-52

| 1011110 |   |   |   |     |  |  |
|---------|---|---|---|-----|--|--|
|         | Α | В | С | Out |  |  |
|         | 0 | 0 | 0 | 1   |  |  |
|         | 0 | 0 | 1 | 1   |  |  |
|         | 0 | 1 | 0 | 1   |  |  |
|         | 0 | 1 | 1 | 1   |  |  |

A RAID

| 0 | 0 | 0 | 1 |
|---|---|---|---|
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

Assume  $P_{A=1} = \frac{1}{3}$ ,  $P_{B=1} = \frac{1}{3}$ ,  $P_{C=7} = \frac{1}{3}$ Then  $P_{Out} = 1 = \frac{1}{8}$ Posi = Pontan · Pontal  $=\frac{1}{8}\cdot\frac{1}{8}$ - 77