# **Designing for Efficient Cache Usage**

Scott McMillan (@ScottMcMillan0)

Pacific++ October 19th 2018



#### Introduction



## How much time do games spend waiting for memory?

| 30.1% | Dota 2            |                  |
|-------|-------------------|------------------|
| 20.5% | Civilisation VI   |                  |
| 32.3% | Fortnite          |                  |
| 28.1% | World of Warships | Ontimized Comes  |
| 28.8% | World of Tanks    | Optimized Games! |
| 19.0% | Doom 2016         |                  |
| 20.8% | Hitman            |                  |
| 24.8% | Crysis            |                  |



#### Introduction

Cache and memory access latency (based on an Intel i7 8700)





- 1. Wargaming Sydney Context
- 2. Sections:
  - 1. Cache Lines
  - 2. Hardware Prefetch
  - 3. Access Locality
  - 4. Multiple CPU Core Considerations
  - 5. Write Combined Memory
  - 6. Address Translation



## **Wargaming Sydney Context**

- On my particular team:
  - Multiple game titles.
  - Multiple platforms.
  - C++
  - Graphics
  - Optimization





"I think I could cry with this update. I keep seeing people improving from 50fps and up, but this patch has brought me from the pits of 20-30fps all the way up to 60fps minimum."

- Reddit post after World of Tanks 9.15 release.



## **Wargaming Sydney Context**















320 byte cache: 5x 64 byte 'cache lines'







```
struct Car
{
    ....
    bool isTurboBoosting;
    ....
};
```

std::vector<Car> cars;





Iterating to read a Boolean flag from each Car ...

Array of Car objects (each Car is at least the size of a cache line)



1 bit used from each 512 bits fetched from memory ...





**Array of Structures** 

Structure of Arrays

```
struct Car
{
    ....
    bool isTurboBoosting;
    ....
};

std::vector<Car> cars;
```

```
struct Cars
{
    ... // arrays of other properties
    std::vector<bool> isTurboBoosting;
    ... // arrays of other properties
};
```





#### **Horizontal Pass**



#### **Vertical Pass**



Takes **9.0x** longer (i7 8700)





### **Horizontal Pass**



| CPI Rate <sup>®</sup> :                              |  |
|------------------------------------------------------|--|
| Front-End Bound ©:                                   |  |
| Bad Speculation ©:                                   |  |
| Back-End Bound <sup>®</sup> :                        |  |
| Memory Bound <sup>®</sup> :                          |  |
| Ocre Bound ::                                        |  |
| Retiring ©:                                          |  |
| General Retirement <sup>®</sup> :                    |  |
| <ul> <li>Microcode Sequencer<sup>®</sup>;</li> </ul> |  |

| 0.235   |                   |
|---------|-------------------|
| 0.3%    | of Pipeline Slots |
| 0.0%    | of Pipeline Slots |
| 5.4%    | of Pipeline Slots |
| 0.1%    | of Pipeline Slots |
| 5.3%    | of Pipeline Slots |
| 98.7% № | of Pipeline Slots |
| 98.6% № | of Pipeline Slots |
| 0.1%    | of Pipeline Slots |
|         |                   |

#### **Vertical Pass**



| CPI Rate **:                   | 2.214 № |                   |
|--------------------------------|---------|-------------------|
|                                |         | of Dineline Oleke |
| Front-End Bound <sup>™</sup> : | 4.6%    | of Pipeline Slots |
| Bad Speculation <sup>®</sup> : | 0.2%    | of Pipeline Slots |
| Back-End Bound <sup>™</sup> :  | 87.3%   | of Pipeline Slots |
|                                | 79.2%   | of Pipeline Slots |
| L1 Bound <sup>®</sup> :        | 10.5% № | of Clockticks     |
| L2 Bound <sup>®</sup> :        | 7.7%    | of Clockticks     |
|                                | 92.7% ▶ | of Clockticks     |
| Contested Accesses (0):        | 0.0%    | of Clockticks     |
| Data Sharing <sup>©</sup> :    | 0.0%    | of Clockticks     |
| L3 Latency <sup>©</sup> :      | 100.0%  | of Clockticks     |
| SQ Full <sup>©</sup> :         | 0.0%    | of Clockticks     |
| DRAM Bound <sup>®</sup> :      | 0.0%    | of Clockticks     |
| Store Bound <sup>®</sup> :     | 0.0%    | of Clockticks     |
| Ocre Bound ::                  | 8.0%    | of Pipeline Slots |
| Retiring <sup>∅</sup> :        | 8.0%    | of Pipeline Slots |
|                                |         |                   |





#### Data Index

```
struct ParamHandle
{
    int32_t index;
};
```

# Pack Frequently Accessed Data into Handle

```
struct ParamHandle
{
    uint16_t typeAndVarIndex;
    uint8_t verificationBits;
    uint8_t resourceIndex;
    uint16_t shaderParamWordOffset;
    uint16_t shaderParamWordSize;
};
```



- Key Takeaway:
  - Transfers occur as cache lines.



#### (2) Hardware Prefetching



## Access Time vs. Working Set Size



Working Set Size (KiB)



## (2) Hardware Prefetching

WARGAMING.NET
LET'S BATTLE

- Key Takeaway:
  - Predictable access patterns are faster.
  - We want sequential locality.



- Cache locality:
  - Spatial
  - Temporal











Intel i7 8700 @ 4.28GHz



```
for every {\bf x}
      for every {\bf y}
```

```
for each x tile
    for each y tile
        for every x in tile
             for every {\bf y} in tile
```



WARGAMING.NET

- Tiling the vertical pass:
  - 64x2080: no improvement
  - 64x416: 2.5x performance
  - 64x16: 6.7x performance







#### WARGAMING.NET LET'S BATTLE

#### 64x2080 tiles. Cycles per instruction: 2.213

```
(2) Front-End Bound (2):
                                                                                                                                                                                                                                                                                      of Pipeline Slots
                                                                                                                                                                                                                                                     0.3%
 Bad Speculation <sup>®</sup>:
                                                                                                                                                                                                                                                    0.2%
                                                                                                                                                                                                                                                                                       of Pipeline Slots

    Back-End Bound 
    Back-End Bound 

                                                                                                                                                                                                                                                 92.5% ▶ of Pipeline Slots
              Memory Bound ::
                                                                                                                                                                                                                                                 76.0% of Pipeline Slots
                            O L1 Bound ::
                                                                                                                                                                                                                                                  26.9% ▶ of Clockticks
                                                        DTLB Overhead **:
                                                                                                                                                                                                                                             100.0% ▶ of Clockticks
                                                        Loads Blocked by Store Forwarding ...
                                                                                                                                                                                                                                                    0.0%
                                                                                                                                                                                                                                                                                       of Clockticks
                                                        Lock Latency 10:
                                                                                                                                                                                                                                                    0.0%
                                                                                                                                                                                                                                                                                       of Clockticks
                                                        Split Loads 2:
                                                                                                                                                                                                                                                                                      of Clockticks
                                                                                                                                                                                                                                                    0.0%
                                                       4K Aliasing ®:
                                                                                                                                                                                                                                               14.5%
                                                                                                                                                                                                                                                                                       of Clockticks
                                                        FB Full .
                                                                                                                                                                                                                                                    0.0%
                                                                                                                                                                                                                                                                                       of Clockticks
                                         L2 Bound .
                                                                                                                                                                                                                                                    0.0%
                                                                                                                                                                                                                                                                                       of Clockticks
                             (F) L3 Bound (D)
                                                                                                                                                                                                                                                                                    of Clockticks
                                                                                                                                                                                                                                                  83.1%
                            (1) DRAM Bound (2):
                                                                                                                                                                                                                                                    0.6%
                                                                                                                                                                                                                                                                                       of Clockticks
                             (1) Store Bound (2):
                                                                                                                                                                                                                                                     0.0%
                                                                                                                                                                                                                                                                                       of Clockticks
              (2) Core Bound (2):
                                                                                                                                                                                                                                                 16.5% ▶ of Pipeline Slots
Retiring <sup>®</sup>:
                                                                                                                                                                                                                                                    7.0%
                                                                                                                                                                                                                                                                                       of Pipeline Slots
```



WARGAMING.NET

#### (3) Access Locality

64x416 tiles. Cycles per instruction: 0.874

- Front-End Bound ::
- Bad Speculation <sup>®</sup>:
- Back-End Bound <sup>②</sup>:
  - - ① L1 Bound <sup>②</sup>:
      - L2 Bound 1:
    - L3 Bound <sup>®</sup>:
    - DRAM Bound ::
    - Store Bound <sup>®</sup>:
  - Ore Bound ::
- Retiring <sup>®</sup>:

- 0.3% of Pipeline Slots
- 0.0% of Pipeline Slots
- 74.6% ▶ of Pipeline Slots
- 58.1% ▶ of Pipeline Slots
  - 5.4% ► of Clockticks
  - 0.0% of Clockticks
- 43.7% Not Clockticks
  - 0.0% of Clockticks
  - 0.0% of Clockticks
- 16.5% ▶ of Pipeline Slots
- 25.1% of Pipeline Slots



#### WARGAMING.NET LET'S BATTLE

64x16 tiles. Cycles per instruction: 0.293

| Front-End Bound <sup>®</sup> : | 0.9%  | of Pipeline Slots  |
|--------------------------------|-------|--------------------|
|                                | 0.9%  | of Pipelifie Slots |
| Bad Speculation <sup>®</sup> : | 1.0%  | of Pipeline Slots  |
|                                | 60.0% | of Pipeline Slots  |
|                                | 20.8% | of Pipeline Slots  |
| L1 Bound <sup>②</sup> :        | 2.7%  | of Clockticks      |
| L2 Bound <sup>②</sup> :        | 0.0%  | of Clockticks      |
| L3 Bound <sup>®</sup> :        | 0.0%  | of Clockticks      |
| DRAM Bound <sup>®</sup> :      | 6.4%  | of Clockticks      |
| Store Bound <sup>®</sup> :     | 0.5%  | of Clockticks      |
| Ore Bound ::                   | 39.2% | of Pipeline Slots  |
| Retiring <sup>②</sup> :        | 38.1% | of Pipeline Slots  |
|                                |       |                    |















#### Linear Scan Time vs. Num Elements





WARGAMING.NET

## (3) Access Locality

Random Search Time vs. Num Elements









- Collection summary:
  - Look beyond just big-O notation as constant-time costs can differ significantly.
  - More tests at <a href="https://baptiste-wicht.com/posts/2012/12/cpp-benchmark-vector-list-deque.html">https://baptiste-wicht.com/posts/2012/12/cpp-benchmark-vector-list-deque.html</a>





- Allocators
  - Lots of data in: On Quantifying Memory-Allocation Strategies, John Lakos et al

















WARGAMING.NET
LET'S BATTLE

- Key Takeaway:
  - Spatial and temporal locality.
  - Large benefit in hitting faster cache levels.



## (4) Multiple CPU Core Considerations



# **MESI States**

Modified Exclusive Shared Invalid



#### (4) Multiple CPU Core Considerations



## Example MESI Operation on a Single Cache Line

CPU 0 CPU 1 RAM
Shared Shared

- 1. CPU 0 read -> Exclusive (only in this cache, same as in RAM)
- 2. CPU 1 read -> Shared (potentially in multiple caches, same as in RAM)
- 3. CPU 0 write -> Modified (only in this cache, different to RAM)
- 4. CPU 1 write -> Modified. CPU 0 previous value written to RAM.
- 5. CPU 0 read -> Shared. CPU 1 value written into RAM.



#### (4) Multiple CPU Core Considerations



#### Cache Access Latency (clock cycles)



| CPU<br>Cache | Intel i7 8700 | AMD Jaguar<br>(PS4/Xbox One) |
|--------------|---------------|------------------------------|
| L1           | Private       | Private                      |
| L2           | Private       | Shared                       |
| L3           | Shared        | N/A                          |

Note: Intel i7 6700 RAM latency calculated at 3.4GHz base frequency as 51ns RAM + 42 cycle L3 latency.

Intel i7 Remote LLC access figure for Xeon i7 5500 (~100-300 cycles).

PS4 figures from SINFO XXI, Jason Gregory



#### (4) Multiple CPU Core Considerations



#### CPU 0

Other Task 0
Thread
Other Task 0
Thread
Thread
Thread

CPU 1

Other Task 0
Thread
Other Task 0
Thread
Thread
Thread

Potentially duplicated task 0 cache lines.

#### CPU 0

Other Thread
Other Other
Thread Other
Thread Thread

CPU 1

Task 0 Task 0
Thread
Task 0 Task 0
Thread
Thread
Thread

Task 0 data only on CPU1



#### (4) Multiple CPU Core Considerations



In-development Wargaming title:

Max Frame Times (1s periods – lower is better)



- Monolith's Middle-Earth Shadow of War:
  - 10% performance gain



### (4) Multiple CPU Core Considerations

WARGAMING.NET
LET'S BATTLE

- Key Takeaway:
  - Take care to avoid data sharing problems.





Accumulate writes to flush as 64B operations





## Write Combine Buffers











#### Note:

- Writes are 16 bytes
- Intel i7 8700 system



- WC memory read causes:
  - C++ bit fields
  - Optimizations
  - Virtually always an accident.
- Expose write-only interface.







## Non-temporal Writes on x86

## Use compiler intrinsics:

- SSE2
  - mm stream si32: store 4 bytes
  - mm stream si128: store 16 bytes
- AVX
  - mm256 stream si256: store 32 bytes
- AVX-512
  - mm512 stream si512: store 64 bytes



WARGAMING.NET

- Key Takeaway:
  - Avoids cache for performance reasons.
  - Make sure you avoid the pitfalls.





# TLB Size (4KiB pages)

## Intel Skylake Series (per hardware thread):

- L1 data: 64 entries => 256KiB addressed
- L2 shared: 1536 entries => 6144KiB addressed

## AMD Jaguar Series (as in PS4/XBox One):

- L1 data: 40 entries => 160KiB addressed
- L2 data: 512 entries => 2048KiB addressed





# TLB Size (2MiB pages)

## Intel Skylake Series (per hardware thread):

- L1 data: 32 entries => 64MiB addressed
- L2 shared: 1536 entries => 3072MiB addressed

## AMD Jaguar Series (as in PS4/XBox One):

- L1 data: 8 entries => 16MiB addressed
- L2 data: 256 entries => 512MiB addressed





- Platform-specific
- Not directly pageable.
- Difficult/slow to allocate.
- Windows:
  - Requires special permissions (SeLockMemoryPrivilege privilege).
  - Pass the flag MEM\_LARGE\_PAGES to VirtualAlloc. Use a custom allocator.
- Linux:
  - Huge TLB Page (Linux):
    - Allocate on hugetlbfs.
    - Access via mmap or shared memory.
  - Transparent Huge Pages (Linux):
    - Latency spike concerns?





- Key Takeaway:
  - Address translation can be a significant overhead.
  - Large pages can help.



#### **Conclusion**

- 1. Cache Lines
- 2. Hardware Prefetch
- 3. Access Locality
- 4. Multi-core
- 5. Write-combined Memory
- 6. Address Translation





#### The End

- Thanks!
- Questions?

@ScottMcMillan0



#### References



- Intel Vtune Memory Bound Metric
- Latency Numbers that Every Programmer Should Know
- CPPCon 2016 High Performance Code 201: Hybrid Data Structures
- Mike Acton CPPCon 2014: Data Oriented Design
- Intel 64 and IA-32 Optimization Manual April 2018
- AMD Software Optimization Guide for AMD Family 15h Processors
- AMD Software Optimization Guide for AMD Family 17h Processors
- Baptiste-Wicht Container Comparison 1, Comparison 2
- C++Now 2018: You Can Do Better Than std::unordered map
- On Quantifying Memory-Allocation Strategies, John Lakos et al.
- CPPCon 2017: Local ('Arena') Memory Allocators
- Quantifying the Cost of a Context Switch
- Performance & Memory Post-mortem for Middle-earth: Shadow of War (GDC2018)
- Write Combining Is Not Your Friend
- Large Page Support (Windows), Remarks on MEM\_LARGE\_PAGES
- Linux Huge TLB Page, Transparent Huge Pages

