



## EPA ECC: Error-Pattern-Aligned ECC for HBM2E

Kiheon Kwon, Dongwhee Kim, Soyoung Park and Jungrae Kim

Sungkyunkwan University







## **Outline**

I. Introduction

II. Background

III. Prior Work

IV. — Motivation

V. EPA ECC

V I. Evaluation

VII.

**Conclusion** 

#### Introduction



- Modern HBM systems and challenges
  - Reliability
    - Ex) Soft errors, retention errors, weak cells, wear-out.

- On-Die Error Correction Code (On-Die ECC) in memory systems
- Pros : Increasing reliability
- Cons : Decreasing costs efficiency
- **❷** We propose a promising solution, On-Die ECC with high reliability, focusing on soft errors.







#### HBM

- HBM2E has introduced On-Die ECC.
- HBM2E Memory access granularity: 32B (256bit)
  - Data (256bit), System-ECC Redundancy (32bit), On-Die Redundancy (24bit)
  - Burst length (4)



## **Background**



**⋒**SAL

## Reed-Solomon(RS) Codes

- A class of non-binary ECC
- Can correct or detect clustered errors.
- Symbol-based ECC







#### HBM2E On-Die ECC

(104, 96) Single Error Correction-Double Error Detection (SEC-DED) \* 3 [1]









## Soft Error patterns

- Dominant Error patterns (96.54%)
  - 1 bit error pattern
  - 1 byte error pattern
- The existing HBM On-Die ECC is vulnerable for dominant error patterns.

### [Soft Error Patterns. [2]]

| Number of possible error bits | Probability                             |
|-------------------------------|-----------------------------------------|
| 1                             | 73.98 %                                 |
| 2-8                           | 22.56 %                                 |
| 2-4                           | 0.19 %                                  |
| 2                             | 0.11 %                                  |
| 3                             | 0.03 %                                  |
| 4-64                          | 0.90 %                                  |
| 4-256                         | 2.23 %                                  |
|                               | possible error bits  1 2-8 2-4 2 3 4-64 |







## Code Layout

- EPA ECC: (39, 36) shortened RS codes over Galois Field (28).
  - Correction capability: Single Symbol Correction.
  - Detection capability: Double Symbol Detection.

## **OD-ECC Codewords (312-bit)**







### Decoder Implementation

- **Syndrome Generator** generates three 8-bit syndromes, using the parity-check matrix of RS code.
- Syndrome Decoder calculates the error location, error value, and decode result using division operations over GF(2<sup>8</sup>).
- Corrector decides whether to correct the error (CE, NE, DUE).









- Evaluation Setup Reliability, Hardware Overheads.
  - Baseline [1]: (104, 96) SEC-DED \* 3
- **EPA ECC**: (39, 36) 8bit RS code (SSC-DSD, Single Symbol Correction-Double Symbol Detection)

#### Simulation

- Randomly error injection to a memory access block.
- 100 Million Monte Carlo simulations for each error patterns.

#### Metric

- Correctable Error (CE)
- Detectable-but-Uncorrectable Error (DUE)
- Silent Data Corruption (SDC)
- Latency / Area / Power







## Reliability

- Can correct dominant error patterns.
- Reduces DUE (4.6x).
- Reduces SDC (4980x).

| Error<br>Scenarios | ECC result | Baseline [1] | EPA ECC |
|--------------------|------------|--------------|---------|
|                    | CE         | 74.180       | 96.540  |
| Overall (%)        | DUE        | 15.860       | 3.458   |
| , ,                | SDC        | 9.960        | 0.002   |
|                    |            |              | 57      |

| Error<br>Scenarios | ECC result       | Baseline [1]              | EPA ECC              |
|--------------------|------------------|---------------------------|----------------------|
| 1 Bit (%)          | CE<br>DUE<br>SDC | 100<br>0<br>0             | CF : 400             |
| 1 Byte (%)         | CE<br>DUE<br>SDC | 0<br>57.897<br>42.103     | CE : 100             |
| 1 Pin (%)          | CE<br>DUE<br>SDC | 63.703<br>36.297<br>0     | DUE : 100            |
| 2 Bits (%)         | CE<br>DUE<br>SDC | 68.285<br>31.715<br>0     | DOE . 100            |
| 3 Bits (%)         | CE<br>DUE<br>SDC | 22.445<br>68.774<br>8.781 | 0<br>99.773<br>0.227 |
| 1 Beat (%)         | CE<br>DUE<br>SDC | 0<br>70.639<br>29.361     | 0<br>99.940<br>0.060 |
| 1 Entry (%)        | CE<br>DUE<br>SDC | 0<br>91.731<br>8.69       | 0<br>99.94<br>0.06   |







#### Hardware overheads

- Comparison of Hardware overheads of EPA ECC over Baseline [1].
  - Increasing decoding latency
  - Increasing area
  - Decreasing decoding power
  - → Overall, EPA ECC has minimal impacts on DRAM.

|              | Encoder      |         | Decoder              |         |
|--------------|--------------|---------|----------------------|---------|
|              | Baseline [1] | EPA ECC | Baseline [1]         | EPA ECC |
| Latency (ns) |              |         |                      |         |
| Area (μm²)   |              |         |                      |         |
| Power (mW)   |              |         | 16.110<br>(=3×5.370) | 14.109  |





## Evaluation Setup - System Performance

Simulator: GPGPU-Sim with TITAN-V

**Benchmarks**: Rodinia [3], Parboil [4]

**Category**: MPKI > 2 (memory-intensive), or not (non-memory-intensive)

**Target Memory**: HBM2 [5]

## [ The GPU configuration (NVIDIA TITAN-V). ]

| Core       | 1200MHz, 70 SMs, 64 warps/SM     |
|------------|----------------------------------|
| Cache line | 128B Line with 4 sectors (32B)   |
| L1 Cache   | 256 entries / fully associative  |
| L2 Cache   | 768 entries / 24-way associative |
| Memory     | 24 Channels 652.8 GB/s HBM2      |







## System Performance

Add tRL timing parameter (1CK)
 considering the hardware overheads.

## [Comparison of timing parameter of HBM2 [5] in GPGPU-sim.]

| Timing<br>parameter | Baseline [5] | EPA ECC     |
|---------------------|--------------|-------------|
| tRCD (ns)           | 14           |             |
| tRAS (ns)           | 33           |             |
| tRP (ns)            | +1           | CK          |
| tRL (nCK)           | 12 🗀         | <b>⇒</b> 13 |

- Increasing of Execution time is negligible (+0.18%).
  - Memory-Intensive (+1%)
  - Non-Memory-Intensive (+0.04%)



# VII Conclusion



**❷** We proposes EPA ECC, an error pattern aligned On-die ECC to improve memory reliability.

**②** EPA ECC can correct dominant soft errors in HBMs, reducing DUE 4.6x, and SDC 4980x than the existing On-die ECC (SEC-DED) [1].

**② EPA ECC** is a novel ECC code for HBM2E, improving memory reliability while maintaining acceptable system performance degradation (around 1%).







- **②** [1] K. C. Chun, "A 16-gb 640-gb/s HBM2E DRAM with a data with a data-bus window extension technique and a synergetic on-die ECC scheme", IEEE JSSC, 2020.
- **②** [2] M. B. Sullivan, "Characterizing and mitigating soft errors in GPU DRAM", in MICRO, 2021.
- **②** [3] S. Che and Boyer, "Rodinia: A benchmark suite for heterogeneous computing", in IISWC, 2009.
- **②** [4] J. A. Stratton, "Parboil: A revised benchmark suite for scientific and commercial throughput computing", Center for Reliable and High-Performance Computing, 2012.
- **⊘** [5] N. Chatterjee and O'Connor, "Architecting an energy-efficient DRAM system for GPUs", in HPCA.