## **Images**



It turns out to be more efficient to process image data in blocks.

Threads within each block process one or more pixels (also arranged in blocks (e.g. thread blocks).

Individual pixels are associated with an index (ix,iy).

## Grids, Blocks, Threads



Threads are launched on a GPU as grids, blocks and threads

## **CUDA Programming Model**

- 1. Allocate memory in the global memory space on the GPU
- Copy any data from the host CPU to the global device memory
- 3. Launch an array of threads to work on this global memory.
- 4. Copy results back to host memory.



## Mapping Blocks/Threads to Data

Launch exactly as many threads as there are data elements



Grid of 3 blocks in the x direction and 4 in the y direction Blocks of 4 threads in the x direction and 2 in the y direction

## Mapping Data to Blocks/Threads



Grid of 2 blocks in the x direction and 8 in the y direction Blocks of 6 threads in the x direction and 1 in the y direction

## Mapping Blocks/Threads to Data



Grid of 12 blocks in the x direction and 8 in the y direction

Blocks of 1 thread in the x direction and 1 in the y direction

One thread per block

## Matrix example



```
void main(void) {
    int *A, *dev A;
    int m = 12, n = 8;
    int nbytes = m*n*sizeof(int);
    A = malloc(nbytes);
    for(int k=0; k < m*n; k++)
       A[k] = 1;
    cudaMalloc((void**) &dev_A, nbytes);
    cudaMemcpy(dev A,A,nbytes,cudaMemcpyHostToDevice);
```

### Matrix example



8x12 = 96 threads launched

```
dim3 block(4,2); /* 4x2 block of threads */
dim3 grid(3,4); /* 3x4 grid of blocks */

/* Kernel call */
multby2<<<grid,block>>>(m,n,A_dev);
....
```

## Kernel: multby2



```
blockDim = (4,2)
gridDim = (3,4)
```

# General block/grid sizes

To get exactly **one thread per data element** for an m x n matrix

- 1. Choose block dimensions  $(b_x, b_y)$
- 2. From block dimensions and m and n, determine grid dimensions  $(g_x, g_y)$

$$g_x = \left\lceil \frac{m}{b_x} \right\rceil, \qquad g_y = \left\lceil \frac{n}{b_y} \right\rceil$$

```
dim3 block(bx, by);
dim3 grid((m+block.x-1)/block.x, (n+block.y-1)/block.y);
```

### Available on Redhawk

| GPUs                | Redhawk<br>Nodes | Number of<br>GPUs | Compute<br>Capability | Series  | Year      |
|---------------------|------------------|-------------------|-----------------------|---------|-----------|
| GeForce GTX 680     | 0                | 1                 | 3.0                   | Kepler  | Mar. 2012 |
| Tesla K20c          | 6                | 2                 | 3.5                   | Kepler  | Nov. 2012 |
| GeForce GTX Titan X | 1-5              | 2                 | 5.2                   | Maxwell | Mar. 2015 |

#### Grid, block, thread hardware limits

|                                   | Compute capability 3.0, 3.5, and 5.2 |  |  |
|-----------------------------------|--------------------------------------|--|--|
| Maximum threads per block         | 1024                                 |  |  |
| Maximum thread dimensions (x,y,z) | (1024, 1024, 64)                     |  |  |
| Maximum grid dimension (x,y,z)    | (2147483647, 65535, 65535)           |  |  |
| Global memory                     | 2GB, 11.2GB, 12GB                    |  |  |

## **Execution configurations**

So far, we have looked at 2d grids and 2d blocks, and have generally launched one thread per data element.

Different configurations lead to different execution results

Test different execution configurations for  $m=2^{14}, n=2^{14}$ 

\$ mapping demo --dimx 32 --dimy 32

or

\$ nvprof --metrics achieved\_occupancy mapping\_demo --dimx 32 --dimy 32

# **Execution Configuration**

| GPU   | grid.x | block.x | grid.y | block.y | Time (ms) | Occupancy |
|-------|--------|---------|--------|---------|-----------|-----------|
| Titan | 512    | 32      | 512    | 32      | 12.29     | 76%       |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |
|       |        |         |        |         |           |           |

## Multiple elements per thread



one data element

one thread

```
dim3 block(1,1);  /* 1 thread per block */
dim3 grid(1,(n + block.y - 1)/block.y);
multby2<<<grid,block>>>(m,n,dev_A);
```

## Kernel: multby2



```
blockDim = (1,1)
gridDim = (1,8)
```

```
__global___ void multby2(int m, int n, int* A) {
    int iy = blockIdx.y;
    for(int ix = 0; ix < m; ix++) {
        int idx = iy*m + ix;
        A[idx] = 2*A[idx];
    }
}</pre>
```

## Mapping Data to Blocks/Threads



```
dim3 block(1,1);  /* 1 thread per block */
dim3 grid(2,4);
multby2<<<grid,block>>>(m,n,dev_A);
```

## Kernel: multby2

```
global void multby2(int m, int n, int* A)
  int ix, iy, idx, i, j;
  int msub = m/gridDim.x;
  int nsub = n/gridDim.y;
  for(i = 0; i < msub; i++)
  {
      for(j = 0; j < nsub; j++)
           ix = blockIdx.x*msub + i;
           iy = blockIdx.y*nsub + j;
          idx = iy*m + ix;
          A[idx] = 2*A[idx];
```

#### More threads than data elements?



195 threads are launched. The kernel is called for each thread

#### More threads than data elements?



#### Which thread should process A[12] ??

### **GPU Execution Model**

- How do threads get scheduled?
- How is parallelism exposed?

- Cuda cores
- Streaming multiprocessors (SMs)
- Warps
- Registers
- Shared memory

### **GPU Execution Model**

The heart of the GPU is the "Streaming Multiprocessor" or SM.



### **GPU Execution Model**

|               | 3.0 | 3.5 | 5.2 |
|---------------|-----|-----|-----|
| Number of SMs | 8   | 13  | 24  |

- The SM is responsible for partitioning registers and shared memory among the thread blocks
- Thread blocks are scheduled in warps, or groups of 32 threads