

# 05 – Memory-Mapped I/O

**CS1022 – Introduction to Computing II** 

Dr Adam Taylor/ adam.taylor@tcd.ie School of Computer Science and Statistics





| Address   | Memory          | Address   | Memory           |
|-----------|-----------------|-----------|------------------|
| 0×FFFFFFF |                 | 0×FFFFFFF | Memory Device #3 |
|           |                 |           | No Device        |
|           | Physical        |           | Memory Device #2 |
|           | Memory<br>Space |           | No Device        |
|           |                 |           | Memory Device #1 |
| 0×0000000 |                 | 0×0000000 |                  |

Memory

Address

# LPC2468 Development Board

On-Chip Flash (Read-Only) Memory (512KB)

On-Chip RAM (64KB + 16KB for Ethernet + 16KB = 96KB)

Off-Chip RAM (32MB)

4GB address space (32 bit addresses)

Each memory device is mapped into a region of the address space

Memory accesses (loads/stores) are directed to the device that is mapped into the address being accessed

| 0×FFFFFFF           |                                |
|---------------------|--------------------------------|
| 0xA1FFFFFF          | External SDRAM<br>32MB         |
| 0×A0000000          | Substitute a divina            |
|                     | • • •                          |
| 0x81FFFFFF          | External NAND<br>Flash 32MB    |
| 0×81000000          |                                |
| 0x80FFFFFF          | External NOR<br>Flash 4MB      |
| 0×80000000          |                                |
|                     | • • •                          |
| 0x7FE03FFF          | Internal SRAM<br>Ethernet 16KB |
| 0×7FE00000          | Ethernet 1010                  |
|                     | • • •                          |
| 0×7FD03FFF          | Internal SRAM<br>USB 16KB      |
| 0×7FD00000          | OSB TONB                       |
|                     |                                |
| 0×4000FFFF          | Internal SRAM<br>64KB          |
| 0×40000000          | 04110                          |
|                     |                                |
| 0×0007FFFF          | Internal Flash<br>Memory 512KB |
| 0×00000000          |                                |
| s / Trinity College | Dublin                         |

## 512KB Internal Flash Memory

 $512KB = 524288 \text{ bytes} = 2^{19} \text{ bytes}$ 

Address range:  $0 \dots 527287_{10} = 0x00000 \dots 0x7FFFF$ 

Device required 19-bit addresses

Choose address 0x00000000 as device base address

Mapped into processor address space 0x00000000 ... 0x0007FFFF

Similarly for Internal SRAM, External SDRAM, ...

| Address    | Memory                         |  |  |
|------------|--------------------------------|--|--|
| 0×FFFFFFF  |                                |  |  |
| 0×A1FFFFFF | External SDRAM<br>32MB         |  |  |
| 0×A0000000 |                                |  |  |
|            | • • •                          |  |  |
| 0x81FFFFFF | External NAND<br>Flash 32MB    |  |  |
| 0×81000000 |                                |  |  |
| 0x80FFFFFF | External NOR<br>Flash 4MB      |  |  |
| 0×80000000 | T Idail TIVID                  |  |  |
|            |                                |  |  |
| 0×7FE03FFF | Internal SRAM<br>Ethernet 16KB |  |  |
| 0×7FE00000 | Linemet Torkb                  |  |  |
|            | • • •                          |  |  |
| 0x7FD03FFF | Internal SRAM<br>USB 16KB      |  |  |
| 0×7FD00000 |                                |  |  |
|            |                                |  |  |
| 0×4000FFFF | Internal SRAM<br>64KB          |  |  |
| 0×40000000 | 04ND                           |  |  |
|            |                                |  |  |
| 0×0007FFFF | Internal Flash<br>Memory 512KB |  |  |
| 0×00000000 |                                |  |  |

#### 64KB Internal SRAM

 $64KB = 65536 \text{ bytes} = 2^{16} \text{ bytes}$ 

Address range:  $0 \dots 65535_{10} = 0x0000 \dots 0xFFFF$ 

Device required 19-bit addresses

#### Choose address 0x40000000 as device base address

Mapped into processor address space 0x40000000 ... 0x4000FFFF

| Address                  | Memory                         |  |  |  |
|--------------------------|--------------------------------|--|--|--|
| 0×FFFFFFF                |                                |  |  |  |
| 0×A1FFFFFF 0×A0000000    | External SDRAM<br>32MB         |  |  |  |
| 0X/ 10000000             |                                |  |  |  |
| 0x81FFFFFF               | External NAND<br>Flash 32MB    |  |  |  |
| 0×81000000               | T Idon SZIVID                  |  |  |  |
| 0×80FFFFFF               | External NOR<br>Flash 4MB      |  |  |  |
| 0×80000000               | 1 19.5M 11.11.5                |  |  |  |
|                          | • • •                          |  |  |  |
| 0×7FE03FFF<br>0×7FE00000 | Internal SRAM<br>Ethernet 16KB |  |  |  |
| 0X7FE00000               |                                |  |  |  |
| 0×7FD03FFF               | Internal SRAM<br>USB 16KB      |  |  |  |
| 0×7FD00000               | 030 1000                       |  |  |  |
|                          | • • •                          |  |  |  |
| 0×4000FFFF               | Internal SRAM<br>64KB          |  |  |  |
| 0×40000000               |                                |  |  |  |
|                          |                                |  |  |  |
| 0×0007FFFF               | Internal Flash<br>Memory 512KB |  |  |  |
| 0×00000000               |                                |  |  |  |

How do we communicate with non-memory devices external to the microprocessor?

Consider a fictional timer device that can measure elapsed time

Fictional timer has two internal registers

Control Register, 8-bits, bit 0 = start/stop, bit 1 = reset

Counter Register, 32-bits, contains elapsed time

Map device registers into the memory space (just like other "normal" memory devices)



Choose a base address for fictional timer

e.g. 0xE0004004

Map device registers to memory locations beginning at base address

control register: 0xE0004004

counter register: 0xE0004008

e.g. to reset timer



Design and write an ARM Assembly Language program that will cause an LED to blink on and off repeatedly



# Interrupt (P2.10) key



Many external LPC2468 pins have multiple uses

Configured by software at runtime using *Pin Connect Block* PINSELx and PINMODEx memory mapped registers

PINSELx defines pin function

Each 32-bit register controls 16 pins (2 bits to select one of  $2^2 = 4$  possible functions for each physical pin)

Table 135. LPC2420/60/68/70/78 pin function select register 4 (PINSEL4 - address 0xE002 C010) bit description

| PINSEL4 | Pin<br>name | Function when 00 | Function when 01 | Function when 10 | Function when 11 | Reset value |
|---------|-------------|------------------|------------------|------------------|------------------|-------------|
| 21:20   | P2[10]      | GPIO Port 2.10   | EINT0            | Reserved         | Reserved         | 00          |



LPC2468 User Manual Chapter 9: LPC24xx Pin Connect

Table 135. LPC2420/60/68/70/78 pin function select register 4 (PINSEL4 - address 0xE002 C010) bit description

|         | 0xE002                                   | 0xE002 C010) bit description |                                                                         |                      |                                                    |             |  |  |
|---------|------------------------------------------|------------------------------|-------------------------------------------------------------------------|----------------------|----------------------------------------------------|-------------|--|--|
| PINSEL4 | Pin<br>name                              | Function when 00             | Function when 01                                                        | Function when 10     | Function when 11                                   | Reset value |  |  |
| 1:0     | P2[0]                                    | GPIO Port 2.0                | PWM1[1]                                                                 | TXD1                 | TRACECLK <sup>11</sup> /<br>LCDPWR                 | 00          |  |  |
| 3:2     | P2[1]                                    | GPIO Port 2.1                | PWM1[2]                                                                 | RXD1                 | PIPESTATO[1]/<br>LCDLE                             | 00          |  |  |
| 5:4     | P2[2]                                    | GPIO Port 2.2                | PWM1[3]                                                                 | CTS1                 | PIPESTAT1[1]/<br>LCDDCLK                           | 00          |  |  |
| 7:6     | P2[3]                                    | GPIO Port 2.3                | PWM1[4]                                                                 | DCD1                 | PIPESTAT2[1]/<br>LCDFP                             | 00          |  |  |
| 9:8     | P2[4]                                    | GPIO Port 2.4                | PWM1[5]                                                                 | DSR1                 | TRACESYNC <sup>11</sup> /<br>LCDENAB/<br>LCDM      | 00          |  |  |
| 11:10   | P2[5]                                    | GPIO Port 2.5                | PWM1[6]                                                                 | DTR1                 | TRACEPKT0[1]/<br>LCDLP                             | 00          |  |  |
| 13:12   | P2[6]                                    | GPIO Port 2.6                | PCAP1[0]                                                                | RI1                  | TRACEPKT1 <sup>11</sup> /<br>LCDVD[0]/<br>LCDVD[4] | 00          |  |  |
| 15:14   | P2[7]                                    | GPIO Port 2.7                | RD2                                                                     | RTS1                 | TRACEPKT2[1]/<br>LCDVD[1]/<br>LCDVD[5]             | 00          |  |  |
| 17:16   | P2[8]                                    | GPIO Port 2.8                | TD2                                                                     | TXD2                 | TRACEPKT3[1]/<br>LCDVD[2]/<br>LCDVD[6]             | 00          |  |  |
| 19:18   | P2[9]                                    | GPIO Port 2.9                | USB_CONN<br>ECT1                                                        | RXD2                 | EXTINO[1]/<br>LCDVD[3]/<br>LCDVD[7]                | 00          |  |  |
| 21:20   | P2[10]                                   | GPIO Port 2.10               | EINT0                                                                   | Reserved             | Reserved                                           | 00          |  |  |
| 23:22   | P2[11]                                   | GPIO Port 2.11               | EINT1/<br>LCDCLKIN                                                      | MCIDAT1              | I2STX_CLK                                          | 00          |  |  |
| 25:24   | P2[12]                                   | GPIO Port 2.12               | EINT2/<br>LCDVD[4]/<br>LCDVD[3]/<br>LCDVD[8]/<br>LCDVD[8]/<br>LCDVD[18] | MCIDAT2              | I2STX_WS                                           | 00          |  |  |
| 27:26   | P2[13]                                   | GPIO Port 2.13               | EINT3/<br>LCDVD[5]/<br>LCDVD[9]/<br>LCDVD[19]                           | MCIDAT3              | I2STX_SDA                                          | 00          |  |  |
| 29:28   | P2[14]                                   | GPIO Port 2.14               | CS2                                                                     | CAP2[0]              | SDA1                                               | 00          |  |  |
| 31:30   | P2[15]                                   | GPIO Port 2.15               | CS3                                                                     | CAP2[1]              | SCL1                                               | 00          |  |  |
|         | 2550-2-1000-0000000000000000000000000000 |                              | 955,900,550,00                                                          | 1500-2500-2501 (0.23 | Southern Children                                  | 85.00       |  |  |

### Pin P2.10 possible functions

```
GPIO port P2.10
```

External interrupt source EINT0

## Configured using bits 21:20 of PINSEL4

```
Set bits 21:20 to 00<sub>2</sub> for GPIO function
```

REMEMBER! Need to leave the other bits (0 ... 19 and 22 ... 31) of PINSEL4 unmodified

PINSEL4 address – 0xE002C010 (from LPC2468 User Manual)

### Read-Modify-Write operation to set register value

```
; Enable P2.10 for GPIO
LDR R5, =PINSEL4 ; 0xE002C010
LDR R6, [R5] ; Read current PINSEL4 value
BIC R6, #(0x3 << 20) ; Modify to clear bits 21:20
STR R6, [R5] ; Write new PINSEL4 value</pre>
```

GPIO pins can be either inputs or outputs

Controlling LED = output

Direction (I/O) set using FIOxDIRy register

Use FIO2DIR1 for P2.10

Set bit 2 of FIO2DIR1 to 1 for output

Refer to LPC2468 User Manual

```
; Set P2.10 for output
LDR R5, =FIO2DIR1
LDRB R6, [R5] ; Read FIO2DIR1
ORR R6, #(0x01 << 2) ; Modify
STRB R6, [R5] ; Write FIO2DIR1</pre>
```

Set output value (0/1) using bit 2 of FIO2PIN1 register

Must not change other bits of FIO2PIN1

Read, Modify, Write again

test if LED is on or off [READ]

if it is off then turn it on, if it is on then turn it off [MODIFY]

output new value [WRITE]

Naïve delay implemented using a counting loop

```
repeat
                   ; while (forever) {
 LDR R4, =0\times04
                   ; setup bit mask for bit 2 of FIO2 (P2.10)
 LDR R5, =FIO2PIN1
                   ; read FIO2PIN1
 LDRB R6, [R5]
                   ; only want to test bit 2 - mask other bits
 AND R7, R6, R4
                   ; if (LED on)
 CMP R7, #0
 BNE elseoff
                   ; clear bit 2 (turn LED off)
 BIC R6, R6, R4
 B endif
elseoff
                   ; else if 1, turn LED off {
 ORR R6, R6, R4
                   ; set bit 2 (turn LED on)
endif
 STRB R4, [R5]
                   ; write RIO2PIN1
 ; delay
 LDR R4, =0x400000; count =0x400000
                   ; while (count > 0)
whDelay
 CMP R4, #0
 BEQ eWhDelay
 SUB R4, R4, #1
                ; count = count - 1
 B whDelay
eWhDelay
 B repeat
```

Initialise the DAC (Digital analog converter) on Pin0.26 for AOUT

Write 10 to bits 20 and 21 of PINSEL1 to say we are using it for writing to AOUT

DAC is always on, so no more configuration to set it up

Now use PWM (pulse width modulation) to play a sound

DACR bits 6-15 are used to feed into the DAC, alternate 1023 and 0 at some frequency will play a square wave

LPC2468's peripheral clock (the one the DAC runs on) is 12MHz

This means every 1/12M seconds we can change pulse amplitude

Music (or any sound) is a pressure wave

It takes two pulses for the buzzer to generate a pressure wave

C<sub>4</sub> (middle C)'s frequency is 261.626Hz (slower than LPC2468's CLK)

So we need to generate a pressure wave every n CLK cycles

