

# 06 – Exceptions

**CS1022 – Introduction to Computing II** 

Dr Adam Taylor / adam.taylor@tcd.ie School of Computer Science and Statistics Exceptions – Events outside the normal (expected?) flow of execution of a program

Suppose the processor fetches the next instruction from memory but the instruction word is not a valid instruction

Suppose we try to write a word to address 0xA1000000 but the memory device at that address is a read-only ROM device

Suppose we're executing an instruction and someone presses the RESET button ...



Expected events that occur at unpredictable times (with respect to the execution of our program!)

Mouse clicks, keyboard presses, touchscreen presses, button presses, ...

Receive network data, finish sending network data, ...

Wait for a timer to count down to zero, ...

#### Unexpected events that we can try to handle

Eject CD, remove USB key, ...

Battery power low, ...

Loose wireless network signal, network cable unplugged, ...

Read from or write to invalid memory addresses

Attempting to execute invalid machine code

Reset

| Name                     | Description                                                            |  |
|--------------------------|------------------------------------------------------------------------|--|
| Reset                    | Occurs at power-on or when RESET button is pressed                     |  |
| Undefined Instruction    | Attempt to execute an invalid instruction word                         |  |
| Software Interrupt (SWI) | Caused programmatically by executing SWI instruction                   |  |
| Prefetch Abort           | Attempt to fetch an instruction from an invalid address (instructions) |  |
| Data Abort               | Attempt to load/store from/to an invalid address (data)                |  |
| (Reserved)               |                                                                        |  |
| IRQ                      | Interrupt ReQuest                                                      |  |
| FIQ                      | Fast Interrupt reQuest                                                 |  |

When one of these exceptions occurs, it can be "handled" by an "exception handler" (think subroutine!) that takes appropriate action

| Processo   | or Mode     | Mode #  | Description                                      |  |
|------------|-------------|---------|--------------------------------------------------|--|
| User       | usr         | 0b10000 | Normal program execution                         |  |
| FIQ        | fiq         | 0b10001 | Fast Interrupt reQuest handling (low overhead)   |  |
| IRQ        | irq         | 0b10010 | General purpose interrupt handling               |  |
| Supervisor | svc         | 0b10011 | Protected mode for OS (Reset / SWI)              |  |
| Abort      | abt         | 0b10111 | Prefetch / Data Abort (memory management)        |  |
| Undefined  | und         | 0b11011 | Software emulation of unimplemented instructions |  |
| System     | sys         | 0b11111 | Privileged mode using user-mode registers (OS)   |  |
| CPSR       |             |         |                                                  |  |
|            |             |         |                                                  |  |
|            | NZVC        |         | Reserved   I   F   T   M[40]                     |  |
|            | 31 30 29 28 |         | 7 6 5 4 0                                        |  |

#### Modes -Privileged modes-Exception modes System Supervisor Abort Undefined Interrupt Fast interrupt User R0 R0 R0 R0 R0 R0 R0 R1 R1 R1 R1 R1 R1 R1 R2 R2 R2 R2 R2 R2 R2 R3 R3 R3 R3 R3 R<sub>3</sub> R3 R4 R4 R4 R4 R4 R4 R4 R5 R5 R5 R5 **R5** R5 R5 R6 R6 R6 R6 R6 R6 R6 R7 R7 R7 R7 R7 **R7** R7 R8 R8 R8 **R8** R8\_fiq R8 R8 R9 R9 R9 R9 R9 R9 R9\_fiq R10 R10 R10 R10 R10 R10 R10\_fiq R11 R11 R11 R11 R11 R11\_fiq R11 R12 R12 **R12** R12 R12 R12 R12\_fiq R13 R13 R13\_svc R13\_abt R13\_und R13\_irq R13\_fiq R14\_svc R14\_abt R14\_irq R14 R14\_und R14\_fiq R14 PC PC PC PC PC PC PC CPSR CPSR CPSR CPSR **CPSR CPSR CPSR** SPSR\_und SPSR\_irq SPSR\_svc SPSR\_abt SPSR\_fiq

# ARM Programmers Model Registers

ARM Architecture Reference Manual (Issue I), Figure A2-1

- 1. Complete execution of current instruction
- 2. Save current state and update CPSR
  - i. Save return address in LR\_<mode>(<mode> will be the new processor mode while handling the exception)
  - ii. CPSR saved to SPSR\_<mode>
  - iii. Switch to ARM state (clear T bit)(Exceptions are always handled in ARM state)
  - iv. Set mode (M[4...0] bits)(Mode appropriate to exception type)
  - v. Disable IRQs (set I bit) for all exceptions
  - vi. Disable FIQs (set F bit) when handling FIQs and Reset
- Change PC to address of the exception handler subroutine corresponding to the exception type

Processor (hardware) does this, not the programmer!!

|                                           | Address    | Memory<br>                                             |
|-------------------------------------------|------------|--------------------------------------------------------|
|                                           |            | Rest of memory                                         |
|                                           | 0×000001C  | FIQ exception handler                                  |
| Handler for each exception type starts at | 0×00000018 | branch to IRQ exception handler                        |
| a fixed, pre-defined address              | 0×00000014 | NOP                                                    |
| a fixed, pre-defined address              | 0×00000010 | branch to <b>DATA ABORT</b> exception handler          |
| Processor loads PC with this address      | 0×000000C  | branch to PREFETCH ABORT exception handler             |
| How many instructions are there in each   | 80000000x0 | branch to <b>SWI</b> exception handler                 |
| exception handler?                        | 0×00000004 | branch to UNDEFINED IN-<br>STRUCTION exception handler |
|                                           | 0×00000000 | branch to <b>Reset</b> exception handler               |
|                                           |            | → 32 bits = 1 word = 4 bytes — →                       |

Eight words at the start of memory contain instructions that cause the processor to branch to the real exception handler for each exception type

This is the Exception Vector Table

| Address    | Memory                                                         |
|------------|----------------------------------------------------------------|
|            |                                                                |
|            | Rest of memory                                                 |
| 0×000001C  | branch to <b>FIQ</b> handler                                   |
| 0×0000018  | branch to <b>IRQ</b> handler                                   |
| 0×0000014  | NOP                                                            |
| 0×0000010  | branch to <b>DATA ABORT</b> handler                            |
| 0×000000C  | branch to PREFETCH handler                                     |
| 80000000x0 | branch to <b>SWI</b> handler                                   |
| 0×0000004  | branch to UNDEF-INSTR handler                                  |
| 0×00000000 | branch to <b>Reset</b> handler                                 |
|            |                                                                |
|            | $\longrightarrow$ 32 bits = 1 word = 4 bytes $\longrightarrow$ |

A number of ways we can branch to the start of the real exception handler ...

A branch (B) instruction – range limited to ±32MB



A MOV instruction (MOV PC,<addr>) – limited to jumping to an address that can be represented as a byte shifted by an even number of bits

An LDR (LDR PC,[offset]) instruction – loads start address of the real exception from PC+offset into the PC (but we need to store the real exception handler start addresses in memory)

|            | Rest of memory                      |  |  |
|------------|-------------------------------------|--|--|
| EVT + 0×18 | branch to <b>IRQ</b> handler        |  |  |
| EVT + 0×14 | NOP                                 |  |  |
| EVT + 0×10 | branch to <b>DATA ABORT</b> handler |  |  |
| EVT + 0x0C | branch to PREFETCH handler          |  |  |
| EVT + 0x08 | branch to <b>SWI</b> handler        |  |  |
| EVT + 0x04 | branch to UNDEF-INSTR handler       |  |  |
| EVT + 0x00 | branch to <b>Reset</b> handler      |  |  |
|            |                                     |  |  |
| 0×000001C  | FIQ handler                         |  |  |
| 0×0000018  | branch to IRQ handler               |  |  |
| 0×0000014  | NOP                                 |  |  |
| 0×00000010 | branch to DATA ABORT handler        |  |  |
| 0×0000000C | branch to PREFETCH handler          |  |  |
| 8000000×0  | branch to <b>SWI</b> handler        |  |  |
| 0×00000004 | branch to UNDEF-INSTR handler       |  |  |
| 0×00000000 | branch to <b>Reset</b> handler      |  |  |

```
; e.g. branch to SWI handler LDR PC, [EVT + 0x08]
```

```
; e.g. branch to reset handler LDR PC, [EVT + 0x00]
```

### **Exception Vector Table**

AREA RESET, CODE, READONLY

- ; Exception Vectors
- ; Mapped to Address 0.
- ; Absolute addressing mode must be used.
- ; Dummy Handlers are implemented as infinite loops which can be modified.

| LDR | PC, | Reset_Addr     |
|-----|-----|----------------|
| LDR | PC, | Undef_Addr     |
| LDR | PC, | SWI_Addr       |
| LDR | PC, | PAbt_Addr      |
| LDR | PC, | DAbt_Addr      |
| NOP |     |                |
| LDR | PC, | [PC, #-0x0120] |
| LDR | PC, | FIQ_Addr       |

Branches
(implemented by loading PC)

Address 0x0000000

#### Labels

Reset Addr Reset Handler DCD Undef Addr Undef Handler DCD SWI Addr SWI Handler DCD PAbt Addr DCD PAbt Handler DAbt Addr DCD DAbt Handler DCD DCD FIQ Addr DCD FIQ Handler

Handler Start Addresses

• • •

Must always be a handler for each exception, even if it does nothing ...

```
Undef_Handler B Undef_Handler

SWI_Handler B SWI_Handler

PAbt_Handler B PAbt_Handler

DAbt_Handler B DAbt_Handler

IRQ_Handler B IRQ_Handler

FIQ_Handler B FIQ_Handler

; Reset Handler

Reset_Handler

< reset handler code goes here >
```

IRQ handler address is specified differently (more later)

FIQ is a special case and is often implemented differently (designed to reduce overheads and allow faster exception handling)

Always have a RESET handler to perform system initialisation

### ARM instructions are 32-bits long

2<sup>32</sup> possible instruction words

Not all instruction words are valid

Invalid instructions raise undefined instruction exceptions

# Take advantage of this to extend the instruction set with our own instructions (instruction emulation)

Instruction operation must be implemented in software

When the processor attempts to execute it, an undefined instruction exception is raised

Undefined instruction exception handler is executed

We provide our own undefined instruction exception handler to decode the instruction and implement the desired operation

Provide a POWER instruction to compute x<sup>y</sup>

Define our instruction template



undefined instruction space

Rd = Rm<sup>Rn</sup>

- 1. Write our Undefined exception handler
- 2. Set up the vector table
- 3. Test the instruction

# Example – Undefined POWER instruction

```
UndefHandler
  STMFD sp!, {r0-r12, LR}; save registers
  LDR r4, [lr, #-4]; load undefined instruction
  BIC r5, r4, #0xFFF0FFFF ; clear all but opcode bits
  TEQ r5, #0x00010000 ; check for undefined opcode 0x1
  BNE endif1; if (power instruction) {
  BIC r5, r4, #0xFFFFFFF0 ; isolate Rm register number
  BIC r6, r4, #0xFFFF0FFF; isolate Rn register number
  MOV r6, r6, LSR #12 ;
  BIC r7, r4, #0xFFFFF0FF ; isolate Rd register number
  MOV r7, r7, LSR #8;
  LDR r1, [sp, r5, LSL #2]; read saved Rm from stack (don't pop)
  LDR r2, [sp, r6, LSL #2]; read saved Rn from stack (don't pop)
  BLpower; call pow subroutine
  STR r0, [sp, r7, LSL #2]; save result over saved Rd
endif1
  LDMFD sp!, {r0-r12, PC}^; restore register and CPSR
```

# Example – Undefined POWER instruction

```
; Install address of Exception Handler in table
LDR r4, =0x40000024; 0x00000024 is mapped to 0x40000024!
LDR r5, =UndefHandler ; Address of new undefined handler
STR r5, [r4]; Store new undef handler address in table
; Test our new instruction
LDR r4, =3; test 3^4
LDR r5, =4;
; This is our undefined instruction opcode
DCD 0x77F150F4; POW r0, r4, r5 (r0 = r4 ^{\circ} r5)
 R0 should be 81 now!
```

# Example – Undefined POWER instruction

```
; power subroutine
; Computes x^y
; paramaters: r1: x (value)
; r2: y (value)
; return: r0: result (variable)
power
  STMFD sp!, {r1-r2,lr}; save registers
  CMP r2, #0; if (y = 0)
  BNE else2 ; {
  MOV r0, \#1; result = 1
  B endif2; }
else2 ; else {
  MOV r0, r1; result = x
  SUBS r2, r2, \#1; y = y - 1
  BEQ endif3; if (y != 0) {
do4 ; do {
  MUL r0, r1, r0; result = result * x
  SUBS r2, r2, #1; y = y - 1
  BNE do4; \} while (y != 0)
endif3 ; }
endif2
        sp!, {r1-r2, pc}; restore registers and return
  LDMFD
```