### Technical Committees

# **Switched-Capacitor Power Electronics Circuits**

By Adrian Ioinovici\*
Past-Chair, CAS Technical Committee on Power Systems and Power Electronics Circuits (PSPEC)
E-mail ioinovici@hait.ac.il

**bstract**—One of the main orientations in power electronics in the last decade has been the development of switching-mode converters without inductors and transformers. Light weight, small size and high power density are the result of using only switches and capacitors in the power stage of these converters. Thus, they serve as ideal power supplies for mobile electronic systems (e.g. cellular phones, personal digital assistants, and so forth). Switched-capacitor (SC) converters, with their large voltage conversion ratio, promise to be a response to such challenges of the 21st century as high-efficiency converters with low EMI emissions and the ability to realize steep step-down of the voltage (to 3V or even a smaller supply voltage for integrated circuits) or steep step-up of the voltage for automotive industry or internet services in the telecom industry. This paper is a tutorial of the main results in SC-converter research and design.

#### Switched-Capacitor Converters— A Typical Power Electronics Contribution of the CAS Society

From all of the research subjects in the Power Systems and Power Electronics Circuits Technical Committee—the stability of power systems, analysis of power electronics circuits (which are time-variable circuits with internally-controlled switches), chaos, modeling and simulation of converters, hard-switching and soft-switching converters, and so forth—the SC-converter is probably the most pertinent contribution of the CAS Society to power electronics. In fact, most of the researchers in this field belong to our Society's technical committee and most of the breakthrough contributions on this subject have appeared in CAS publications.

The reason for this is clear. Pursuing small size filters in the 1950's, the circuit theory community found a solution in the elimination of bulky inductors from the structure of a passive filter. Active and then switched-capacitor filters showed the possibility of implementing the filtering function without using magnetic devices. The power electronics designer faced a similar challenge: the request for miniaturization of the power supply. This could be achieved only by eliminating the inductors and transformers.

In a converter, the inductor serves the two purposes of processing energy and filtering the output voltage. The use of a

switched-capacitor circuit for processing energy seemed doomed to failure because it is known that charging a capacitor from zero is achieved at a 50% efficiency. Ten years of research were needed to overcome the efficiency dilemma and to develop high-efficiency switched-capacitor energy-processing circuits.

#### First SC Converters and Basic Principles

The primary goal of any switching-mode power converter is to provide a constant (DC or AC) output voltage at its load, despite variations in the input voltage or load. A control element, therefore, has to be introduced in the process of transmitting energy so that the converter (power stage) changes its topology cyclically, and the durations of the switching topologies are adjusted for regulation purposes.

The first SC converters were developed by a group of researchers from Kumamoto, Japan, who processed a DC unregulated voltage toward a DC regulated voltage [1, 2, 4]. These DC-DC converters were soon followed by AC-DC converters [3], DC-AC inverters [5] and AC-AC transformers [6]. By avoiding magnetic elements, these circuits, realized in a hybrid technology, featured a high power density (23W/inch³).



Figure 1(a). Basic SC step-down DC-DC converter.

<sup>\*</sup>A. Ioinovici is with the Department of Electrical and Electronics Engineering, Holon Academic Institute of Technology, Israel.

#### Technical Committees



Figure 1(b). Its switching diagram.

A typical DC-DC power stage is given in Fig. 1(a);  $S_1$  and  $S_5$ are p-channel MOSFETs, the other switches are n-channel MOSFETs, and  $C_1$ ,  $C_2$ , and  $C_3$  are multilayer ceramic capacitors with a very low DC parasitic resistance—around 0.02  $\Omega$ for capacitances of tens of  $\mu F$ . The switches are operated according to the diagram of Fig. 1(b). Accordingly, the converter goes through four topological stages in each switching cycle.  $T_s = 1/f_s$  is the switching period, where  $f_s$  is the switching frequency. In the first topology,  $C_1$  and  $C_2$  are charged in series from the input voltage; concomitantly,  $C_2$  and  $C_3$  are discharged in parallel on the load  $R_L$ . The positions of  $C_1$  and  $C_2$  are inversed in the third topology. The second and the fourth topologies have a regulation role—the process of charging capacitors from the input is interrupted and a continuous output voltage is assured by capacitor  $C_3$ , which remains connected in parallel to the load.  $C_3$ , therefore, plays the role of a filter. Of course, the whole process takes place at a very high switching frequency in order to get an almost constant load voltage.

By analyzing the circuit and assuming equal capacitances  $\boldsymbol{C}$ , one gets the relationship between the input and load voltages

$$V_o = \frac{V_i}{2} \cdot \frac{1}{1 + \frac{r_{\text{on}}}{2R_i D}}$$

where  $r_{on}$  is the on-resistance of a p-type MOSFET in conduction, and D is called duty-ratio; in Fig. 1 (b),  $D \stackrel{\triangle}{=} Toff / T_s$ .

Despite variation in line  $V_i$  or load  $R_L$ , the load voltage  $V_o$  can be kept constant either by controlling  $r_{on}$ , or D.

The output voltage exhibits a ripple during each switching cycle. In the first and third topology it increases from a minimum value  $V_{o \min}$  to a maximum value  $V_{o \max}$ ; in the even topologies, when  $C_3$  is discharged exponentially on the load, the voltage decreases from its maximum value to its minimum one. The difference  $\hat{V_o}$  between the two values results in

$$\hat{V}_{o} = V_{o \min} \left( 1 - \frac{1}{1 + \frac{0.5 - D}{R_{L} C f_{s}}} \right).$$

Of course, a high product ( $Cf_s$ ) assures a small ripple. But for miniaturization's sake, one wants to use capacitors with low capacitance. This results in a need to operate the circuit at a very high switching frequency. The switching frequency cannot be increased as much as the technology permits, because each turn-on/off of a switch is accompanied by a switching loss, that negatively affects the efficiency.

One can operate the converter at a nominal duty-cycle close to 0.5, thus reducing the ripple. This means an  $r_{\rm on}$ -control. From the efficiency point of view, however, it is preferable to ensure the minimum possible parasitic conduction resistance, for reducing the conduction losses, and to regulate the output voltage by means of the duty-cycle D.

As  $r_{on} << R_L$ , it is clear that the converter in Fig. 1 accomplishes a step-down of the input voltage; ideally,  $V_o = V_i / 2$ . An analogous structure has been designed for stepping-up the input voltage.

A similar principle was developed in [7] where a third control possibility was mentioned, the *p*-type MOSFET being operated as a controllable constant current source.

The first SC converters suffered from drawbacks. First, they had a limited line regulation; as  $r_{on} \ll R_L$ , changes in D had a limited influence on large changes in  $V_i$ ; and so  $V_o$  almost follows  $V_i$ . Second, they showed disruptive input current; in the even-switching topologies, the input current is zero. This negatively influenced the EMI emission. Finally, a relatively large number of switches was required.

#### **SC Converters with Improved Characteristics**

In order to solve the above problems, a new configuration of the SC circuit was proposed in [8–11]; the SC block was divided into two symmetrical SC-subcircuits. For the first half-cycle the capacitors in the first SC cell are in a charging phase, and the capacitors in the second SC cell discharge on the load. The role of the two cells is interchanged in the second half-cycle.

Such a converter is shown in Fig. 2(a). It realizes a step-down function. The first SC sub-circuit is formed by  $C_1$ ,  $C_2$  (each of  $47\mu F$  capacitance),  $S_1$ ,  $S_2$  (an IRF 9530 p-type MOSFET, and an IRF 540 n-type MOSFET, respectively), and  $D_1$ ,  $D_2$ , and  $D_3$  (Shottky diodes). Similar components form the



Figure 2(a). Step-down converter with two SC sub-circuits.



Figure 2(b). Switching diagram for Figure 2(a).

second SC sub-circuit.  $C_0$  (of  $100\mu F$  capacitance) is placed all the time in parallel with the load. Its role is to minimize ripple in the load voltage. The timing diagram is given in Fig. 2(b). In the first switching topology,  $S_1$  and  $S_4$  are on,  $S_2$  and  $S_3$  are off. Capacitors  $C_1$  and  $C_2$  are charged in series from  $V_i$ . Due to losses in the charging circuit, the voltage on each capacitor at the end of this stage, of duration  $DT_s$ , will be a little less than  $V_i$  / 2. At the same time, capacitors  $C_3$  and  $C_4$  which were

charged to almost  $V_i/2$  in the second halfcycle of the previous switching cycle, are discharged in parallel on the load. Because of losses, the voltage on the load is a little less than that on  $C_3$  and  $C_4$ . The only difference in the second topology, of duration  $T_s/2-DT_s$ , is that  $S_1$  is now switched-off. Thus, the charging process of  $C_1$  and  $C_2$  is interrupted; but  $C_3$  and  $C_4$  continue their discharging process on the load. If, for any reason,  $V_{o}$  has the tendency to drop, as for instance because of a drop in  $V_i$ , the duration of the first topology is increased, such that the voltage on capacitors at the end of the stage is the same as in the nominal case. If  $V_i$  increases over its nominal value,  $DT_s$ is reduced. For proper regulation, one needs to design **D** for nominal input and load such that the operating point at time  $DT_s$  is situated on the linear part of the charging characteristic of the capacitor, allowing for excursions in both directions when regulation is needed. In the third topology,  $S_3$  and  $S_2$  are on,  $S_1$  and  $S_4$  are off, and  $C_3$  and  $C_4$  are charged in series from  $V_i$ —the process is interrupted in the fourth topology—and  $C_1$  and  $C_2$  are discharged in parallel on the load—inclusive in the fourth topology. A steady-state analysis of the circuit gives

$$V_{o} = \frac{V_{i} - 3V_{D}}{2 + Y_{L} \left(\frac{1}{g_{2}} + \frac{1}{4g_{1}D}\right)},$$
$$g_{1} = \frac{1}{2r + r_{1}}, g_{2} = \frac{1}{2r_{2} + r_{3}}$$

where  $V_D$  is the forward voltage of a diode in conduction, r is the ESR of a capacitor, and  $r_1$  and  $r_2$  are the on-resistances of the p-type and n-type transistors, respectively. The circuit is operated at  $f_s = 87$ KHz. Ideally,  $V_o = V_i/2$ . It was designed for a 12/5 V converter of 12.5 W. If one requires another voltage ratio, he or she can use n capacitors instead of two in each subcircuit, which results in  $V_0 \approx V_i / n$ , if the losses are neglected.

A similar step-up converter can be designed by charging each group of capacitors in parallel from the input voltage in each of the odd topologies, while discharging the other group of capacitors in series with the load. By neglecting the losses,  $\mathbf{V}_{o} = \mathbf{n} \mathbf{V}_{i}$ . In order to save one capacitor and to ensure an uninterrupted input current, it is possible to form the discharging circuit by a series of  $V_i$ , the (n-1) capacitors in discharging phase, and the load.

The same structure can be used to build a DC-AC inverter [12]. A sinusoidal waveform (say of frequency 50 or 60 Hz) can be approximated by a stair-like waveform (Fig. 3). In the

> figure, sixteen steps of value  $V_a$  (9.69 V) have been used to get the peak voltage  $(\sqrt{2} \cdot 110 \text{ V})$ . In order to realize a step of value  $kV_o$  (k = 1, ..., 16) the inverter is used as a step-up DC-DC converter with k-1 capacitors and  $V_i = 12V$ , operating at a switching frequency of almost 1000 times that of the AC output. Each SC sub-circuit has 15 capacitors. For example, to realize the first step, one uses only one capacitor of each SC sub-circuit, with all the other capacitors disconnected, that is, the inverter be-



Figure 3. A sinusoidal waveform can be approximated by a stair waveform.

haves as a 12 / 9.69 V DC-DC converter. Only in step 16 are all the capacitors used. The negative part of the sinusoid is achieved simply by changing the direction of the current through the load.

A switched-capacitor circuit can also be used in the structure of a zero-current-switching (ZCS) converter—a converter in which the transistor turns off at the instant when the current through it reaches the value zero, implying zero-turn-off switching losses [13]. A ZCS condition is created by introducing a resonant block  $L_r$ ,  $C_r$  into a classical converter as in Fig. 4. The input-to-output voltage ratio is equal to  $f_s / f_r$ , where

 $f_r = 1/(2 \pi \sqrt{L_r C_r})$ . Traditionally, changes in the input voltage were compensated by varying the switching frequency with a frequency-control method being used; but such a method has many disadvantages. An SC-circuit is used in the converter of Fig. 4 for varying the value of  $C_r$ . Capacitors  $C_1$ - $C_8$  have the values: 1nF, 1.5 nF, 2.5 nF, 5nF, 10nF, 20nF, 40nF, 80nF, and  $C_o = 25nF$ . According to the on/off positions of switches  $S_1$ - $S_8$ ,  $C_r$  can take 277 values between 26nF and 185nF, giving it, for all practical purposes, a continuous variation. V<sub>a</sub> is kept constant at 12V despite a variation of the input voltage over the range [15, 35]V, or of the load current in the range [0.6, 4.1] A. Classically, the ZCS converter goes through four topological stages, where, in the fourth one, the voltage across  $C_r$  is zero. Only during the fourth stage, the zero-voltage-switching stage, do the switches  $S_1$ -S<sub>8</sub> turn on/off, according to the command of the feedback circuit, and thus zero-turn-on switching losses are assured for these switches.

The exact analysis performed in [17] pointed to losses due to the forward voltage on diodes in conduction, either in the charging or discharging circuit, to conduction losses in the parasitic resistances of the transistors  $(r_s)$  and capacitors  $(r_c)$ , and to switching losses in the charging process of the capacitors  $(W_s)$ . In a circuit with n capacitors per SC sub-circuit

$$W_s = \frac{nC}{2} \frac{1 + e^{-DTs/\tau}}{1 - e^{-DTs/\tau}} \hat{V}_o^2, \quad \tau = (r_s + r_c)C$$

Even in an ideal converter with lossless elements,  $W_s$  is



Figure 4. Zero-current-switching quasi-resonant converter with a switched-capacitor circuit as the resonant capacitance; (a) Power stage; (b) Structure of the SC-circuit.

## Efficiency of the SC Converters and Optimization of Their Design

Transients and the steady-state of SC converters have been analyzed by methods [14–17] such as average state-space equations, algebraic modified nodal equations, or, more accurately, by integrating the exact differential equations written for each topological switching stage.

not zero. It depends mainly on  $\hat{V}_o$ . Therefore, from an efficiency point of view also, a designer will be interested in reducing the difference between the voltage on each capacitor at the end of, and beginning of, a discharging stage. A small difference will also help diminish the peak in the current at the beginning of charging process, thus limiting the EMI emission.

With all the methods the same result was found—regardless of the losses, the efficiency of a converter with n capacitors is

$$\eta = \frac{nV_o}{V_s}$$

for a step-down converter;

$$\eta = \frac{V_o}{(n+1)V_i}$$

for a step-up converter in which  $V_i$  is a part of the discharging circuit on the load.

This result might seem illogical because the efficiency depends only on the values of  $V_i$ ,  $V_o$  and has nothing to do with the losses. The contradiction was later explained as follows. Let  $V_{o \text{ obt}}$  be the maximum voltage that can be obtained on the load in a given circuit, i.e.  $V_i / n$  in a step-down, or  $nV_i$  in a step-up converter, minus the voltage drops on the diodes and transistors in conduction, on ESRs of capacitors and wires. For

 $V_i$   $QS_1$   $QS_1$   $C_1$   $C_0$   $R_L$   $C_0$   $R_L$   $C_0$   $C_$ 

Figure 5. Step-down converter with current-control and continuous input current.

example, in a typical 2 capacitor step-down converter with  $V_i = 12 \text{ V}$ ,  $V_{o \text{ obt}} = 5.3 \text{ V}$ . If the converter would be designed for a ratio 12 V / 5.3 V, then  $\eta = 88\%$ . But if the same converter is designed for a nominal ratio 12 V / 5V, then  $\eta = 83\%$ . Of course, with a given set of elements, it is not possible to get a  $V_o$  larger than  $V_{o \text{ obt}}^{\dagger}$ , therefore 88% is the maximum efficiency in this case. But as long as the converter is designed for a lower  $V_o$  than 5.3 V, the losses do not influence the efficiency, because in the formula of  $\eta$  appears the <u>actual</u> value of  $V_o$  and not  $V_o$  obt.

An optimum design, therefore, will be that in which the required  $V_o$  is close to  $V_{o \text{ obt}}$  for the respective circuit. For example, if one needs a ratio 12V/4.5V, the design given in Fig. 2 would be a very bad one, as that converter would operate with a 75% efficiency. For such a ratio, another SC structure has to be chosen.

In [18] it was proved that the maximum attainable step-down/up voltage ratio M of a two-phase converter is given by the Fibonacci numbers M(O) = 1, M(1) = 1, and M(n) = M(n-2) + M(n-1) where at least (3n-2) switches are necessary. The Fibonacci converters are canonical designs, serving as terms of comparison for other designs. Unfortunately, these converters suffer from the drawback that the voltages on the capacitors are not equal, but follow a Fibonacci series.

#### **Recent Developments in SC Converters**

Research in the last three years [19–26] has resulted in converters with improved regulation [19], in new configurations of the capacitors and switches in the charging stage [20], in use of bi-directional switches for getting a bi-directional power flow (and thus the potential of both voltage step-down and step-up for a given DC-DC converter) [22–24], and in con-

verters with continuous input current [25].

A current-controlled scheme is proposed in [25]. A simple stepdown converter is shown in Fig. 5. It is formed by two basic cells (two switches **OS** and **S**, and a capacitor C) operating in antiphase. In the first topology,  $OS_1$  and  $S_2$  are in conduction,  $QS_2$  and  $S_1$  are in the off-position. Thus  $C_1$  is charged from line  $V_i$ , and  $C_2$  provides energy to the load  $R_L$ . In the second topology,  $QS_2$ and  $S_1$  are in conduction, and  $OS_1$ and  $S_2$  are in the off-position; so  $C_2$ is charged from  $V_i$  and  $C_1$  provides energy to the load. The durations of the two topologies are each equal to  $T_{\rm s}$  / 2. The regulation is realized by varying the input current  $I_{ch}$ . The transistors  $QS_1$  and  $QS_2$  are operated

between saturation and cut-off regions. In the first mode, the drain current is

$$I_D = \frac{1}{2} K_1 K_2 (V_{GS} - V_T)^2$$

where  $K_1$  and  $K_2$  are fabrication characteristics, and  $V_T$  is the threshold voltage of the MOSFET channel. Thus, the saturated MOSFET behaves as an ideal current source, whose value is controlled by the applied gate-source voltage  $V_{GS}$ . The capacitor ( $C_1$  or  $C_2$ ) is charged at a constant current  $I_{ch}$  (=  $I_D$ ). Any variation in  $V_i$  or load will alter the level of  $V_{GS}$  through the feedback circuit, thus ensuring a constant output voltage. As in any steady-state cycle, the input current is constant for the entire switching period, and the EMI emission of the previous SC converters is suppressed. For larger power applications, two converters have been connected in parallel and operated in antiphase [26].

 $<sup>^\</sup>dagger$  It would be necessary to use devices with less losses, if available at a reasonable cost.

#### **Perspectives**

Switched-capacitor converters today are manufactured by industry: the MAX 828/829 voltage inverter by Maxim, and the LM 3351 voltage converter by National Semiconductor. With their high power density and IC implementation potential (all elements but capacitors of an SC regulator are realized as IC), SC power electronics are a preferable solution for low power supplies where no DC-DC isolation is necessary, as in portable electronic equipment.

With their steep voltage ratio (theoretically, by increasing the number of capacitors, any ratio is achievable), this type of power electronic circuit may serve as an answer to new challenges of technologies in the new millennium.

#### References

- [1] T. Umeno, K. Takahashi, I. Oota, F. Ueno, and T. Inoue, "New Switched-Capacitor DC-DC Converter with Low Input Current Ripple and Its Hybridization", in *Proceedings 33rd IEEE Midwest Symposium on Circuits and Systems*, Calgary, Canada, pp. 1091–1094, August 1990.
- [2] T. Umeno, K. Takahashi, F. Ueno, T. Inoue, and I. Oota, "A New Approach to Low Ripple-Noise Switching Converters on the Basis of Switched-Capacitor Circuits", in *Proceedings IEEE International Symposium on Circuits and Systems*, Singapore, pp. 1077–1080, June 1991.
- [3] F. Ueno, T. Inoue, and I. Oota, "Realization of a Switched-Capacitor AC-DC Converter Using a New Phase Controller", in Proceedings IEEE International Symposium on Circuits and Systems, Singapore, pp. 1057–1060, June 1991.
- [4] F. Ueno, T. Inoue, I. Oota, and I. Harada, "Power Supply for Electroluminescence Aiming Integrated Circuits", in *Proceedings IEEE International Symposium on Circuits and Systems*, San Diego, California, pp. 1903–1906, May 1992.
- [5] F. Ueno, T. Inoue, I. Oota, and I. Harada, "Novel Type DC-AC Converter Using a Switched-Capacitor Transformer", in *Proceedings European Conference on Circuit Theory and Design*, Davos, Switzerland, pp. 1181–1184, September 1993.
- [6] F. Ueno, T. Inoue, I. Oota, and I. Harada, "Realization of a Switched-Capacitor AC-AC Converter", in *Proceedings Euro*pean Conference on Circuit Theory and Design, Davos, Switzerland, pp. 1177–1180, September 1993.
- [7] K. D. T. Ngo and R. Webster, "Steady-State Analysis and Design of a Switched-Capacitor DC-DC Converter", *IEEE Transactions on Aerospace and Electronic Systems*, vol. 30, no. 1, pp. 92–101, January 1994.
- [8] S. V. Cheong, H. Chung, and A. Ioinovici, "Development of Power Electronics Based on Switched-Capacitor Circuits", in Proceedings IEEE International Symposium on Circuits and Systems, San Diego, California, pp. 1907–1911, May 1992.
- [9] S. V. Cheong, S. H. Chung and A. Ioinovici, "Duty-Cycle Control Boosts DC-DC Converters", *IEEE Circuits and Devices Magazine*, vol. 9, no. 2, pp. 36–37, 1993.
- [10] G. Zhu and A. Ioinovici, "Implementing IC-Based Designs for 3.3–V Supplies", *IEEE Circuits and Devices Magazine*, vol. 11, no. 5, pp. 27–29, 1995.
- [11] H. Chung and A. Ioinovici, "Switched-Capacitor-Based DC-to-DC Converter with Improved Input Current Waveform", in *Proceedings IEEE International Symposium on Circuits and Systems*, Atlanta, USA., pp. 541–544, May 1996.

- [12] O. C. Mak and A. Ioinovici, "Switched-Capacitor Inverter with High Power Density and Enhanced Regulation Capability", *IEEE Transactions on Circuits and Systems—I*, vol. 45, no. 4, pp. 336–348, April 1998.
- [13] I. Chen and A. Ioinovici, "Switching-Mode DC-DC Converter with Switched Capacitor Based Resonant Circuit", *IEEE Transactions on Circuits and Systems—I*, vol. 43, no. 11, pp. 933–938, November 1996.
- [14] H. Chung and A. Ioinovici, "Computer-Aided Analysis of Switched-Capacitor Circuits with Internally Controlled Switches", in *Proceedings European Conference on Circuit Theory* and Design, Davos, Switzerland, pp. 707–710, September 1993.
- [15] C. K. Tse, S. C. Wong, and M. H. L. Chow, "On Lossless Switched-Capacitor Power Converters", *IEEE Transactions on Power Electronics*, vol. 10, no. 3, pp. 286–291, May 1995.
- [16] G. Y. Zhu and A. Ioinovici, "Switched-Capacitor Power Supplies: DC Voltage Ratio, Efficiency, Ripple, Regulation", in *Proceedings IEEE International Symposium on Circuits and Systems*, Atlanta, U.S.A., pp. 553–556, May 1996.
- [17] G. Zhu and A. Ioinovici, "Steady-State Characteristics of Switched-Capacitor Electronic Converters", *Journal of Circuits*, *Systems and Computers*, vol. 7, no. 2, pp. 69–91, 1997.
- [18] M. S. Makowski, "Realizability Conditions and Bounds on Synthesis of Switched-Capacitor DC-DC Voltage Multiplier Circuits", *IEEE Transactions on Circuits and Systems* (Special Issue on Simulation, Theory and Design of Switched-Analog Networks), vol. 44, no. 8, pp. 684–692, August 1997.
- [19] G. Zhu, H. Wei, I. Batarseh, and A. Ioinovici, "A New Switched-Capacitor DC-DC Converter with Improved Line and Load Regulation", in *Proceedings IEEE International Symposium on Circuits and Systems*, Orlando, Florida, pp. V234–237, May 1999.
- [20] N. Hara, I. Oota, and F. Ueno, "Ring Type Switched-Capacitor Transformer and Its Applications", in *Proceedings IEEE International Symposium on Circuits and Systems*, Geneva, Switzerland, pp. I260–263, May 2000.
- [21] W. Chen, W. H. Ki, P. K. T. Mok, and M. Chan, "Switched-Ca-pacitor Power Converters with Integrated Low Dropout Regulator," in *Proceedings IEEE International Symposium on Circuits and Systems*, Sydney, Australia, pp. III 293–296, May 2001.
- [22] H. S. H. Chung and W. C. Chow, "Development of Switched-Capacitor-Based DC/DC Converter with Bi-Directional Power Flow", in *Proceedings IEEE International Symposium on Circuits and Systems*, Orlando, Florida, vol. V, pp. 202–205, May 1999.
- [23] H. S. H. Chung, W. C. Chow, and S. Y. R. Hui, "Development of a Switched-Capacitor DC-DC Converter with Bi-Directional Power Flow", *IEEE Transactions on Circuits and Systems*, vol. 47, no. 9, pp. 1383–1390, September 2000.
- [24] H. S. Chung and A. Ioinovici, "Development of a Generalized Switched-Capacitor DC/DC Converter with Bi-Directional Power Flow", in *Proceedings International Symposium on Cir*cuits and Systems, Geneva, Switzerland, vol. III, pp. 499–502, May 2000.
- [25] H. Chung, "Design and Analysis of a Switched-Capacitor-Based Step-Up DC/DC Converter with Continuous Input Current", *IEEE Transactions on Circuits and Systems*, vol. 46, no. 6, pp. 722–731, June 1999.
- [26] H. S. H. Chung, S. Y. R. Hui, and S. C. Tang, "Development of a Multistage Current-Controlled Switched-Capacitor Step-Down DC-DC Converter with Continuous Input Current", *IEEE Transactions on Circuits and Systems*, vol. 47, no. 7, pp. 1017–1026, July 2000.