DEVICES: 28 nm DEVICE PORTFOLIO DEVICES: 28 nm DEVICE PORTFOLIO

## Cyclone V FPGA Features

|               | Product Line                                              |                                                                                                                                                                                                                                                                                                                                               | Cyclone V GX FPGAs <sup>1</sup> |         |         |         |          | Cyclone V GT FPGAs <sup>1</sup> |          |          |           |          |          |                 |
|---------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------|---------|---------|----------|---------------------------------|----------|----------|-----------|----------|----------|-----------------|
|               |                                                           | 5CEA2                                                                                                                                                                                                                                                                                                                                         | 5CEA4                           | 5CEA5   | 5CEA7   | 5CEA9   | 5CGXC3   | 5CGXC4                          | 5CGXC5   | 5CGXC7   | 5CGXC9    | 5CGTD5   | 5CGTD7   | 5CGTD9          |
|               | LEs (K)                                                   | 25                                                                                                                                                                                                                                                                                                                                            | 49                              | 77      | 149.5   | 301     | 35.5     | 50                              | 77       | 149.5    | 301       | 77       | 149.5    | 301             |
| Ges           | ALMs                                                      | 9,434                                                                                                                                                                                                                                                                                                                                         | 18,480                          | 29,080  | 56,480  | 113,560 | 13,460   | 18,868                          | 29,080   | 56,480   | 113,560   | 29,080   | 56,480   | 113,560         |
| Resources     | Registers                                                 | 37,736                                                                                                                                                                                                                                                                                                                                        | 73,920                          | 116,320 | 225,920 | 454,240 | 53,840   | 75,472                          | 116,320  | 225,920  | 454,240   | 116,320  | 225,920  | 454,240         |
| Res           | M10K memory blocks                                        | 176                                                                                                                                                                                                                                                                                                                                           | 308                             | 446     | 686     | 1,220   | 135      | 250                             | 446      | 686      | 1,220     | 446      | 686      | 1,220           |
|               | M10K memory (Kb)                                          | 1,760                                                                                                                                                                                                                                                                                                                                         | 3,080                           | 4,460   | 6,860   | 12,200  | 1,350    | 2,500                           | 4,460    | 6,860    | 12,200    | 4,460    | 6,860    | 12,200          |
|               | MLAB memory (Kb)                                          | 196                                                                                                                                                                                                                                                                                                                                           | 303                             | 424     | 836     | 1,717   | 291      | 295                             | 424      | 836      | 1,717     | 424      | 836      | 1,717           |
|               | Variable-precision DSP blocks                             | 25                                                                                                                                                                                                                                                                                                                                            | 66                              | 150     | 156     | 342     | 57       | 70                              | 150      | 156      | 342       | 150      | 156      | 342             |
|               | 18 x 18 multipliers                                       | 50                                                                                                                                                                                                                                                                                                                                            | 132                             | 300     | 312     | 684     | 114      | 140                             | 300      | 312      | 684       | 300      | 312      | 684             |
|               | Global clock networks                                     | 16                                                                                                                                                                                                                                                                                                                                            | 16                              | 16      | 16      | 16      | 16       | 16                              | 16       | 16       | 16        | 16       | 16       | 16              |
|               | PLLs <sup>2</sup> (FPGA)                                  | 4                                                                                                                                                                                                                                                                                                                                             | 4                               | 6       | 7       | 8       | 4        | 6                               | 6        | 7        | 8         | 6        | 7        | 8               |
| and           | I/O voltage levels supported (V)                          | 1.1, 1.2, 1.5, 1.8, 2.5,3.3                                                                                                                                                                                                                                                                                                                   |                                 |         |         |         |          |                                 |          |          |           |          |          |                 |
| I/O Pins,     | I/O standards supported                                   | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, SSTL-18 (1 and II), SSTL-15 (I and II), HSTL-18 (I and II), HSTL-12 (I and II), HSTL-12 (I and II), Differential SSTL-18 (I and II), Differential HSTL-15 (I and II), Differential HSTL-12 (I and II), Differential HSTL-12 (I and II), Differential HSUL-12, HiSpi, SLVS, Sub-LVDS |                                 |         |         |         |          |                                 |          |          |           |          |          |                 |
| E .           | চু LVDS channels (receiver/transmitter)                   | 56/56                                                                                                                                                                                                                                                                                                                                         | 56/56                           | 60/60   | 120/120 | 120/120 | 52/52    | 84/84                           | 84/84    | 120/120  | 140/140   | 84/84    | 120/120  | 140/140         |
| xim +         | ਰੂ   Transceiver count (3.125 Gbps)                       | -                                                                                                                                                                                                                                                                                                                                             | -                               | -       | -       | -       | 3        | 6                               | 6        | 9        | 12        |          | -        | -               |
| Ž.            | F Transceiver count (6.144 Gbps) <sup>3</sup>             | -                                                                                                                                                                                                                                                                                                                                             | -                               | -       | -       | -       | _        | -                               | _        | -        | _         | 64       | 94       | 12 <sup>4</sup> |
| ocks,         | PCIe hardened IP blocks (Gen1) <sup>5</sup>               | _                                                                                                                                                                                                                                                                                                                                             | _                               | _       | _       | _       | 1        | 2                               | 2        | 2        | 2         | _        | _        | _               |
| 응             | PCIe hardened IP blocks (Gen2)                            | _                                                                                                                                                                                                                                                                                                                                             | -                               | _       | _       | -       | _        | -                               | _        | -        | -         | 2        | 2        | 2               |
|               | Hard memory controllers <sup>6</sup> (FPGA)               | 1                                                                                                                                                                                                                                                                                                                                             | 1                               | 2       | 2       | 2       | 1        | 2                               | 2        | 2        | 2         | 2        | 2        | 2               |
|               | Memory devices supported                                  | DDR3, DDR2, LPDDR2                                                                                                                                                                                                                                                                                                                            |                                 |         |         |         |          |                                 |          |          |           |          |          |                 |
| Pack          | age Options and I/O Pins: GPIO Count, High-Voltage I/O Co | unt, LVDS Pairs, and Trans                                                                                                                                                                                                                                                                                                                    | ceiver Count                    |         |         |         |          |                                 |          |          |           |          |          |                 |
|               | 1 pin                                                     |                                                                                                                                                                                                                                                                                                                                               |                                 |         |         |         |          | 129                             | 129      |          |           | 129<br>4 |          |                 |
| (11 r         | nm, 0.5 mm pitch)                                         |                                                                                                                                                                                                                                                                                                                                               |                                 |         |         |         |          | 4                               | 4        |          |           | 4        |          |                 |
| M38           | 3 pin                                                     | 223                                                                                                                                                                                                                                                                                                                                           | 223                             | 175     |         |         |          | 175                             | 175      |          |           | 175      |          |                 |
|               | mm, 0.5 mm pitch)                                         |                                                                                                                                                                                                                                                                                                                                               | •                               | -       |         |         |          | 6                               | 6        |          |           | 6        |          |                 |
|               | 4 pin<br>nm, 0.5 mm pitch)                                |                                                                                                                                                                                                                                                                                                                                               |                                 |         | 240     |         |          |                                 |          | 240<br>3 |           |          | 240<br>3 |                 |
| 1132/         | 4 pin                                                     | 176                                                                                                                                                                                                                                                                                                                                           | 176                             |         |         |         | 144      |                                 |          |          |           |          |          |                 |
| (15 r         | nm, 0.8 mm pitch                                          |                                                                                                                                                                                                                                                                                                                                               | -                               |         |         |         | 3        |                                 |          |          |           |          |          |                 |
|               | 4 pin<br>nm, 0.8 mm pitch)                                | 224                                                                                                                                                                                                                                                                                                                                           | 224                             | 224     | 240     | 240     | 208<br>3 | 224<br>6                        | 224<br>6 | 240<br>6 | 240<br>5  | 224<br>6 | 240<br>6 | 240<br>5        |
| F256<br>(17 r | 5 pin<br>nm, 1.0 mm pitch)                                | 128                                                                                                                                                                                                                                                                                                                                           | 128                             |         |         |         |          |                                 |          |          |           |          |          |                 |
| F484<br>(23 r | I pin<br>nm, 1.0 mm pitch)                                | 224                                                                                                                                                                                                                                                                                                                                           | 224                             | 240     | 240     | 224     | 208<br>3 | 240<br>6                        | 240<br>6 | 240<br>6 | 224<br>6  | 240<br>6 | 240<br>6 | 224<br>6        |
| F672<br>(27 r | ? pin<br>mm, 1.0 mm pitch                                 |                                                                                                                                                                                                                                                                                                                                               |                                 |         | 336     | 336     |          | 336<br>6                        | 336<br>6 | 336<br>9 | 336<br>9  | 336<br>6 | 336<br>9 | 336<br>9        |
| F896<br>(31 r | ō pin<br>nm, 1.0 mm pitch                                 |                                                                                                                                                                                                                                                                                                                                               |                                 |         | 480     | 480     |          |                                 |          | 480<br>9 | 480<br>12 |          | 480<br>9 | 480<br>12       |
| F115          | 52 pin<br>nm, 1.0 mm pitch                                |                                                                                                                                                                                                                                                                                                                                               |                                 |         |         |         |          |                                 |          |          | 560<br>12 |          |          | 560<br>12       |

- 1. All data is correct at the time of printing, and may be subject to change without prior notice. For the latest information, please visit www.altera.com.
- 2. The PLL count includes general-purpose fractional PLLs and transceiver fractional PLLs.
- 3. Automotive grade Cyclone V GT FPGAs include a 5 Gbps transceiver.
- Transceiver counts shown are for ≤ 5 Gbps. The 6 Gbps channel count support depends on package and channel usage. Refer to Cyclone V Device Handbook Volume 2: Transceivers for guidelines.
- 5. One PCIe hard IP block in U672 package.
- 6. Includes 16 and 32 bit error correction code ECC support.



129 Values on top indicate available user I/O pins; values at the bottom indicate the 3.125 Gbps, 5 Gbps, or 6.144 Gbps transceiver count.

Pin migration (same V<sub>cr</sub>, GND, ISP, and input pins). User I/O pins may be less than labelled for pin migration.

For FPGAs: Pin migration is only possible if you use only up to 175 GPIOs.

DEVICES: 28 nm DEVICE PORTFOLIO DEVICES: 28 nm DEVICE PORTFOLIO

## Cyclone V SoC Features

|                                                                                                                           | Product Line                                |                                                                                                                                                                                                                                                                                                              | Cyclone V      | SE SoCs <sup>1</sup> |                |               | Cyclone V     | Cyclone V ST SoCs <sup>1</sup> |               |                   |               |  |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|----------------|---------------|---------------|--------------------------------|---------------|-------------------|---------------|--|
|                                                                                                                           | Floduct Line                                | 5CSEA2                                                                                                                                                                                                                                                                                                       | 5CSEA4         | 5CSEA5               | 5CSEA6         | 5CSXC2        | 5CSXC4        | 5CSXC5                         | 5CSXC6        | 5CSTD5            | 5CSTD6        |  |
|                                                                                                                           | LEs (K)                                     | 25                                                                                                                                                                                                                                                                                                           | 40             | 85                   | 110            | 25            | 40            | 85                             | 110           | 85                | 110           |  |
| ources                                                                                                                    | ALMs                                        | 9,434                                                                                                                                                                                                                                                                                                        | 15,094         | 32,075               | 41,509         | 9,434         | 15,094        | 32,075                         | 41,509        | 32,075            | 41,509        |  |
|                                                                                                                           | Registers                                   | 37,736                                                                                                                                                                                                                                                                                                       | 60,376         | 128,300              | 166,036        | 37,736        | 60,376        | 128,300                        | 166,036       | 128,300           | 166,036       |  |
| Res                                                                                                                       | M10K memory blocks                          | 140                                                                                                                                                                                                                                                                                                          | 270            | 397                  | 557            | 140           | 270           | 397                            | 557           | 397               | 557           |  |
|                                                                                                                           | M10K memory (Kb)                            | 1,400                                                                                                                                                                                                                                                                                                        | 2,700          | 3,970                | 5,570          | 1,400         | 2,700         | 3,970                          | 5,570         | 3,970             | 5,570         |  |
|                                                                                                                           | MLAB memory (Kb)                            | 138                                                                                                                                                                                                                                                                                                          | 231            | 480                  | 621            | 138           | 231           | 480                            | 621           | 480               | 621           |  |
|                                                                                                                           | Variable-precision DSP blocks               | 36                                                                                                                                                                                                                                                                                                           | 84             | 87                   | 112            | 36            | 84            | 87                             | 112           | 87                | 112           |  |
|                                                                                                                           | 18 x 18 multipliers                         | 72                                                                                                                                                                                                                                                                                                           | 168            | 174                  | 224            | 72            | 168           | 174                            | 224           | 174               | 224           |  |
|                                                                                                                           | Processor cores (ARM Cortex-A9)             | Single or dual                                                                                                                                                                                                                                                                                               | Single or dual | Single or dual       | Single or dual | Dual          | Dual          | Dual                           | Dual          | Dual              | Dual          |  |
|                                                                                                                           | Maximum CPU clock frequency (MHz)           | 925                                                                                                                                                                                                                                                                                                          | 925            | 925                  | 925            | 925           | 925           | 925                            | 925           | 925               | 925           |  |
|                                                                                                                           | Global clock networks                       | 16                                                                                                                                                                                                                                                                                                           | 16             | 16                   | 16             | 16            | 16            | 16                             | 16            | 16                | 16            |  |
|                                                                                                                           | PLLs <sup>2</sup> (FPGA)                    | 5                                                                                                                                                                                                                                                                                                            | 5              | 6                    | 6              | 5             | 5             | 6                              | 6             | 6                 | 6             |  |
| Ires                                                                                                                      | PLLs (HPS)                                  | 3                                                                                                                                                                                                                                                                                                            | 3              | 3                    | 3              | 3             | 3             | 3                              | 3             | 3                 | 3             |  |
| Featu                                                                                                                     | I/O voltage levels supported (V)            | 1.1, 1.2, 1.5, 1.8, 2.5,3.3                                                                                                                                                                                                                                                                                  |                |                      |                |               |               |                                |               |                   |               |  |
| itectural                                                                                                                 | I/O standards supported                     | LVTTL, LVCMOS, PCI, PCI-X, LVDS, mini-LVDS, RSDS, LVPECL, SSTL-18 (1 and II), SSTL-15 (I and II), HSTL-18 (I and II), HSTL-12 (I and II), HSTL-12 (I and II), Differential SSTL-15 (I and II), Differential HSTL-15 (I and II), Differential HSTL-12 (I and II), Differential HSUL-12, HiSpi, SLVS, Sub-LVDS |                |                      |                |               |               |                                |               |                   |               |  |
| ns. and Arch                                                                                                              | LVDS channels (receiver/transmitter)        | 37/32                                                                                                                                                                                                                                                                                                        | 37/32          | 72/72                | 72/72          | 37/32         | 37/32         | 72/72                          | 72/72         | 72/72             | 72/72         |  |
|                                                                                                                           | Transceiver count (3.125 Gbps)              | -                                                                                                                                                                                                                                                                                                            | -              | -                    | -              | 6             | 6             | 9                              | 9             | -                 | -             |  |
| I/0 Pi                                                                                                                    | Transceiver count (6.144 Gbps) <sup>3</sup> | -                                                                                                                                                                                                                                                                                                            | -              | -                    | -              | -             | -             | -                              | -             | 94                | 94            |  |
| Clocks, Maximum I                                                                                                         | PCIe hardened IP blocks (Gen1) <sup>5</sup> | -                                                                                                                                                                                                                                                                                                            | -              | -                    | -              | 2             | 2             | 2                              | 2             | -                 | -             |  |
|                                                                                                                           | PCIe hardened IP blocks (Gen2)              | -                                                                                                                                                                                                                                                                                                            | -              | -                    | -              | -             | -             | -                              | -             | 2                 | 2             |  |
|                                                                                                                           | GPIOs (FPGA)                                | 145                                                                                                                                                                                                                                                                                                          | 145            | 288                  | 288            | 145           | 145           | 288                            | 288           | 288               | 288           |  |
|                                                                                                                           | GPIOs (HPS)                                 | 181                                                                                                                                                                                                                                                                                                          | 181            | 181                  | 181            | 181           | 181           | 181                            | 181           | 181               | 181           |  |
|                                                                                                                           | Hard memory controllers <sup>6</sup> (FPGA) | 1                                                                                                                                                                                                                                                                                                            | 1              | 1                    | 1              | 1             | 1             | 1                              | 1             | 1                 | 1             |  |
|                                                                                                                           | Hard memory controllers <sup>6</sup> (HPS)  | 1                                                                                                                                                                                                                                                                                                            | 1              | 1                    | 1              | 1             | 1             | 1                              | 1             | 1                 | 1             |  |
|                                                                                                                           | Memory devices supported                    | DDR3, DDR2, LPDDR2                                                                                                                                                                                                                                                                                           |                |                      |                |               |               |                                |               |                   |               |  |
| Package Options and I/O Pins: General-Purpose I/O (GPIO) Count, High-Voltage I/O Count, LVDS Pairs, and Transceiver Count |                                             |                                                                                                                                                                                                                                                                                                              |                |                      |                |               |               |                                |               |                   |               |  |
| U48<br>(19                                                                                                                | 4 pin<br>nm, 0.8 mm pitch)                  | 66, 151<br>0                                                                                                                                                                                                                                                                                                 | 66, 151<br>0   | 66, 151<br>0         | 66, 151<br>0   |               |               |                                |               |                   |               |  |
| U67<br>(23                                                                                                                | 2 pin<br>nm, 0.8 mm pitch)                  | 145, 181<br>0                                                                                                                                                                                                                                                                                                | 145, 181<br>0  | 145, 181<br>0        | 145, 181<br>0  | 145, 181<br>6 | 145, 181<br>6 | 145, 181<br>6                  | 145, 181<br>6 |                   |               |  |
|                                                                                                                           | 5 pin<br>nm, 1.0 mm pitch                   |                                                                                                                                                                                                                                                                                                              |                | 288, 181<br>0        | 288, 181<br>0  |               |               | 288, 181<br>9                  | 288, 181<br>9 | 288, 181<br>9<br> | 288, 181<br>9 |  |

- 1. All data is correct at the time of printing, and may be subject to change without prior notice. For the latest information, please visit www.altera.com.
- 2. The PLL count includes general-purpose fractional PLLs and transceiver fractional PLLs.
- 3. Automotive grade Cyclone V GT FPGAs include a 5 Gbps transceiver.
- 4. Transceiver counts shown are for ≤ 5 Gbps.

The 6 Gbps channel count support depends on package and channel usage. Refer to Cyclone V Device Handbook Volume 2: Transceivers for guidelines.

- 5. One PCIe hard IP block in U672 package.
- 6. With 16 and 32 bit ECC support.

Values on top indicate available FPGA user I/O pins and HPS I/O pins; values at the bottom indicate the 3.125 Gbps or 5 Gbps transceiver count.

Pin migration (same V<sub>cc</sub>, GND, ISP, and input pins). User I/O pins may be less than labelled for pin migration.

For SoCs: Pin migration is only possible if you use only up to 138 GPIOs.