# Clock Driver and Ready Interface for iAPX 286 Processors **PRELIMINARY**

#### DISTINCTIVE CHARACTERISTICS

- Generates system clock for iAPX 286 processors
- Uses crystal or TTL signal for frequency source Provides local READY and MULTIBUS\* READY
- synchronization
- · Generates system reset output from Schmitt Trigger input
- 18-pin package
  - Single +5 V power supply

### **GENERAL DESCRIPTION**

The 82284 is a clock generator/driver which provides clock signals for iAPX 286 processors and support components. The device contains logic to supply READY to the CPU from either asynchronous or synchronous sources. It also generates a synchronous reset signal from an asynchronous input with hysteresis.

### **BLOCK DIAGRAM**



#### **CONNECTION DIAGRAMS Top View** DIPs **PLCC** SRDY ARDY 18 Vcc SRDY ARDYEN 2 17 20 SRDYEN 3 16 <u>5</u>1 SRDYEN <u>5</u>1 18 READY 15 <u>50</u> READY <u>50</u> 17 EFI 14 NC EFI | 16 NC. F/Č 6 13 **PCLK** F/C [ **PCLK** 15 X<sub>1</sub> [ 12 RESET X 1 [ RESET x<sub>2</sub>[ 8 11 RES 10 11 12 13 GND 10 CLK GND 2 RES CD010750 CD010760 Note: Pin 1 is marked for orientation.

# LOGIC SYMBOL



# ORDERING INFORMATION

#### **Commodity Products**

AMD commodity products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Temperature Range

- b. Package Type c. Device Number
- d. Speed Option
- e. Optional Processing



| Valid Combinations |           |  |  |  |
|--------------------|-----------|--|--|--|
|                    | 82284     |  |  |  |
| P, D, N            | 82284-10  |  |  |  |
|                    | 82284B    |  |  |  |
| P, D               | 82284-10B |  |  |  |
| Unpackaged Die     | AM82284XC |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released valid combinations, and to obtain additional data on AMD's standard military grade products.

#### PIN DESCRIPTION

#### ARDY Asynchronous Ready (Input; Active LOW)

ARDY is an active-LOW input used to terminate the current bus cycle. The ARDY input is qualified by ARDYEN. Inputs to ARDY may be applied asynchronously to CLK. Setup and hold times are given to assure a guaranteed response to synchronous inputs.

# ARDYEN Asynchronous Ready Enable (Input; Active LOW)

ARDYEN is an active-LOW input which qualifies the ARDY input. ARDYEN selects ARDY as the source of READY for the current bus cycle. Inputs to ARDYEN may be applied asynchronously to CLK. Setup and hold times are given to assure a guaranteed response to synchronous inputs.

#### CLK System Clock (Output)

CLK output is used by the processor and any support devices which must be synchronized with the processor. The frequency of the CLK output is twice the processor's internal clock frequency. CLK can drive both TTL and MOS level inputs.

#### EF! External Frequency In (Input)

The EFI input drives CLK when F/C is strapped HIGH. The EFI input frequency must be twice the processor's internal clock frequency.

#### F/C Frequency/Crystal Select (Input)

 $F/\overline{C}$  is a strapping option used to select the source for the CLK output. When  $F/\overline{C}$  is strapped LOW, the internal crystal drives CLK. When  $F/\overline{C}$  is strapped HIGH, the EFI input drives the CLK output.

#### GND System Ground: 0 V

#### PCLK Peripheral Clock (Output)

PCLK is an output which provides a 50% duty cycle clock with one half the frequency of CLK. PCLK will be in phase with the processor's internal clock following the first bus cycle after the processor has been reset.

#### READY Ready (Output: Active LOW)

READY is an active-LOW output which signals the current bus cycle is to be completed. The SRDY, SRDYEN, ARDY, ARDYEN, S1, S0 and RES inputs control READY as

explained later in the READY generator section. READY is an open collector output requiring an external 910 ohm pullup resistor.

#### RES Reset In (Input; Active LOW)

RES is an active-LOW input which generates the system reset signal RESET. Signals to RES may be applied asynchronously to CLK. A Schmitt Trigger input is provided on RES, so that an RC circuit can be used to provide a time dealy. Setup and hold times are given to assure a guaranteed response to synchronous inputs.

#### RESET Reset (Output; Active HIGH)

RESET is an active-HIGH output which is derived from the RES input. RESET is used to force the system into an initial state. When RESET is active, READY will be active (LOW).

#### SO, ST Status (Input)

These inputs prepare the 82284 for a subsequent bus cycle. So and S1 synchronize PCLK to the internal processor clock and control READY. These inputs have pullup resistors to keep them HIGH if nothing is driving them. Setup and hold times must be satisfied for proper operation.

#### SRDY Synchronous Ready (Input; Active LOW)

SRDY is an active-LOW input used to terminate the current bus cycle. The SRDY input is qualified by the SRDYEN input. Setup and hold times must be satisfied for proper operation.

# SRDYEN Synchronous Ready Enable (Input; Active

SRDYEN is an active-LOW input which qualifies SRDY.
SRDYEN selects SRDY as the source for READY to the CPU for the current bus cycle. Setup and hold times must be satisfied for proper operation.

#### V<sub>CC</sub> +5-V Power Supply (Input)

### X<sub>1</sub>, X<sub>2</sub> Crystal in (input)

These are the pins to which a parallel resonant fundamental mode crystal is attached for the internal oscillator. When F/C is strapped LOW, the oscillator will drive the CLK output at the crystal frequency. The crystal frequency must be twice the processor's internal clock frequency.

#### FUNCTIONAL DESCRIPTION

#### Introduction

The 82284 generates the clock, ready, and reset signals required for iAPX 286 processors and support components. The 82284 is packaged in an 18-pin DIP and contains a crystal-controlled oscillator, MOS clock generator, peripheral clock generator, MULTIBUS-ready synchronization logic and system reset generation logic.

#### Clock Generator

The CLK output provides the basic timing control for an iAPX 286 system. CLK has output characteristics sufficient to drive MOS devices. CLK is generated by either an internal crystal oscillator or an external source as selected by the  $F/\overline{C}$  strapping option. When  $F/\overline{C}$  is LOW, the crystal oscillator drives the CLK output. When  $F/\overline{C}$  is HIGH, the EFI input drives the CLK output.

The 82284 provides a second clock output (PCLK) for peripheral devices. PCLK is CLK divided by two. PCLK has a duty cycle of 50% and TTL output drive characteristics. PCLK is normally synchronized to the internal processor clock.

After reset, the PCLK signal may be out of phase with the internal processor clock. The \$\overline{S1}\$ and \$\overline{S0}\$ signals of the first bus cycle are used to synchronize PCLK to the internal processor

clock. The phase of the PCLK output changes by extending its HIGH time beyond one system clock (see waveforms). PCLK is forced HIGH when either \$\overline{50}\$ or \$\overline{51}\$ was active (LOW) for the two previous CLK cycles. PCLK continues to oscillate when both \$\overline{50}\$ and \$\overline{51}\$ are HIGH.

Since the phase of the internal processor clock will not change except during reset, the phase of PCLK will not change except during the first bus cycle after reset.

#### Oscillator

The oscillator circuit of the 82284 is a linear Pierce oscillator which requires an external parallel resonant fundamental mode crystal. The output of the oscillator is internally buffered. The crystal frequency chosen should be twice the processor's internal clock frequency. The crystal should have a typical load capacitance of 32 pF.

 $\rm X_1$  and  $\rm X_2$  are the oscillator crystal connections. For stable operation of the oscillator, two loading capacitors are recommended, as shown in Figure 1. The sum of the board capacitance and loading capacitance should equal the values shown. It is advisable to limit stray board capacitances (not including the effect of the loading capacitors or crystal capacitance) to less than 10 pF between the  $\rm X_1$  and  $\rm X_2$  pins.  $\rm V_{CC}$  and GND pins should be decoupled as close to the 82284 as possible.

Figure 1. Recommended Crystal and READY Connections



TC004240

TABLE 1, 82284 CRYSTAL LOADING CAPACITANCE VALUES

| Crystal Frequency | C <sub>1</sub> Capacitance<br>(pin 7) | C <sub>2</sub> Capacitance (pin 8) |
|-------------------|---------------------------------------|------------------------------------|
| 1 to 8 MHz        | 60 pF                                 | 40 pF                              |
| 8 to 16 MHz       | 25 pF                                 | 15 pF                              |

Note: Capacitance values must include stray board capacitance.

#### Reset Operation

The reset logic provides the RESET output to force the system into a known, initial state. When the RES input is active (LOW), the RESET output becomes active (HIGH). RES is synchronized internally at the falling edge of CLK before generating the RESET output (see waveforms). Synchronization of the RES input introduces a one or two CLK delay before affecting the RESET output.

At power up, a system does not have a stable V<sub>CC</sub> and CLK. To prevent spurious activity, RES should be asserted until V<sub>CC</sub> and CLK stabilize at their operating values. iAPX 286 processors and support components also require their RESET inputs be HIGH a minimum of 16 CLK cycles. An RC network, as shown in Figure 2, will keep RES LOW long enough to satisfy both needs.

A Schmitt Trigger input with hysteresis on RES assures a single transition of RESET with an RC circuit on RES. The hysteresis separates the input voltage level at which the circuit output switches from HIGH to LOW from the input voltage level at which the circuit output switches from LOW to HIGH. The RES HIGH to LOW input transition voltage is lower than the RES LOW to HIGH input transition voltage. As long as the slope of the RES input voltage remains in the same direction (increasing or decreasing) around the RES input transition voltage, the RESET output will make a single transition.

#### **Ready Operation**

The 82284 accepts two ready sources for the system ready signal which terminates the current bus cycle. Either a synchronous (SRDY) or asynchronous ready (ARDY) source may be used. Each ready input has an enable (SRDYEN and ARDYEN) for selecting the type of ready source required to

terminate the current bus cycle. An address decoder would normally select one of the enable inputs.

The READY output has an open-collector driver allowing other ready circuits to be wire OR'ed with it, as shown in Figure 1. The READY signal of an iAPX 286 system requires an external 910 ohm  $\pm$  5% pull-up resistor. To force the READY signal inactive (HIGH) at the start of a bus cycle, the READY output floats when either  $\overline{\rm S1}$  or  $\overline{\rm S0}$  are sampled LOW at the falling edge of CLK. Two system clock periods are allowed for the pull-up resistor to pull the READY signal to VIH. When RESET is active, READY is forced active one CLK later (see waveforms).

Figure 3 illustrates the operation of SRDY and SRDYEN. These inputs are sampled on the falling edge of CLK when \$\overline{S1}\$ and \$\overline{S0}\$ are inactive and PCLK is HIGH. READY is forced active when both \$\overline{SRDY}\$ and \$\overline{SRDYEN}\$ are sampled as LOW.

Figure 4 shows the operation of  $\overline{ARDY}$  and  $\overline{ARDYEN}$ . These inputs are sampled by an internal synchronizer at each falling edge of CLK. The output of the synchronizer is then sampled when PCLK is HIGH. If the synchronizer resolved both the  $\overline{ARDY}$  and  $\overline{ARDYEN}$  inputs to have been LOW,  $\overline{READY}$ , becomes LOW. When both  $\overline{ARDY}$  and  $\overline{ARDYEN}$  have been resolved as active, the  $\overline{SRDY}$  and  $\overline{SRDYEN}$  inputs are ignored. Either  $\overline{ARDY}$  or  $\overline{ARDYEN}$  must be HIGH at the end of  $\overline{T_S}$  (see Figure 4).

READY remains active until either \$1 or \$0 are sampled LOW, or the ready inputs are sampled as inactive.



Figure 2. Typical RC RES Timing Circuit







Figure 4. Asynchronous Ready Operation

# ABSOLUTE MAXIMUM RATINGS

| Storage Temperature            | 65 to ±150°C |
|--------------------------------|--------------|
| Temperature Under Bias         |              |
| All Output and Supply Voltages |              |
| All Input Voltages             |              |
| Power Dissipation              |              |

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

### **OPERATING RANGES**

| Commercial (C) Devices                |    |       |    |
|---------------------------------------|----|-------|----|
| Temperature (T <sub>A</sub> )0        | to | + 70  | °C |
| Supply Voltage (V <sub>CC</sub> )+4.5 | to | + 5.5 | ٧  |

Operating ranges define those limits between which the functionality of the device is guaranteed.

# DC CHARACTERISTICS over operating range unless otherwise specified

| Parameter<br>Symbol | Parameter<br>Description        | Test Conditions           | Min. | Max. | Units |
|---------------------|---------------------------------|---------------------------|------|------|-------|
| VoH                 | RESET, PCLK Output HIGH Voltage | I <sub>OH</sub> = -1 mA   | 2.4  |      | ٧     |
| V <sub>OL</sub>     | RESET, PCLK Output LOW Voltage  | I <sub>OL</sub> = 5 mA    |      | .45  | ٧     |
| VIH                 | Input HIGH Voltage              |                           | 2.0  |      | ٧     |
| V <sub>IL</sub>     | Input LOW Voltage               |                           |      | 0.8  | ٧     |
| V <sub>C</sub>      | Input Forward Clamp Voltage     | I <sub>C</sub> = -5 mA    |      | -1.0 | V     |
| l <sub>IL</sub>     | Input LOW Current               | V <sub>F</sub> = .45 V    |      | -0.5 | mA    |
| liн                 | Input HIGH Current              | VR V C Max                |      | 50   | μΑ    |
| VIHR                | RES Input HIGH Voltage          |                           | 2.6  |      | V     |
| V <sub>HYS</sub>    | RES Input Hysteresia            |                           | 0.25 |      | V     |
| Volr                | READY Output LOW Younge         | I <sub>OL</sub> = 7 mA    |      | .45  | ٧     |
| Volc                | CLK Output LOW Voltage          | I <sub>OL</sub> = 5 mA    |      | .45  | V     |
| Voнc                | CLK Output HIGH Voltage         | I <sub>OH</sub> = -800 μA | 4.0  |      | V     |
| loc                 | Power Supply Current            |                           |      | 145  | mA    |

# CAPACITANCE (TA = +25°C, VCC = GND = 0 V, VIN = +5 V or GND)

| Parameter<br>Symbol | Parameter<br>Description   | Test Conditions        | Min. | Max. | Units |
|---------------------|----------------------------|------------------------|------|------|-------|
| Cı                  | Input Capacitance (Note 1) | f <sub>C</sub> = 1 MHz |      | 10   | pF    |

Notes: 1. This specification is provided for reference only.

### SWITCHING CHARACTERISTICS over operating range unless otherwise specified

|     | Parameter                 |                            | 8 1                 | ИНZ  | 10 1    | MHz  |       |
|-----|---------------------------|----------------------------|---------------------|------|---------|------|-------|
| No. | Description               | Test Conditions            | Min.                | Max. | Min.    | Max. | Units |
| 1   | EFI-to-CLK Delay          | At 1.5 V (Note 1)          |                     | 30   |         | 30   | ns    |
| 2   | EFI LOW Time              | At 1.5 V (Notes 1 & 7)     | 25                  |      | 25      |      | ns    |
| 3   | EFI HIGH Time             | At 1.5 V (Notes 1 & 7)     | 30                  |      | 25      |      | ns    |
| 4   | CLK Period                |                            | 62                  | 500  | 50      | 500  | ns    |
| 5   | CLK LOW Time              | At 1.0 V (Notes 1, 2, & 8) | 1                   |      | 12      |      | ns    |
| 6   | CLK HIGH Time             | At 3.6 V (Notes 1, 2, & )  | 14                  |      | 16      |      | ns    |
| 7   | CLK Rise Time             | 1.0 to 3.6 V (Nate         |                     | 10   |         | 8    | ns    |
| 8   | CLK Fall Time             | 3.6 to 100 (10de)          |                     | 10   |         | 8    | ns    |
| 9   | Status Setup Time         | (total)                    | 22                  |      | 20      |      | ns    |
| 10  | Status Hold Time          | (Note: #                   | 1                   |      | 1       |      | ns    |
| 11  | SRDY or SRDYEN Setup Jime | (Note 1)                   | 17                  |      | 15      |      | ns    |
| 12  | SRDY or SRDYEN Hore T     | (Note 1)                   | 0                   |      | 0       |      | ns    |
| 13  | ARDY or ARDYEN True       | (Notes 1 & 3)              | 0                   |      | 0       |      | ns    |
| 14  | ARDY or ARDYEN Hold Time  | (Note 1 & 3)               | 30                  |      | 30      |      | ns    |
| 15  | RES Setup Time            | (Notes 1 & 3)              | 20                  |      | 20      |      | ns    |
| 16  | RES Hold Time             | (Notes 1 & 3)              | 10                  |      | 10      |      | ns    |
| 17  | READY Inactive Delay      | At 0.8 V (Note 4)          | 5                   |      | 5       |      | ns    |
| 18  | READY Active Delay        | At 0.8 V (Note 4)          | 0                   | 24   | 0       | 24   | ns    |
| 19  | PCLK Delay                | (Note 5)                   | 0                   | 45   | 0       | 35   | ns    |
| 20  | RESET Delay               | (Note 5)                   | 5                   | 34   | 5       | 27   | ns    |
| 21  | PCLK LOW Time             | (Notes 5 & 6)              | t <sub>4</sub> - 20 |      | t4 - 20 |      | ns    |
| 22  | PCLK HIGH Time            | (Notes 5 & 6)              | t <sub>4</sub> - 20 |      | t4 - 20 |      | ns    |

- Notes: 1. CLK loading: C<sub>L</sub> = 150 pF.

  2. With the internal oscillator crystal using recommmended crystal and capacitive loading, or with the EFI input meeting specifications to and to, use a parallel-resonant, fundamental mode crystal. The recommended crystal loading for CLK frequencies of 8-16 MHz are 25 pF from pin X₁ to ground, and 15 pF from pin X₂ to ground. These recommended values are ±5 pF and include all stray capacitance. Decouple V<sub>CC</sub> and GND as close to the 82284 as possible.

  3. This is an asynchronous input. This specification is given for testing purposes only, to assure recognition at specific CLK edge.

  4. READY loading: |O<sub>L</sub> = 7 mA, C<sub>L</sub> = 150 pF. In system application, use 910 ohm ±5% pull-up resistor to meet 80286 timing requirements. For systems which operate faster than 10 MHz, care should be taken to minimize capacitive loading on READY. The user must ensure the RC time constant allows the pin to be pulled HIGH in two clock cycles.

  5. PCLK and RESET loading: C<sub>L</sub> = 75 pF. PCLK also has 750 ohm pull-up resistor.

  6. t<sub>4</sub> refers to any allowable CLK period.

  7. When driving the 82284 with EFI, provide minimum EFI HIGH and LOW times as follows:

  - 7. When driving the 82284 with EFI, provide minimum EFI HIGH and LOW times as follows:

| CLK Output Frequency        | 16-MHz CLK | 20-MHz CLK* |
|-----------------------------|------------|-------------|
| Min. Required EFI HIGH Time | 30 ns      | 25 ns       |
| Min Required EFI LOW Time   | 25 ns      | 25 ns       |

<sup>\*</sup>At CLK frequencies above 16 MHz, CLK output HIGH and LOW times are guaranteed only when using a crystal with recommended capacitive loading per Table 1, not when driving component from EFI. All features of the 82284 remain functional whether EFI or a crystal is used to drive the 82284.

<sup>8.</sup> When using a crystal (with recommended loading capacitance per Table 1) appropriate for the speed of the 80286, CLK output HIGH and LOW times are guaranteed to meet 80286 requirements.



# SWITCHING TEST WAVEFORMS



### A. EFI Drive and Measurement Points



### B. RES Drive and Measurement Points



# C. CLK Output Measurement Points



D. AC Setup, Hold and Delay Time Measurement - General

#### SWITCHING WAVEFORMS



Note: The EFI input LOW and HIGH times as shown are required to guarantee the CLK LOW and HIGH times shown.

#### CLK as a Function of EFI



- Notes: 1. This is an asynchronous input. The setup and hold times shown are required to guarantee the response shown.
  - Tie 910 ohm ±5% pull-up resistor to the READY output. This LOW-to-HIGH transition depends on the state of ARDY, ARDYEN, SRDY, and SRDYEN.

# RESET and READY Timing as a Function of RES with \$1 and \$0 HIGH



- Notes: 1. This is an asynchronous input. The setup and hold times shown are required to quarantee the response shown.
  - 2. Tie 910 ohm ±5% pull-up resistor to the READY output.

# READY and PCLK Timing with RES HIGH