





**OPA1633** 

SBOSAC7A - FEBRUARY 2023 - REVISED JULY 2023

# **OPA1633 High-Performance, Fully Differential Audio Operational Amplifier**



#### 1 Features

**Excellent sound quality** Ultra low distortion: 132 dB Low noise: 1.1 nV/√Hz

High speed:

Slew rate: 80 V/µs

Gain bandwidth product: 200 MHz

Fully differential architecture:

Balanced input and output converts singleended input to balanced differential output

Wide supply range: ±2.5 V to ±17.5 V Shutdown current: 0.77 mA ( $V_S = \pm 5 \text{ V}$ ) Temperature range: -40°C to +85°C Packages: HVSSOP-8, SOIC-8

### 2 Applications

- Professional audio mixer or control surface
- Professional microphones and wireless systems
- Professional speaker systems
- Professional audio amplifier
- Soundbar
- **Turntable**
- Professional video camera
- Guitar and other instrument amplifier
- Data acquisition (DAQ)
- Pin-compatible upgrade to the OPA1632

# 3 Description

The OPA1633 is a fully differential amplifier (FDA) designed to drive high-performance audio analog-todigital converters (ADCs) or as a predriver for class-D amplifiers.



Application Diagram

The OPA1633 delivers excellent audio quality, very low noise, a large output voltage swing, and a high current drive. The OPA1633 has an excellent gain bandwidth of 200 MHz and a very fast slew rate of 80 V/µs that helps produce exceptionally low distortion. A very low input voltage noise of 1.1 nV/√Hz further provides maximum signal-to-noise ratio and dynamic range.

The flexibility of the fully differential architecture allows for easy implementation of a single-ended to fully differential output conversion. Differential output reduces even-order harmonics and minimizes common-mode noise interference. The OPA1633 provides excellent performance when used to drive high-performance audio ADCs such as the PCM1804. A shutdown feature is included to save power when the device is not in use.

The OPA1633 is characterized to operate from -40°C to +85°C and available in an SO-8 package and a thermally enhanced, HVSSOP PowerPAD™ integrated circuit package.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|-------------|------------------------|-----------------------------|--|--|
| OPA1633     | D (SOIC, 8)            | 4.9 mm × 6 mm               |  |  |
|             | DGN (HVSSOP, 8)        | 3 mm × 4.9 mm               |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



THD + Noise vs Frequency



# **Table of Contents**

| 1 Features                           | 1    | 7.4 Device Functional Modes                         | 12                |
|--------------------------------------|------|-----------------------------------------------------|-------------------|
| 2 Applications                       | 1    | 8 Application and Implementation                    | 13                |
| 3 Description                        | 1    | 8.1 Application Information                         | 13                |
| 4 Revision History                   |      | 8.2 Typical Application                             |                   |
| 5 Pin Configuration and Functions    | 3    | 8.3 Power Supply Recommendations                    | 15                |
| 6 Specifications                     | 4    | 8.4 Layout                                          | 16                |
| 6.1 Absolute Maximum Ratings         | 4    | 9 Device and Documentation Support                  | 19                |
| 6.2 ESD Ratings                      |      | 9.1 Documentation Support                           | 19                |
| 6.3 Recommended Operating Conditions | 4    | 9.2 Receiving Notification of Documentation Updates | 31 <mark>9</mark> |
| 6.4 Thermal Information              | 4    | 9.3 Support Resources                               | 19                |
| 6.5 Electrical Characteristics       | 5    | 9.4 Trademarks                                      | 19                |
| 6.6 Typical Characteristics          | 7    | 9.5 Electrostatic Discharge Caution                 | 19                |
| 7 Detailed Description               | . 11 | 9.6 Glossary                                        | 19                |
| 7.1 Overview                         | . 11 | 10 Mechanical, Packaging, and Orderable             |                   |
| 7.2 Functional Block Diagram         | . 11 | Information                                         | 19                |
| 7.3 Feature Description              | .12  |                                                     |                   |
|                                      |      |                                                     |                   |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (February 2023) to Revision A (June 2023)

Page

• Changed data sheet status from advanced information (preview) to production data (active)......1

# **5 Pin Configuration and Functions**



Figure 5-1. D Package, 8-Pin SOIC or DGN<sup>(1)</sup> Package, 8-Pin HVSSOP (Top View)

Table 5-1. Pin Functions

| PIN    |     | TYPE(2) | DESCRIPTION                            |  |
|--------|-----|---------|----------------------------------------|--|
| NAME   | NO. | ITPE(=/ | DESCRIPTION                            |  |
| Enable | 7   | I       | Active-high enable pin                 |  |
| V+     | 3   | I/O     | Positive supply voltage pin            |  |
| V-     | 6   | I/O     | Negative supply voltage pin            |  |
| IN+    | 8   | I       | Positive input voltage pin             |  |
| IN-    | 1   | I       | Negative input voltage pin             |  |
| VOCM   | 2   | I       | Output common-mode control voltage pin |  |
| OUT+   | 4   | 0       | Positive output voltage pin            |  |
| OUT-   | 5   | 0       | Negative output voltage pin            |  |

<sup>(1)</sup> Solder the exposed DGN package thermal pad to a heat-spreading power or ground plane. This pad is electrically isolated from the die, but must be connected to a power or ground plane and not floated.

<sup>(2)</sup> I = input, O = output.



# **6 Specifications**

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                  |                                                  | MIN MAX         | UNIT |
|------------------|--------------------------------------------------|-----------------|------|
| Vs               | Supply voltage                                   | ±18.5           | V    |
|                  | Supply turn on and turn off dV/dT <sup>(3)</sup> | 1.7             | V/µs |
| VI               | Input voltage                                    | ±V <sub>S</sub> | V    |
| Io               | Output current                                   | 150             | mA   |
| I <sub>IN</sub>  | Continuous input current                         | 10              | mA   |
| V <sub>ID</sub>  | Differential input voltage                       | ±1.5            | V    |
| TJ               | Junction temperature                             | 150             | °C   |
| T <sub>A</sub>   | Ambient temperature                              | <b>-40</b> 85   | °C   |
| T <sub>stg</sub> | Storage temperature                              | <b>–</b> 65 150 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) The OPA1633 HVSSOP PowerPAD integrated circuit package incorporates a thermal pad on the underside of the chip. This thermal pad acts as a heat sink and must be connected to a thermally-dissipative plane for proper power dissipation. Failure to do so can result in exceeding the maximum junction temperature, which can permanently damage the device. See TI technical brief SLMA002 for more information about using the thermally-enhanced PowerPAD integrated circuit package.
- (3) Stay below this specification to make sure that the edge-triggered ESD absorption devices across the supply pins remain off.

#### 6.2 ESD Ratings

|  |                                            |                          |                                                                       | VALUE | UNIT |
|--|--------------------------------------------|--------------------------|-----------------------------------------------------------------------|-------|------|
|  | V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     |       | V    |
|  |                                            | Liecti Ostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                     |        | MIN | MAX   | UNIT |
|----------------|---------------------|--------|-----|-------|------|
| Vs             | Supply voltage      | Dual   | ±2  | ±17.5 | V    |
|                |                     | Single | 4   | 35    |      |
| T <sub>A</sub> | Ambient temperature |        | -40 | 85    | °C   |

#### 6.4 Thermal Information

|                       |                                              | ОР       | OPA1633      |      |  |
|-----------------------|----------------------------------------------|----------|--------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGN (HVSSOP) | UNIT |  |
|                       |                                              | 8 PINS   | 8 PINS       |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 126.3    | 57.6         | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67.3     | 76.3         | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 69.8     | 30.0         | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 19.5     | 4.0          | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 69.0     | 29.9         | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | 14.3         | °C/W |  |

(1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Submit Document Feedback



# **6.5 Electrical Characteristics**

at  $V_S$  = ±15 V,  $R_F$  = 390  $\Omega$ ,  $R_L$  = 800  $\Omega$ , and G = +1 (unless otherwise noted)

|                      | PARAMET                      | ER                                                            | TEST COND                                    | ITIONS                                        | MIN           | TYP        | MAX      | UNIT            |  |
|----------------------|------------------------------|---------------------------------------------------------------|----------------------------------------------|-----------------------------------------------|---------------|------------|----------|-----------------|--|
| OFFSET               | VOLTAGE                      |                                                               |                                              |                                               |               |            |          |                 |  |
| Vos                  | Input offset voltage         |                                                               |                                              |                                               |               | 0.2        | 2        | mV              |  |
| dV <sub>OS</sub> /dT | Offset voltage drift         |                                                               |                                              |                                               |               | ±0.6       |          | μV/°C           |  |
| PSRR                 | Power supply reject          | ion ratio                                                     |                                              |                                               |               | 13         | 100      | μV/V            |  |
| INPUT B              | IAS CURRENT                  |                                                               |                                              |                                               |               |            |          |                 |  |
| I <sub>B</sub>       | Input bias current           |                                                               |                                              |                                               |               | 6.8        | 11.5     | μΑ              |  |
| I <sub>os</sub>      | Input offset current         |                                                               |                                              |                                               |               | ±20        | ±400     | nA              |  |
| NOISE                |                              |                                                               |                                              |                                               | I             |            |          |                 |  |
| e <sub>N</sub>       | Input voltage noise          | density                                                       | f = 10 kHz                                   |                                               |               | 1.1        |          | nV/√Hz          |  |
| i <sub>N</sub>       | Input current noise          | density                                                       | f = 10 kHz                                   |                                               |               | 1.3        |          | pA/√Hz          |  |
| INPUT V              | OLTAGE                       |                                                               |                                              |                                               |               |            |          |                 |  |
| V <sub>CM</sub>      | Common-mode voltage          |                                                               |                                              |                                               | (V-) +<br>1.5 |            | (V+) - 1 |                 |  |
| CMRR                 | Common-mode rejection ratio  |                                                               |                                              |                                               | 80            | 100        |          | dB              |  |
| INPUT IN             | /PEDANCE                     |                                                               |                                              |                                               |               |            |          |                 |  |
|                      | Common-mode                  |                                                               | Measured into each in                        | put pin                                       |               | 320    1.3 |          | MΩ    pl        |  |
|                      | Input impedance Differential |                                                               | Measured into each input pin                 |                                               |               | 12    2.3  |          | kΩ    pF        |  |
| OPEN-LO              | OOP GAIN                     |                                                               |                                              |                                               |               |            |          |                 |  |
| A <sub>OL</sub>      | Open-loop gain               |                                                               |                                              |                                               | 91            | 97         |          | dB              |  |
| FREQUE               | NCY RESPONSE                 |                                                               |                                              |                                               |               |            |          |                 |  |
|                      |                              |                                                               | $G = +1$ , $R_F = 348 Ω$                     |                                               |               | 200        |          |                 |  |
| CCDW                 | Small signal                 | (V <sub>O</sub> = 100 mV <sub>PP</sub> ,<br>peaking < 0.5 dB) | $G = +2$ , $R_F = 602 Ω$                     |                                               |               | 117        |          | NAL 1-          |  |
| SSBW                 | bandwidth                    |                                                               | $G = +5$ , $R_F = 1.5$ kΩ                    | $G = +5$ , $R_F = 1.5$ kΩ                     |               | 53         |          | — MHz           |  |
|                      |                              |                                                               | G = +10, R <sub>F</sub> = 3.01 kΩ            |                                               |               | 26         |          |                 |  |
|                      | Bandwidth for 0.1-d          | B flatness                                                    | G = +1, V <sub>O</sub> = 100 mV <sub>F</sub> | G = +1, V <sub>O</sub> = 100 mV <sub>PP</sub> |               | 40         |          | MHz             |  |
|                      | Peaking at a gain of         | 1                                                             | V <sub>O</sub> = 100 mV <sub>PP</sub>        |                                               |               | 0.25       |          | dB              |  |
| LSBW                 | Large-signal bandw           | idth                                                          | $G = +2, V_O = 20 V_{PP}$                    |                                               |               | 3          |          | MHz             |  |
| SR                   | Slew rate (25% to 7          | 75%)                                                          | G = +1                                       |                                               |               | 80         |          | V/µs            |  |
|                      | Rise and fall time           |                                                               | G = +1, V <sub>O</sub> = 5-V step            |                                               |               | 62         |          | ns              |  |
|                      | Cattling times               | To 0.1%                                                       | G = +1, V <sub>O</sub> = 2-V step            |                                               |               | 30         |          |                 |  |
| t <sub>s</sub>       | Settling time                | To 0.01%                                                      | G = +1, V <sub>O</sub> = 2-V step            | 1                                             |               | 40         |          | ns              |  |
|                      |                              | Differential input/                                           | G = +1, f = 1 kHz,                           | R <sub>L</sub> = 600 Ω                        |               | 131        |          |                 |  |
| TUDAN                | Total harmonic               | output                                                        | $V_O = 3 V_{RMS}$                            | $R_L = 2 k\Omega$                             |               | 132        |          | dB              |  |
| THD+N                | distortion + noise           | Single-ended in/                                              | G = +1, f = 1 kHz,                           | R <sub>L</sub> = 600 Ω                        |               | 131        |          |                 |  |
|                      |                              | differential out                                              | $V_O = 3 V_{RMS}$                            | R <sub>L</sub> = 2 kΩ                         |               | 132        |          |                 |  |
|                      |                              | Differential input/                                           | G = +1, SMPTE/DIN,                           | R <sub>L</sub> = 600 Ω                        |               | 125        |          | - 40            |  |
| IMP                  | Intermodulation              | output                                                        | $V_0 = 2 V_{PP}$                             | R <sub>L</sub> = 2 kΩ                         |               | 125        |          |                 |  |
| IMD                  | distortion                   | Single-ended in/                                              | G = +1, SMPTE/DIN,                           | R <sub>L</sub> = 600 Ω                        |               | 125        |          | dB              |  |
|                      |                              | differential out                                              | $V_O = 2 V_{PP}$                             | $R_L = 2 k\Omega$                             |               | 125        |          |                 |  |
|                      | Headroom                     | 1                                                             | THD < 0.01%, R <sub>I</sub> = 2              |                                               |               | 40         |          | V <sub>PP</sub> |  |



# **6.5 Electrical Characteristics (continued)**

at  $V_S$  = ±15 V,  $R_F$  = 390  $\Omega$ ,  $R_L$  = 800  $\Omega$ , and G = +1 (unless otherwise noted)

|                 | PARAMETER                    | TEST CONDITIONS                                     | MIN           | TYP         | MAX           | UNIT |
|-----------------|------------------------------|-----------------------------------------------------|---------------|-------------|---------------|------|
| OUTP            | UT                           |                                                     |               |             |               |      |
| Vo              | Voltage output swing         | R <sub>L</sub> = 1 kΩ                               | (V+) -<br>1.9 |             | (V-) +<br>1.9 | V    |
| Io              | Output current               |                                                     | 65            | 85          |               | mA   |
|                 | Closed-loop output impedance | G = +1, f = 100 kHz                                 |               | 0.1         |               | Ω    |
| POWE            | R DOWN                       | ·                                                   |               |             |               |      |
|                 | Enable voltage threshold     |                                                     |               | (V-) + 1.45 | (V-) +<br>1.5 | V    |
|                 | Disable voltage threshold    |                                                     | (V-) +<br>0.8 | (V-) + 1.4  |               | V    |
|                 | Chutdourn ourrent            | $V_S = \pm 5 \text{ V}, V_{Enable} = -5 \text{ V}$  |               | 0.77        |               | m A  |
| I <sub>SD</sub> | Shutdown current             | V <sub>S</sub> = ±15 V, V <sub>Enable</sub> = −15 V |               | 1.4         |               | mA   |
|                 | Turn-on delay                | Time for I <sub>Q</sub> to reach 50%                |               | 0.12        |               | μs   |
|                 | Turn-off delay               | Time for I <sub>Q</sub> to reach 50%                |               | 0.03        |               | μs   |
| POWE            | R SUPPLY                     | ,                                                   | -             |             | '             |      |
| IQ              | Quiescent current            |                                                     |               | 11          | 13.2          | mA   |

### 6.6 Typical Characteristics





#### 6.6 Typical Characteristics (continued)



### **6.6 Typical Characteristics (continued)**



Figure 6-13. Third-Harmonic Distortion vs Output Voltage



differential input/output

Figure 6-14. Intermodulation Distortion vs Output Voltage



Figure 6-15. Intermodulation Distortion vs Output Voltage



Figure 6-16. Voltage Noise vs Frequency



Figure 6-17. Current Noise vs Frequency



Figure 6-18. Output Voltage vs Differential Load Resistance



#### 6.6 Typical Characteristics (continued)





# 7 Detailed Description

#### 7.1 Overview

The OPA1633 is a fully differential amplifier (FDA). Differential signal processing offers a number of performance advantages in high-speed analog signal processing systems, including immunity to external common-mode noise, suppression of even-order nonlinearities, and increased dynamic range. FDAs not only serve as the primary means of providing gain to a differential signal chain, but also provide a monolithic solution for converting single-ended signals into differential signals allowing for easy, high-performance processing. For more information on the basic theory of operation for FDAs, refer to the *Fully Differential Amplifiers* application note.

#### 7.2 Functional Block Diagram





#### 7.3 Feature Description

Figure 7-1 and Figure 7-2 depict the differences between the operation of the OPA1633 in two different modes. FDAs can work with a differential input or be implemented as a single-ended input and differential output.



Figure 7-1. Amplifying Differential Input Signals



Figure 7-2. Amplifying Single-Ended Input Signals

#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Function

The shutdown (enable) function of the OPA1633 is referenced to the negative supply of the operational amplifier. A valid logic low (< 0.8 V above negative supply) applied to the Enable pin (pin 7) disables the amplifier output. Voltages applied to pin 7 that are greater than 2 V above the negative supply place the amplifier output in an active state, and the device is enabled. If pin 7 is left disconnected, an internal pullup resistor enables the device. Turn-on and turn-off times are approximately 2  $\mu$ s each.

Quiescent current is reduced to approximately 0.77 mA when the amplifier is disabled. When disabled, the output stage is *not* in a high-impedance state. Thus, the shutdown function cannot be used to create a multiplexed switching function in series with multiple amplifiers.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Output Common-Mode Voltage

The output common-mode voltage pin sets the dc output voltage of the OPA1633. A voltage applied to the VOCM pin from a low-impedance source can be used to directly set the output common-mode voltage. If left floating, the VOCM pin defaults to the mid-rail voltage, defined as:

$$\frac{(\mathsf{V}+)+(\mathsf{V}-)}{2} \tag{1}$$

To minimize common-mode noise, connect a 0.1-uF bypass capacitor to the VOCM pin. Output common-mode voltage causes additional current to flow in the feedback resistor network. This current is supplied by the output stage of the amplifier; therefore, additional power dissipation is created. For commonly used feedback resistance values, this current is easily supplied by the amplifier. The additional internal power dissipation created by this current can be significant in some applications and can dictate use of the HVSSOP (DGN) PowerPAD integrated circuit package to effectively control self-heating.

#### 8.1.1.1 Resistor Matching

Resistor matching is important in FDAs to maintain good output balance. An ideal differential output signal implies the two outputs of the FDA should be exactly equal in amplitude and shifted 180° in phase. Any imbalance in amplitude or phase between the two output signals results in an undesirable common-mode signal at the output. The output balance error is a measure of how well the outputs are balanced and is defined as the ratio of the output common-mode voltage to the output differential signal.

Output Balance Error = 
$$\frac{\left(\frac{(V_{OUT+}) - (V_{OUT-})}{2}\right)}{(V_{OUT+}) - (V_{OUT-})}$$
(2)

At low frequencies, resistor mismatch is the primary contributor to output balance errors. Additionally CMRR, PSRR, and HD2 performance diminish if resistor mismatch occurs. Therefore, use 1% tolerance resistors or better to optimize performance. Table 8-1 provides the recommended resistor values to use for a particular gain.

**Table 8-1. Recommended Resistor Values** 

| GAIN (V/V) | R <sub>G</sub> (Ω) | R <sub>F</sub> (Ω) |
|------------|--------------------|--------------------|
| 1          | 390                | 390                |
| 2          | 374                | 750                |
| 5          | 402                | 2010               |
| 10         | 402                | 4020               |



# 8.2 Typical Application

Figure 8-1 shows the OPA1633 used as a differential-output driver for the PCM1804 high-performance audio ADC.



Figure 8-1. ADC Driver for Professional Audio

#### 8.2.1 Design Requirements

Table 8-2 provides example design parameters and values for the typical application design example shown in Figure 7-1.

**Table 8-2. Design Parameters** 

| DESIGN PARAMETERS  | VALUE                                                 |
|--------------------|-------------------------------------------------------|
| Supply voltage     | ±2.5 V to ±17.5 V                                     |
| Amplifier topology | Voltage feedback                                      |
| Output control     | DC-coupled with output common-mode control capability |
| Filter requirement | 500-kHz, multiple-feedback low-pass filter            |

Product Folder Links: OPA1633

Submit Document Feedback

#### 8.2.2 Detailed Design Procedure

Supply voltages of  $\pm 15$  V are commonly used for the OPA1633. The relatively low input voltage swing required by the ADC allows use of lower power-supply voltage, if desired. Power supplies as low as  $\pm 8$  V can be used in this application with excellent performance. This lower-voltage operation reduces power dissipation and heat rise. Bypass power supplies with 10- $\mu$ F tantalum capacitors in parallel with 0.1- $\mu$ F ceramic capacitors to avoid possible oscillations and instability.

The  $V_{COM}$  reference voltage output on the PCM1804 ADC provides the proper input common-mode reference voltage (2.5 V). This  $V_{COM}$  voltage is buffered with op amp by the OPA134 and drives the output common-mode voltage pin of the OPA1633. This biases the average output voltage of the OPA1633 to 2.5 V.

The signal gain of the circuit is generally set to approximately 0.25 to be compatible with commonly used audio line levels. Gain can be adjusted, if necessary, by changing the values of  $R_1$  and  $R_2$ . Keep the feedback resistor values ( $R_3$  and  $R_4$ ) relatively low, as indicated, for best noise performance.

Resistors  $R_5$ ,  $R_6$ , and  $C_3$  provide an input filter and charge glitch reservoir for the ADC. The values shown are generally satisfactory. Some adjustment of the values can help optimize performance with different ADCs.

Make sure to maintain accurate resistor matching on  $R_1/R_2$  and  $R_3/R_4$  to achieve good differential signal balance. Use 1% resistors for highest performance. When connected for single-ended inputs (inverting input grounded, see Figure 8-1), the source impedance must be low. Differential input sources must have well-balanced or low source impedance.

Choose capacitors  $C_1$ ,  $C_2$ , and  $C_3$  carefully for good distortion performance. Polystyrene, polypropylene, NPO ceramic, and mica types are generally excellent. Polyester and high-K ceramic types such as Z5U can create distortion.

#### 8.2.3 Application Curves





#### 8.3 Power Supply Recommendations

The OPA1633 device is designed to operate on power supplies ranging from  $\pm 2.5$  V to  $\pm 17.5$  V. Single power supplies ranging from 5 V to 35 V can also be used. Use a power-supply accuracy of 5%, or better. When operated on a board with high-speed digital signals, make sure to provide isolation between digital signal noise and the analog input pins. The OPA1633 is connected to power supplies through pin 3 (V+) and pin 6 (V-). Decouple each supply pin to GND as close to the device as possible with a low-inductance, surface-mount ceramic capacitor of approximately 10 nF. When vias are used to connect the bypass capacitors to a ground plane, configure the vias for minimal parasitic inductance. One method of reducing via inductance is to use multiple vias. For broadband systems, two capacitors per supply pin are advised.

To avoid undesirable signal transients, do not power on the OPA1633 device with large inputs signals present. Careful planning of system power on sequencing is especially important to avoid damage to ADC inputs when an ADC is used in the application.



#### 8.4 Layout

#### 8.4.1 Layout Guidelines

- 1. The thermal pad is electrically isolated from the silicon and all leads. Connecting the thermal pad to any potential voltage between the power-supply voltages is acceptable; however, best practice is to tie to ground because ground is generally the largest conductive plane.
- 2. Prepare the printed circuit board (PCB) with a top-side etch pattern, as shown in Figure 8-4. Use etch for the leads as well as etch for the thermal pad.
- 3. Place five holes in the area of the thermal pad. Keep these holes 13 mils (0,03302 cm) in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow.
- 4. Additional vias can be placed anywhere along the thermal plane outside of the thermal pad area. These vias help dissipate the heat generated by the OPA1633 device, and can be larger than the 13-mil diameter vias directly under the thermal pad. The vias can be larger because the vias are not in the thermal pad area to be soldered so that wicking is not a problem.
- 5. Connect all holes to the internal ground plane.
- 6. When connecting these holes to the plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This slow heat transfer makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, make sure the holes under the OPA1633 PowerPAD package connect to the internal plane with a complete connection around the entire circumference of the plated through-hole.
- 7. The top-side solder mask must leave the package pins and the thermal pad area with the five holes exposed. The bottom-side solder mask must cover the five holes of the thermal pad area. This configuration prevents solder from being pulled away from the thermal pad area during the reflow process.
- 8. Apply solder paste to the exposed thermal pad area and all of the device pins.

With these preparatory steps in place, the device is simply placed in position and runs through the solder reflow operation as any standard surface-mount component. This process results in a part that is properly installed.



Figure 8-4. PowerPAD Integrated Circuit Package PCB Etch and Via Pattern

Submit Document Feedback

#### 8.4.1.1 PowerPAD™ Integrated Circuit Package Design Considerations

The OPA1633 is available in a thermally-enhanced PowerPAD integrated circuit package. This package is constructed using a downset leadframe upon which the die is mounted (see Figure 8-5(a) and Figure 8-5(b)). This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package (see Figure 8-5(c)). Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.



Figure 8-5. Views of the Thermally-Enhanced Package

The PowerPAD integrated circuit package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat-dissipating device. Soldering the thermal pad to the PCB is always required, even with applications that have low power dissipation. The PowerPAD integrated circuit package provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB.

#### 8.4.1.2 Power Dissipation and Thermal Considerations

The OPA1633 does not have thermal shutdown protection. Make sure that the maximum junction temperature is not exceeded. Excessive junction temperature can degrade performance or cause permanent damage. For best performance and reliability, make sure that the junction temperature does not exceed 125°C.

The thermal characteristics of the device are dictated by the package and the circuit board. Maximum power dissipation for a given package can be calculated using the following formula:

$$P_{\text{DMax}} = \frac{T_{\text{Max}} - T_{\text{A}}}{\theta_{\text{IA}}} \tag{3}$$

#### where:

- P<sub>DMax</sub> is the maximum power dissipation in the amplifier (W)
- T<sub>Max</sub> is the absolute maximum junction temperature (°C)
- T<sub>A</sub> is the ambient temperature (°C)
- $\theta_{JA} = \theta_{JC} + \theta_{CA}$
- $\theta_{JC}$  is the thermal coefficient from the silicon junctions to the case (°C/W)
- $\theta_{CA}$  is the thermal coefficient from the case to ambient air (°C/W)

For systems where heat dissipation is more critical, the OPA1633 is offered in an HVSSOP-8 with PowerPAD integrated circuit package. The thermal coefficient for the HVSSOP (DGN) package is substantially improved over the traditional SO package.



#### 8.4.2 Layout Example



Figure 8-6. Representative Schematic for Example Layout



Figure 8-7. Example Layout



# 9 Device and Documentation Support

#### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Fully Differential Amplifiers application note
- Texas Instruments, TI Precision Labs Fully Differential Amplifiers video series
- Texas Instruments, Maximizing Signal Chain Distortion Performance Using High Speed Amplifiers application note
- Texas Instruments, Analog Audio Amplifier Front-End Reference Design With Improved Noise and Distortion
- Texas Instruments, Public Announcement Audio Reference Design utilizing Best in Class Boost Controller
- Texas Instruments, Motherboard/controller for the AMC1210 Reference Design
- Texas Instruments, TPA6120A2 Stereo, 9.0 to 33.0-V, Analog Input Headphone Amplifier With 128-dB Dynamic Range
- Texas Instruments, OPA2863 Dual, Low-Power, 110-MHz, 12-V, RRIO Voltage Feedback Amplifier
- Texas Instruments, OPA2834 Ultra-Low Power, 50-MHz Rail-to-Rail Out, Negative Rail In, Voltage-feedback Op Amp

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

PowerPAD™ and TI E2E™ are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

21-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C)    | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|-----------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow         |                 | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                 |                 |              |
| OPA1633DGNR           | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85       | 2USJ         |
| OPA1633DGNR.B         | Active | Production    | null (null)      | 2500   LARGE T&R      | -    | NIPDAU        | Level-2-260C-1 YEAR | See OPA1633DGNR | 2USJ         |
| OPA1633DR             | Active | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85       | O1633        |
| OPA1633DR.B           | Active | Production    | null (null)      | 2500   LARGE T&R      | -    | NIPDAU        | Level-1-260C-UNLIM  | See OPA1633DR   | O1633        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Aug-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |        | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA1633DGNR | HVSSOP | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA1633DR   | SOIC   | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Aug-2023



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| OPA1633DGNR | HVSSOP       | DGN             | 8    | 2500 | 356.0       | 356.0      | 35.0        |  |
| OPA1633DR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |  |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.
- 6. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated