## umec

#### **Design delivery form**

Doc.: Date: Issue: FTO\_Design\_Delivery I I-03-2020 01.09

#### I Purpose

The purpose of this procedure is to facilitate the transfer of design information from the customer to imec. Preferably it's provided for each design delivery, but it's not a must if only the design name changes.

# 2 General delivery details

Some items may only be applicable for MPW e.g. sub dicing

| Tape-out flavor incl. voltages: TSMC 0.18 UM CMOS MIXED SIGNAL RF GENERAL PURPOSE II 1P6M+AL SALICIDE 1.8/3.3V PDK                                                           |                            |                                                                    |                                |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------|--------------------------------|--|--|--|
| Foundry/EP reference:                                                                                                                                                        | reference: Target tape-out |                                                                    | Tape-out type: Mini@sic        |  |  |  |
| Project name: PLL-USP2020                                                                                                                                                    | File name: PLL_USP2020.gds |                                                                    | Topcell name: PLL_USP202_3.gds |  |  |  |
| File md5sum:                                                                                                                                                                 |                            | If based on past project, Foundry/EO ref.:                         |                                |  |  |  |
| PDK name: TSMC 0.18 CMOS Logic or Mixed-Signal/RF,<br>General Purpose                                                                                                        |                            | Metal scheme: IP6M_4XIU with UTM (20kA) topmetal                   |                                |  |  |  |
| Multi chip tape-out: ⊠ Yes □ No                                                                                                                                              |                            | Operation frequency: 1.28 GHz                                      |                                |  |  |  |
| Automotive project: ☐ Yes ⊠ No                                                                                                                                               |                            | Extra sub dicing required? (only MPW) $\square$ Yes $\boxtimes$ No |                                |  |  |  |
| Dummy fill at imec required? (Only EP)                                                                                                                                       | ) ⊠ Yes □No                | Split condition (skew) wafers required? ☐ Yes ☐ No                 |                                |  |  |  |
| Number of dies (only MPW):                                                                                                                                                   |                            | Number of wafers (only for dedicated mask sets):                   |                                |  |  |  |
| Technical contact email: bruno.csanches                                                                                                                                      | @usp.br                    | Administration contact: wilhelmus.noije@usp.br                     |                                |  |  |  |
| Post processing services <u>via imec at <math>3^{rd}</math> party</u> ? $\square$ Yes $\boxtimes$ No $\rightarrow$ if No, specify <u>backlapping thickness</u> for bare die: |                            |                                                                    |                                |  |  |  |
| Bumping or WLCSP $\square$ Yes $\square$ No $\square$ Thinning and/or dicing $\square$ Yes $\square$ No $\square$ Assembly/package design $\square$ Yes $\square$ N          |                            |                                                                    |                                |  |  |  |

#### 3 IP information

**Include all IP** that requires a replacement by imec or foundry and all OTP/MTP/ARM IP used in the design inside below table!

| Layout replacement required by imec e.g. SRAM, TSMC IO, std cell libraries? 🗵 Yes 🗌 No                                     |               |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--|
| If phantom/abstract/LEF views are used, imec needs to replace them. We need the full path name to identify the correct IP. |               |  |  |  |  |  |
| Full library path or memory name + delivery date:                                                                          |               |  |  |  |  |  |
| I. TSMCHOME\digital\Back_End\lef\tpa0 8nv_270a\mt\6 m\lef\tpa0 8nv_6 m.lef                                                 | Version: 270a |  |  |  |  |  |
| 2. TSMCHOME\digital\Back_End\lef\tpb018v_180a\wb\6lm\lef\tpb018v_6lm.lef                                                   | Version: 180a |  |  |  |  |  |
| 3.                                                                                                                         | Version:      |  |  |  |  |  |
| 4.                                                                                                                         | Version:      |  |  |  |  |  |
| 5.                                                                                                                         | Version:      |  |  |  |  |  |
| 6.                                                                                                                         | Version:      |  |  |  |  |  |
| LVS-ERC <b>by imec</b> is a paid service and early notification is required.                                               |               |  |  |  |  |  |
| IP name (OTP/MTP/eFlash):                                                                                                  | Version:      |  |  |  |  |  |
| IP merge required by foundry* (required for eFlash, eMemory)? $\square$ Yes $\boxtimes$ No                                 |               |  |  |  |  |  |
| * A pre-merge <b>Calibre</b> LVS-ERC setup is required to perform pre- and post-merge checks at TSMC.                      |               |  |  |  |  |  |

CONFIDENTIAL Page I of 3

**Disclaimer**: During the library replacement all cells with original TSMC cell names (including their original content) will be overwritten. Do not put any layout in TSMC cells. Do not use TSMC cell names for custom layout. Do not rename any TSMC cells, renamed cells e.g. pfiller I\_0 will not be replaced by imec. imec will only stream in the libraries communicated by the customer via this template. We do not take any responsibility for any issues caused by above remarks.

### innec

#### **Design delivery form**

Doc.: Date: Issue: FTO\_Design\_Delivery

4 Technology specific data

|                          | 6/7/12/16nm | 22/28nm | 40nm   | 55/65nm | 90/130nm | 0.18um   | 0.25/0.35um |
|--------------------------|-------------|---------|--------|---------|----------|----------|-------------|
| Max MoM voltage          |             | Select  | Select | Select  |          |          |             |
| MiM value                |             |         |        | Select  | Select   | 2fF/um2  | Select      |
| AP thickness             | Select      | Select  | Select | Select  | Select   |          |             |
| Bump type (12inch only)  | Select      | Select  | Select | Select  | Select   |          |             |
| Substrate (bumping only) | N/A         | N/A     | N/A    | N/A     | N/A      |          |             |
| Number of bumps          | N/A         | N/A     | N/A    | N/A     | N/A      |          |             |
| Polyimide*               | Select      | Select  | Select | Select  | Select   | Select   | Select      |
| SRAM cell version        | N/A         | N/A     | N/A    | N/A     | N/A      |          |             |
| SRAM total size (KB)     | N/A         | N/A     | N/A    | N/A     | N/A      | N/A      |             |
| ULL SRAM                 |             | Select  |        |         |          |          |             |
| Top metal thickness      |             |         |        |         | Select   | 20KA UTM | Select      |
| Complies to TSMCIDDQ     | Select      | Select  | Select |         |          |          |             |

<sup>\*</sup> Polyimide is a must for large chips and in case of lead free or Cu bumping.

Further wafer processing via imec e.g. thinning, dicing?  $\square$  Yes  $\square$  No

### 5 Mask, reticle field and wafer information

| This section is <u>not applicable for MPW</u> .                                                                 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Any special mask and reticle field requirements should be communicated to us before the first dry run tape-out! |  |  |  |  |
| Specific MLM layer on mask combination? $\square$ Yes $\square$ No                                              |  |  |  |  |
| Specific requirements for the reticle field layout or scribe size? $\square$ Yes $\square$ No                   |  |  |  |  |
| Lot expediting? ☐ Yes ☐ No                                                                                      |  |  |  |  |
| Hold wafers required? ☐ Yes, <insert requirements=""> ☐ No</insert>                                             |  |  |  |  |
|                                                                                                                 |  |  |  |  |

#### 6 Shipment information

By default we follow the shipment information as specified on the purchase order. Any remarks or requirements can be added in this section and be communicated through email.

### 7 Comments or special requests

This die has Analog sensitive circuits, therefore layers DMEXCL were added to avoid metal dummy fill in the circuit areas. The die will be wire bonded to a QFN40(5x5) package.

CONFIDENTIAL Page 2 of 3

# imec

#### Design delivery form

Doc.: Date: Issue: FTO\_Design\_Delivery II-03-2020 01.09

### 8 Design upload

Add a visible <u>logo</u> or pin I mark in top metal/AP.
 Add <u>version number</u> or date in design name.

2. Use our GPG key to **encrypt** the design.

gpg --import eptsmc\_2018.asc
gpg -r eptsmc@imec.be -e <file you want to encrypt>

3. **Upload** it to eptsmc FTP: <a href="ftp.imec.be">ftp.imec.be</a>

Username = eptsmc Password = DvM623 Upload location = Design\_Drop\_Folder

FTP server should be in passive and binary mode! Commands: `pass` & `bin`

4. Update file name to

Design\_delivery\_<date>\_<Europractice run> or Design\_delivery\_<date>\_<TM-number> and send to <a href="mailto:eptsmc@imec.be">eptsmc@imec.be</a> as <a href="mailto:pdf">pdf</a>.

CONFIDENTIAL Page 3 of 3