

# ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit Microcontroller

## NuMicro<sup>®</sup> Family NUC505 Series Datasheet

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing this document only for reference purposes of NuMicro microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or questions, please contact: Nuvoton Technology Corporation.

www.nuvoton.com



## **TABLE OF CONTENTS**

| 1 | GEN | IERAI | L DESCRIPTION                                 | 8    |
|---|-----|-------|-----------------------------------------------|------|
| 2 | FEA | TURE  | S                                             | 9    |
|   | 2.1 | NUC   | 505 Features                                  | 9    |
| 3 | ABB |       | ATIONS                                        |      |
|   | 3.1 | Abbr  | eviations                                     | 14   |
| 4 | PAR | TS IN | IFORMATION LIST AND PIN CONFIGURATION         | . 15 |
|   | 4.1 | Sele  | ction Guide                                   | 15   |
|   | 4   | 1.1.1 | NuMicro® NUC505 Base Series Selection Guide   |      |
|   | 4   | 1.1.2 | NuMicro® NUC505 Base Series Naming Rule       |      |
|   | 4.2 | Pin ( | Configuration                                 |      |
|   | 4   | 1.2.1 | NuMicro® NUC505DLA LQFP 48-pin                | 17   |
|   | 4   | .2.2  | NuMicro® NUC505DL13Y LQFP 48-pin              | 18   |
|   | 4   | .2.3  | NuMicro® NUC505YLA QFN 48-pin                 | 19   |
|   | 4   | 1.2.4 | NuMicro® NUC505YLA2Y QFN 48-pin               | 20   |
|   | 4   | .2.5  | NuMicro® NUC505DSA LQFP 64-pin                | 21   |
|   | 4   | .2.6  | NuMicro® NUC505DS13Y LQFP 64-pn               | 22   |
|   | 4   | .2.7  | NuMicro® NUC505YO13Y QFN 88-pin               | 23   |
|   | 4.3 | Pin [ | Description                                   | 24   |
|   | 4   | .3.1  | NuMicro® NUC505DLA LQFP 48-pin Description    | 24   |
|   | 4   | .3.2  | NuMicro® NUC505DL13Y LQFP 48-pin Description  | 28   |
|   | 4   | 1.3.3 | NuMicro® NUC505YLA QFN 48-pin Description     | 33   |
|   | 4   | 1.3.4 | NuMicro® NUC505YLA2Y QFN 48-pin Description   | 37   |
|   | 4   | .3.5  | NuMicro® NUC505DSA LQFP 64-pin Description    | 42   |
|   | 4   | .3.6  | NuMicro® NUC505DS13Y LQFP 64-pin Description  | 48   |
|   | 4   | 1.3.7 | NuMicro® NUC505YO13Y QFN 88-pin Description   | 54   |
|   | 4   | 1.3.8 | Summary GPIO Multi-function Pin Description   | 62   |
|   | 4   | 1.3.9 | GPIO Multi-function Pin Summary               | 64   |
| 5 | BLO | CK D  | IAGRAM                                        | . 68 |
|   | 5.1 | NuM   | icro <sup>®</sup> NUC505 Series Block Diagram | 68   |
| 6 | FUN | CTIO  | NAL DESCRIPTION                               | 69   |
|   | 6.1 | ARM   | <sup>®</sup> Cortex <sup>®</sup> -M4 Core     | 69   |
|   | 6.2 | Syst  | em Manager                                    | 72   |
|   |     |       |                                               |      |



|      | 6.2.1  | Overview72                               |
|------|--------|------------------------------------------|
|      | 6.2.2  | System Reset                             |
|      | 6.2.3  | System Power-on Setting                  |
|      | 6.2.4  | System Power Distribution                |
|      | 6.2.5  | System Memory Mapping                    |
|      | 6.2.6  | SRAM Memory Organization                 |
|      | 6.2.7  | AHB Bus Arbitration                      |
|      | 6.2.8  | System Timer (Systick)80                 |
|      | 6.2.9  | Nested Vectored Interrupt Control (NVIC) |
| 6.3  | Clock  | k Controller84                           |
|      | 6.3.1  | Overview                                 |
|      | 6.3.2  | Clock Diagram85                          |
|      | 6.3.3  | Clock Generator                          |
|      | 6.3.4  | Power-down Mode Clock                    |
| 6.4  | Gene   | eral Purpose I/O (GPIO)88                |
|      | 6.4.1  | Overview                                 |
|      | 6.4.2  | Features                                 |
| 6.5  | Time   | r Controller (TIMER)90                   |
|      | 6.5.1  | Overview90                               |
|      | 6.5.2  | Features90                               |
| 6.6  | PWM    | 1 Generator and Capture Timer (PWM)91    |
|      | 6.6.1  | Overview91                               |
|      | 6.6.2  | Features91                               |
| 6.7  | Wato   | hdog Timer (WDT)92                       |
|      | 6.7.1  | Overview92                               |
|      | 6.7.2  | Features92                               |
| 6.8  | Wind   | ow Watchdog Timer (WWDT)92               |
|      | 6.8.1  | Overview92                               |
|      | 6.8.2  | Features92                               |
| 6.9  | Real   | Time Clock (RTC)93                       |
|      | 6.9.1  | Overview93                               |
|      | 6.9.2  | Features93                               |
| 6.10 | UAR    | T Interface Controller (UART)94          |
|      | 6.10.1 | Overview94                               |
|      |        |                                          |



|       |       | 6.10.2             | Features                                                | 94       |
|-------|-------|--------------------|---------------------------------------------------------|----------|
|       | 6.11  | I <sup>2</sup> C S | Serial Interface Controller (Master/Slave)              | 95       |
|       |       | 6.11.1             | Overview                                                | 95       |
|       |       | 6.11.2             | Features                                                | 96       |
|       | 6.12  | . Seria            | al Peripheral Interface (SPI)                           | 97       |
|       |       | 6.12.1             | Overview                                                | 97       |
|       |       | 6.12.2             | Features                                                | 97       |
|       | 6.13  | SPI                | Memory Interface Controller (SPIM)                      | 98       |
|       |       | 6.13.1             | Overview                                                | 98       |
|       |       | 6.13.2             | Features                                                | 98       |
|       | 6.14  | I <sup>2</sup> S C | Controller with Internal Audio CODEC (I <sup>2</sup> S) | 99       |
|       |       | 6.14.1             | Overview                                                | 99       |
|       |       | 6.14.2             | Features                                                | 99       |
|       | 6.15  | USB                | 2.0 Device Controller (USBD)                            | 100      |
|       |       | 6.15.1             | Overview                                                | 100      |
|       |       | 6.15.2             | Features                                                | 100      |
|       | 6.16  | USB                | 1.1 Host Controller (USBH)                              | 101      |
|       |       | 6.16.1             | Overview                                                | 101      |
|       |       | 6.16.2             | Features                                                | 101      |
|       | 6.17  | Secu               | re-Digital Host Controller (SDHC)                       | 102      |
|       |       | 6.17.1             | Overview                                                | 102      |
|       |       | 6.17.2             | Features                                                | 102      |
|       | 6.18  | 12-b               | it Analog-to-Digital Converter (ADC)                    | 103      |
|       |       | 6.18.1             | Overview                                                | 103      |
|       |       | 6.18.2             | Features                                                | 103      |
| 7     | ELE   | ECTRI              | CAL CHARACTERISTICS                                     | 104      |
|       | 7.1   | Abso               | olute Maximum Ratings                                   | 104      |
|       | 7.2   | DC (               | Characteristics                                         | 105      |
|       | 7.3   | AC E               | Electrical Characteristics                              | 108      |
|       |       | 7.3.1              | External 12 MHz Crystal                                 | 108      |
|       |       | 7.3.2              | External 12 MHz High Speed Oscillator                   | 108      |
|       |       | 7.3.3              | Typical Crystal Application Circuits                    | 108      |
|       |       | 7.3.4              | Internal 32 kHz Low Speed Oscillator                    | 109      |
|       | 7.4   | Anal               | og Characteristics                                      | 110      |
| July. | 26, 2 | 018                | Page 4 of 130                                           | Rev.1.08 |



|    | 7.4.1   | Specifications of 12-bit SARADC            | 110 |
|----|---------|--------------------------------------------|-----|
|    | 7.4.2   | Specifications of 24-bit Delta-Sigma CODEC | 112 |
|    | 7.4.3   | Specification of LDO                       | 113 |
|    | 7.4.4   | Specification of Low Voltage Reset         | 114 |
|    | 7.4.5   | Specifications of Power-on Reset           | 114 |
|    | 7.4.6   | USB PHY Specifications                     | 116 |
|    | 7.4.7   | I <sup>2</sup> C Dynamic Characteristics   | 118 |
|    | 7.4.8   | SPI Dynamic Characteristics                | 119 |
|    | 7.4.9   | I <sup>2</sup> S Dynamic Characteristics   | 121 |
| 8  | APPLICA | ATION CIRCUIT                              | 123 |
| 9  | PACKAG  | SE DIMENSIONS                              | 124 |
|    | 9.1 LQ  | FP 48L (7x7x1.4mm footprint 2.0mm)         | 124 |
|    | 9.2 QF  | N 48 (7x7x0.8mm)                           | 125 |
|    | 9.3 LQI | FP 64L (7x7x1.4mm footprint 2.0mm)         | 126 |
|    | 9.4 QF  | N 88 (10x10x0.9mm)                         | 127 |
| 10 | REVISIO | N HISTORY                                  | 129 |



## List of Figures

| Figure 4.1-1 NuMicro® NUC505 Base Series Selection Code | 16  |
|---------------------------------------------------------|-----|
| Figure 4.2-1 NuMicro® NUC505DLA LQFP 48-pin Diagram     | 17  |
| Figure 4.2-2 NuMicro® NUC505DL13Y LQFP 48-pin Diagram   | 18  |
| Figure 4.2-3 NuMicro® NUC505YLA QFN 48-pin Diagram      | 19  |
| Figure 4.2-4 NuMicro® NUC505YLA2Y QFN 48-pin Diagram    | 20  |
| Figure 4.2-5 NuMicro® NUC505DSA LQFP 64-pin Diagram     | 21  |
| Figure 4.2-6 NuMicro® NUC505DS13Y LQFP 64-pin Diagram   | 22  |
| Figure 4.2-7 NuMicro® NUC505YO13Y QFN 88-pin Diagram    | 23  |
| Figure 5.1-1 NuMicro® NUC505 Block Diagram              | 68  |
| Figure 6.1-1 Cortex®-M4 Block Diagram                   | 69  |
| Figure 6.2-1 NuMicro® NUC505 Power Distribution Diagram | 74  |
| Figure 6.2-2 SRAM Block Diagram                         | 76  |
| Figure 6.2-3 SRAM Memory Organization                   | 77  |
| Figure 6.2-4 Vector Map Module Block                    | 78  |
| Figure 6.3-1 Clock Generator Global View Diagram        | 85  |
| Figure 6.3-2 Clock Generator Block Diagram              | 86  |
| Figure 6.3-3 Crystal Oscillator Circuit                 | 87  |
| Figure 6.4-1 I/O Pin Block Diagram                      | 88  |
| Figure 6.11-1 I <sup>2</sup> C Bus Timing               | 95  |
| Figure 7.3-1 Typical Crystal Application Circuit        | 109 |
| Figure 7.4-1 Power-up Ramp Condition                    | 115 |
| Figure 7.4-2 I <sup>2</sup> C Timing Diagram            | 118 |
| Figure 7.4-3 SPI Master Mode Timing Diagram             | 119 |
| Figure 7.4-4 SPI Slave Mode Timing Diagram              | 120 |
| Figure 7.4-5 I2S Master Mode Timing Diagram             | 122 |
| Figure 7.4-6 I <sup>2</sup> S Slave Mode Timing Diagram | 122 |



## List of Tables

| Table 3.1-1 List of Abbreviations                                     | . 14 |
|-----------------------------------------------------------------------|------|
| Table 4.1-1 NuMicro® NUC505 Base Series Selection Guide               | . 15 |
| Table 4.3-1 NUC505 GPIO Multi-function Table                          | . 67 |
| Table 6.2-1 System Power-on Setting Guide                             | . 73 |
| Table 6.2-2 Address Space Assignments for On-Chip Controllers         | . 75 |
| Table 6.2-3 AHB Bus Priority Order in Fixed Priority Mode             | . 79 |
| Table 6.2-4 Exception Model                                           | . 82 |
| Table 6.2-5 Interrupt Number Table                                    | . 83 |
| Table 6.3-1 Recommended Load Capacitance Values and Resistance Values | . 87 |



#### 1 GENERAL DESCRIPTION

The NuMicro® NUC505 series 32-bit microcontrollers are embedded with ARM® Cortex®-M4F core for consumer and industrial applications which need high computing power and rich communication interfaces.

The ARM® Cortex®-M4F core within NuMicro® NUC505 series can run up to 100 MHz and support DSP extensions and Floating Point Unit (FPU) function. The NuMicro® NUC505 series supports 128 Kbytes embedded SRAM with zero-wait state and 512 KB/ 2 Mbytes embedded SPI Flash memory, and is equipped with plenty of high performance peripheral devices, such as 24-bit Audio CODEC, USB2.0 High-speed Device, USB2.0 Full-speed Host, and other peripheral.

The NuMicro® NUC505 series is suitable for a wide range of applications such as:

- Audio and Wireless Audio Applications
- Thermal printerDid not find any incorrect format
- GPS Tracker / VTDR (Vehicle Travelling Data Recorder)
- Others high performance or data intensive computing applications

#### **Key Features:**

- Core
  - ARM<sup>®</sup> Cortex<sup>®</sup>-M4F core running up to 100 MHz (with DSP and FPU)
- Memory
  - 128 KB of SRAM with zero-wait state
  - 512 KB/ 2 MB of SPI Flash
- Security for code protection
  - 128-bit key for code protection against pirating
  - Up to 15 times programming the key
- Clock Control
  - 12 MHz crystal oscillator input
  - Up to two PLLs for system clock and Audio
- Up to 12 Communication interfaces
  - USB 2.0 HS Device interface
  - Up to two USB 2.0 FS Host interfaces
  - Up to three UARTs
  - Up to three SPIs
  - Up to two I<sup>2</sup>C interfaces (up to 1 MHz)
  - SD Host
- GPIO
  - Supports up to 25/35/52 GPIOs for QFN88/LQFP64/LQFP48 respectively
- Time
  - Supports four sets of 32-bit timers
  - Supports two watchdog timers (Independent and Window)
- RTC
  - Supports external power pin V<sub>BAT</sub>
  - 32 bytes spare registers
  - Internal 32.768 kHz RC with calibration

#### $\blacksquare$ $I^2S$

- Supports Master or Slave mode operation
- Supports PCM mode A, PCM mode B,
   I<sup>2</sup>S and MSB justified data format
- Supports DMA mode
- Audio CODEC
  - Embedded Stereo 24-bit Sigma-Delta CODEC
  - MIC/LINE-In-THDN: -80 dB, Dynamic Range SNR: 90 dB (A-Weighted)
  - Headphone Output-THDN:-60dB, Dynamic Range SNR: 93 dB (A-Weighted)
  - Sample Rate: 8 kHz to 96 kHz
- 12-bit ADC
  - Analog input voltage range: 0~ AV<sub>DD</sub>
  - Supports single 12-bit SAR ADC conversion
  - Up to 8 channels
  - Up to 1 MSPS conversion with ADC\_CH1, and up to 200 kSPS with other channels (except ADC\_CH0).
- Built-in LDO with operating voltage 3.3V
- Low Voltage Detector (LVD)
  - With 2 levels: 2.8V / 2.6V
- Low Voltage Reset (LVR)
  - Threshold voltage level: 2.4 V
- Packages
  - LQFP48, LQFP64, QFN88
  - Temperature range: -40°C~+85°C



#### 2 FEATURES

#### 2.1 NUC505 Features

#### ●Core

- ARM<sup>®</sup> Cortex<sup>®</sup>-M4F core running up to 100 MHz
- Supports DSP extension with hardware divider
- Supports IEEE 754 compliant Floating Point Unit (FPU)
- Supports Memory Protection Unit (MPU)
- One 24-bit system timer
- Supports Power-down mode by WFI and WFE instructions
- Single-cycle 32-bit hardware multiplier
- Supports programmable 16 level priorities of Nested Vectored Interrupt Controller (NVIC)
- Supports programmable mask-able interrupts
- Boots from SPI Flash Memory or USB Device

#### SRAM Memory

- 128 KB embedded SRAM with zero-wait state
- Supports byte-, half-word- and word-access

#### SPI Memory Interface Controller

- Supports external SPI Flash memory
- Supports code protection
- Supports DMA mode for code transfer from SPI Flash memory to SRAM
- Supports CPU direct read from SPI Flash memory.
- Supports standard (1-bit), dual (2-bit), and quad (4-bit) I/O transfer mode
- Supports general SPI master interface protocol

#### ●Embedded SPI Flash

- 512 KB/ 2 MB SPI Flash
- Configurable program code/data allocation
- Supports 2-wired ICP update through SWD/ICE interface
- Supports ISP update
- Supports standard (1-bit), dual (2-bit), and quad (4-bit) I/O transfer mode
- Supports 100 MHz clock for standard I/O transfer mode
- Supports 80 MHz clock for dual and quad I/O transfer mode

#### Security for code protection

- 128-bit key for code protection against pirating
- Up to 15 times programming of the key

#### Clock Control

Built-in 32.768 kHz internal low speed RC oscillator (LIRC) for RTC function,



- Watchdog timer and wake-up operation
- Supports 32.768 kHz external low speed crystal oscillator (LXT) for RTC function and low-power system operation
- Supports 12 MHz external high speed crystal oscillator (HXT) for precise timing operation
- Supports one PLL up to 240 MHz for high performance system operation. The external high speed crystal oscillator (HXT) is used as the clock source for the PLL.

#### $\bullet$ I<sup>2</sup>S

- Supports Master or Slave mode operation
- Internal PLL for frequency adjustment
- Capable of handling 8-, 16-, 24- and 32-bit word sizes
- Supports Mono and Stereo audio data
- Supports PCM mode A, PCM mode B, I<sup>2</sup>S and MSB justified data format
- Each provides two 16-word FIFO data buffers, one for transmitting and the other for receiving
- Generates interrupt requests when buffer levels cross a programmable boundary
- Supports DMA mode
- Interface with internal or external audio CODEC

#### Audio CODEC

- Embedded Stereo 24-bit Sigma-Delta CODEC output
- ADC-THDN: -80 dB, Dynamic Range SNR: 90 dB (A-Weighted)
- Headphone Output-THDN:-60dB, Dynamic Range SNR: 93 dB (A-Weighted)
- Sample Rate: 8 kHz to 96 kHz

#### ●USB 2.0 High-speed device

- 12 programmable endpoints for Control, Bulk IN/OUT, Interrupt and Isochronous transfers
- 2K-byte buffer
- Auto suspend function
- Remote wake-up capability

#### ●USB 2.0 Full-speed host

- Fully compliant with USB revision 1.1 specification
- Open Host Controller Interface (OHCI) revision 1.0 compatible
- Full-speed (12Mbps) and Low-speed (1.5Mbps) device supported
- Control, Bulk, Interrupt and Isochronous transfers supported

#### SD Host Interface

- Supports SD (Secure Digital) card and SD\_HOST interface
- Compliant with SD Memory Card Specification Version 2.0



- Supports 1 and 4-bit modes
- Supports 50 MHz to achieve 200 Mbps at 3.3V operation
- Supports DMA master

#### Timer

- Supports 4 sets of 32-bit timers with 24-bit up-timer and one 8-bit prescale counter
- Independent clock source for each timer
- Provides One-shot, periodic, toggle and continuous counting operation modes
- Supports event counting function to count the event from external pin
- Supports input capture function to capture or reset counter value

#### Watchdog Timer

- Supports multiple clock sources from LIRC (default selection), HXT and LXT
- 8 selectable time-out period from 1.6ms ~ 26.0sec (depending on clock source)
- Interrupt or reset selectable on watchdog time-out

#### Window Watchdog Timer

- Supports multiple clock sources from LIRC (default selection), HXT and LXT
- Window set by 6-bit counter with 11-bit prescale
- Interrupt or reset selectable on time-out

#### ●GPIO

- Four I/O modes
- CMOS/Schmitt trigger input selectable
- I/O pin configured as interrupt source with edge trigger setting
- Supports 5V-tolerance function (except PA.7~PA.0 and PD.4~PD.2 only support 3.3 V)
- Supports up to 52/35(34)/25(18) GPIOs for QFN88/LQFP64/LQFP48 respectively

#### ●UART

- Supports up to three UARTs UART0, UART1 and UART2
- Supports 16-byte FIFOs with programmable level trigger with UART0
- Supports 64-byte FIFOs with programmable level trigger with UART1 and UART2
- Supports auto flow control (nCTS and nRTS) with UART1 and UART2
- Supports IrDA (SIR) function
- Supports RS-485 9-bit mode and direction control
- UART1 and UART2 support LIN function
- Programmable baud-rate generator up to 1/16 system clock
- Supports nCTS and data wake-up function

#### SPI

- Supports two sets of SPI controller SPI0 and SPI1
- Supports Master or Slave mode operation



- Supports 1-bit Transfer mode
- Configurable bit length of a transfer word from 8 to 32-bit
- Provides separate 8-level depth transmit and receive FIFO buffers
- Supports MSB first or LSB first transfer sequence
- Supports the byte reorder function
- Supports Byte or Word Suspend mode
- Supports 3-wired, no slave select signal, bi-direction interface
- Supports up to 50 MHz

#### $\bullet$ I<sup>2</sup>C

- Supports up to two sets of I<sup>2</sup>C devices
- Supports Master/Slave mode
- Bidirectional data transfer between masters and slaves
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Programmable clocks allow versatile rate control
- Supports multiple address recognition (four slave address with mask option)
- Supports SMBus and PMBus
- Supports speed up to 1Mbps
- Supports multi-address Power-down wake-up function

#### ●PWM

- Four 16-bit timers
- Programmable duty control of output waveform (PWM)
- Auto reload mode or one-shot pulse mode
- Capture and compare function

#### ●RTC

- Supports external power pin RTC\_VDD33
- Supports 32.768 kHz crystal oscillation circuit
- Supports RTC counter (second, minute, hour) and calendar counter (day, month, year)
- Supports Alarm registers (second, minute, hour, day, month, year)
- Supports 32 bytes spare registers
- Wake up from Deep Power-down mode or from Power-down mode
- Supports wake up from Power-down mode by input pin



- Supports chip Power-off by register setting
- Supports Power-on time-out for low battery protection
- Analog to Digital Converter
  - Analog input voltage range: 0~ AV<sub>DD</sub>
  - Supports single 12-bit SAR ADC conversion
  - 12-bit resolution and 10-bit accuracy is guaranteed
  - Up to 1MSPS conversion with ADC\_CH1, and up to 200 kSPS with others (except ADC\_CH0).
  - Up to 8 external single-ended analog input channels
  - Supports single ADC interrupt
  - An A/D conversion can be triggered by software control
- Built-in LDO with operating voltage 3.3V
- ●Low Voltage Detector (LVD)
  - With 2 levels: 2.8V / 2.6V
- ●Low Voltage Reset (LVR)
  - Threshold voltage level: 2.4 V
- Power Management
  - Advanced power management including Deep Power-down, Power-down, Idle and Normal Operating modes
  - Normal Operating mode
    - ◆ CPU runs normally and all clocks on; the current consumption is around 46 mA (at 96 MHz CPU clock)
  - Idle mode
    - ◆ CPU clock stop, and all other clocks on
  - Power-down mode
    - All clocks stop, except LXT and LIRC, with SRAM retention; the current consumption is around 700 uA
  - Deep Power-down mode
    - All clocks stop, except LXT and LIRC, without SRAM retention; the current consumption is around 7 uA
- Operating Temperature: -40°C ~+85°C
- Packages
  - All Green package (RoHS)
  - QFN 88-pin (10mm x 10mm)
  - LQFP 64-pin (7mm x 7mm)
  - LQFP 48-pin (7mm x 7mm)
  - QFN 48-pin (7mm x 7mm)



## 3 ABBREVIATIONS

## 3.1 Abbreviations

| Acronym | Description                                      |
|---------|--------------------------------------------------|
| ADC     | Analog-to-Digital Converter                      |
| APB     | Advanced Peripheral Bus                          |
| АНВ     | Advanced High-Performance Bus                    |
| DMA     | Direct Memory Access                             |
| FIFO    | First In, First Out                              |
| FPU     | Floating Point Unit                              |
| GPIO    | General-Purpose Input/Output                     |
| HCLK    | The Clock of Advanced High-Performance Bus       |
| HXT     | 12 MHz External High Speed Crystal Oscillator    |
| ICP     | In Circuit Programming                           |
| ISP     | In System Programming                            |
| LDO     | Low Dropout Regulator                            |
| LIN     | Local Interconnect Network                       |
| LIRC    | 32.768 kHz Internal Low Speed RC Oscillator      |
| LXT     | 32.768 kHz External Low Speed Crystal Oscillator |
| LVD     | Low Voltage Detection                            |
| MPU     | Memory Protection Unit                           |
| NVIC    | Nested Vectored Interrupt Controller             |
| PCLK    | The Clock of Advanced Peripheral Bus             |
| PLL     | Phase-Locked Loop                                |
| PWM     | Pulse Width Modulation                           |
| SD      | Secure Digital                                   |
| SPI     | Serial Peripheral Interface                      |
| SPIM    | Serial Master Interface Controller               |
| SPS     | Samples per Second                               |
| TMR     | Timer Controller                                 |
| UART    | Universal Asynchronous Receiver/Transmitter      |
| USB     | Universal Serial Bus                             |
| WDT     | Watchdog Timer                                   |
| WWDT    | Window Watchdog Timer                            |

Table 3.1-1 List of Abbreviations



#### 4 PARTS INFORMATION LIST AND PIN CONFIGURATION

#### 4.1 Selection Guide

## 4.1.1 NuMicro® NUC505 Base Series Selection Guide

[1]:  $^*\sqrt{}$  marked in the table means that only NUC505DS13Y supports Headphone Out.

[2]: The packages are not pin-to-pin compatible even though they are the same packages.

LQFP64\*: 7x7mm

| ē           | (KB)              | 8         | (B)          |     | Sit)           |     | Conn    | ectivit | y    |     | Device       | Host         | it)          | CODEC <sup>[1]</sup> | MIC       | it)          |          |          | 2]                     |
|-------------|-------------------|-----------|--------------|-----|----------------|-----|---------|---------|------|-----|--------------|--------------|--------------|----------------------|-----------|--------------|----------|----------|------------------------|
| Part Number | Serial Flash (KB) | SRAM (KB) | ISP ROM (KB) | O/I | Timer (32-Bit) | l²C | SD HOST | SPI     | UART | l²S | USB 2.0 HS D | USB 2.0 FS H | PWM (16-Bit) | 24-Bit Audio CC      | DIGITAL M | ADC (12-Bit) | RTC      | ISP/ICP  | Package <sup>[2]</sup> |
| NUC505DLA   | 512               | 128       | 8            | 18  | 4              | 2   | -       | 2       | 2    | 1   | 1            | -            | -            | <b>V</b>             | 1         | 5CH          | -        | <b>√</b> | LQFP48                 |
| NUC505DL13Y | 2048              | 128       | 8            | 25  | 4              | 2   | 1       | 3       | 3    | 1   | 1            | 1            | 4            | -                    | 1         | 5CH          | <b>V</b> | <b>√</b> | LQFP48                 |
| NUC505YLA   | 512               | 128       | 8            | 18  | 4              | 2   | -       | 2       | 2    | 1   | 1            | -            | -            | <b>V</b>             | 1         | 5CH          | -        | <b>√</b> | QFN48                  |
| NUC505YLA2Y | 512               | 128       | 8            | 25  | 4              | 2   | 1       | 3       | 3    | 1   | 1            | 1            | 4            | -                    | 1         | 5CH          | <b>V</b> | <b>√</b> | QFN48                  |
| NUC505DSA   | 512               | 128       | 8            | 34  | 4              | 2   | 1       | 3       | 3    | 1   | 1            | 1            | 4            | √                    | 1         | 5CH          | -        | <b>√</b> | LQFP64*                |
| NUC505DS13Y | 2048              | 128       | 8            | 35  | 4              | 2   | 1       | 3       | 3    | 1   | 1            | 1            | 4            | √*                   | 1         | 8CH          | √        | √        | LQFP64*                |
| NUC505YO13Y | 2048              | 128       | 8            | 52  | 4              | 2   | 1       | 3       | 3    | 1   | 1            | 2            | 4            | √                    | 1         | 8CH          | <b>√</b> | <b>V</b> | QFN88                  |

Table 4.1-1 NuMicro® NUC505 Base Series Selection Guide



## 4.1.2 NuMicro® NUC505 Base Series Naming Rule



Figure 4.1-1 NuMicro® NUC505 Base Series Selection Code



### 4.2 Pin Configuration

## 4.2.1 NuMicro® NUC505DLA LQFP 48-pin



Figure 4.2-1 NuMicro® NUC505DLA LQFP 48-pin Diagram



## 4.2.2 NuMicro® NUC505DL13Y LQFP 48-pin



Figure 4.2-2 NuMicro® NUC505DL13Y LQFP 48-pin Diagram



## 4.2.3 NuMicro® NUC505YLA QFN 48-pin



Figure 4.2-3 NuMicro® NUC505YLA QFN 48-pin Diagram



## 4.2.4 NuMicro® NUC505YLA2Y QFN 48-pin



Figure 4.2-4 NuMicro® NUC505YLA2Y QFN 48-pin Diagram



## 4.2.5 NuMicro® NUC505DSA LQFP 64-pin



Figure 4.2-5 NuMicro® NUC505DSA LQFP 64-pin Diagram



## 4.2.6 NuMicro® NUC505DS13Y LQFP 64-pn



Figure 4.2-6 NuMicro® NUC505DS13Y LQFP 64-pin Diagram



## 4.2.7 NuMicro® NUC505YO13Y QFN 88-pin



Figure 4.2-7 NuMicro® NUC505YO13Y QFN 88-pin Diagram



## 4.3 Pin Description

## 4.3.1 NuMicro® NUC505DLA LQFP 48-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

PA.9 MFP5 means SYS\_GPA\_MFPH[6:4]=0x5.

| Pin No. | Pin Name            | Туре | MFP* | Description                                                                                          |
|---------|---------------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET              | I    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | 2 ICE_CLK O MFP0    |      |      | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL            | 0    | MFP2 | l <sup>2</sup> C0 clock pin.                                                                         |
| 3       | ICE_DAT             | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA            | I/O  | MFP2 | I <sup>2</sup> C0 data input/output pin.                                                             |
| 4       | PB.14               | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D+            | I/O  | MFP1 | USB host-lite 1differential signal D+.                                                               |
|         | I2C1_SCL            | 0    | MFP2 | I2C1 clock pin.                                                                                      |
| 5       | PB.15               | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D-            | I/O  | MFP1 | USB host-lite 1 differential signal D                                                                |
|         | I2C1_SDA            | I/O  | MFP2 | I2C1 data input/output pin.                                                                          |
| 6       | V <sub>DD</sub>     | Α    | MFP0 | Power supply for I/O ports, DC 3.3V.                                                                 |
| 7       | XT1_IN              | I    | MFP0 | External 12 MHz (high speed) crystal input pin.                                                      |
| 8       | XT1_OUT             | 0    | MFP0 | External 12 MHz (high speed) crystal output pin.                                                     |
| 9       | V <sub>DD12</sub>   | Α    | MFP0 | Power supply for I/O ports, DC 1.2V                                                                  |
| 10      | USB_D-              | Α    | MFP0 | USB differential signal D                                                                            |
| 11      | USB_D+              | А    | MFP0 | USB differential signal D+.                                                                          |
| 12      | AV <sub>DDUSB</sub> | А    | MFP0 | Power supply for analog USB, DC 3.3V.                                                                |
| 13      | USB_REXT            | А    | MFP0 | 12.1 K $\Omega$ used internally for USB circuitry.                                                   |



|         |             |           |      | T                                          |
|---------|-------------|-----------|------|--------------------------------------------|
| 14 PA.8 |             | I/O       | MFP0 | General purpose digital I/O pin.           |
|         | SPIM_SS     | 0         | MFP1 | SPIM slave select pin.                     |
|         | I2S_LRCLK   | I/O MFP2  |      | I <sup>2</sup> S left right channel clock. |
|         | UART1_TXD   | 0         | MFP3 | Data transmitter output pin for UART1.     |
| 15      | PA.9        | 1/0       | MFP0 | General purpose digital I/O pin.           |
|         | SPIM_CLK    | 0         | MFP1 | SPIM serial clock pin.                     |
|         | I2S_BCLK    | I/O       | MFP2 | I <sup>2</sup> S bit clock pin.            |
|         | UART1_RXD   | _         | MFP3 | Data receiver input pin for UART1.         |
|         | SYSCFG[0]   | 1         | MFP0 | System configuration setting bit 0.        |
| 16      | PA.10       | I/O       | MFP0 | General purpose digital I/O pin.           |
|         | SPIM_MOSI   | I/O       | MFP1 | SPIM MOSI (Master Out, Slave In) pin.      |
|         | I2C1_SCL    | 0         | MFP2 | I2C1 clock pin.                            |
|         | SD_CLK      | 0         | MFP4 | SD/SDH mode - clock.                       |
|         | SYSCFG[1]   | 1         | MFP0 | System configuration setting bit 1.        |
| 17      | PA.11       | I/O       | MFP0 | General purpose digital I/O pin.           |
|         | SPIM_MISO   | I/O       | MFP1 | SPIM MISO (Master In, Slave Out) pin.      |
|         | I2C1_SDA    | I/O       | MFP2 | I2C1 data input/output pin.                |
|         | SD_CMD      | I         | MFP4 | SD/SDH mode – command/response.            |
| 18      | $V_{DD}$    | Α         | MFP0 | Power supply for I/O ports, DC 3.3V.       |
| 19      | PB.0        | I/O       | MFP0 | General purpose digital I/O pin.           |
|         | I2C0_SCL    | 0         | MFP2 | I2C0 clock pin.                            |
|         | UART0_TXD O |           | MFP3 | Data transmitter output pin for UART0.     |
|         | SD_DAT2     | _DAT2 I/O |      | SD/SDH mode data line bit 2.               |
| 20      | PB.1        | I/O       | MFP0 | General purpose digital I/O pin.           |
| [       | I2C0_SDA    | I/O       | MFP2 | I2C0 data input/output pin.                |
|         | UART0_RXD   | Ι         | MFP3 | Data receiver input pin for UART0.         |
|         | SD_DAT3     | I/O       | MFP4 | SD/SDH mode data line bit 3.               |



| 21 | PB.2                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|----|-----------------------|-----|------|---------------------------------------------------|
|    | SPI0_SS               | 0   | MFP1 | SPI0 slave select pin.                            |
|    | SD_CMD                | I   | MFP4 | SD/SDH mode – command/response.                   |
| 22 | PB.3                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | SPI0_CLK              | 0   | MFP1 | SPI0 serial clock pin.                            |
|    | SD_CLK                | 0   | MFP4 | SD/SDH mode – clock.                              |
|    | SYSCFG[2]             | I   | MFP0 | System configuration setting bit 2.               |
| 23 | PB.4                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | SPI0_MOSI             | 0   | MFP1 | SPI0 MOSI (Master Out, Slave In) pin.             |
|    | SYSCFG[3]             | I   | MFP0 | System configuration setting bit 3.               |
| 24 | PB.5                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | SPI0_MISO             | I   | MFP1 | SPI0 MISO (Master In, Slave Out) pin.             |
|    | SD_nCD                | I   | MFP4 | SD/SDH mode – card detect.                        |
| 25 | USB_VBUS33            | I   | MFP0 | Detects whether USB is plug-in.                   |
| 26 | V <sub>SS</sub>       | А   | MFP0 | Ground                                            |
| 27 | AV <sub>DDHP</sub>    | А   | MFP0 | Power supply for analog CODEC headphone, DC 3.3V. |
| 28 | LHPOUT                | Α   | MFP0 | Headphone left channel output pin.                |
| 29 | RHPOUT                | Α   | MFP0 | Headphone right channel output pin.               |
| 30 | AV <sub>SSHP</sub>    | Α   | MFP0 | Ground for analog CODEC headphone.                |
| 31 | VMID                  | А   | MFP0 | Headphone reference power.                        |
| 32 | AV <sub>DDCODEC</sub> | Α   | MFP0 | Power supply for analog CODEC, DC 3.3V.           |
| 33 | MIC0_P                | А   | MFP0 | Microphone 0 positive input.                      |
| 34 | MICO_N                | А   | MFP0 | Microphone 0 negative input.                      |
| 35 | MIC_BIAS              | А   | MFP0 | CODEC left line-in channel or Microphone bias.    |
| 36 | $V_{DD12}$            | А   | MFP0 | Power supply for I/O ports, DC 1.2V               |
| 37 | PD.4                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | RLINEIN               | А   | MFP1 | CODEC right line-in channel.                      |



| AV <sub>DDADC</sub> | А                                                                                                                                 | MFP0                                                                                                                                                                                        | Power supply for analog SAR-ADC, DC 3.3V.                                                                                                                                                                                                                                                              |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AV <sub>SSADC</sub> | А                                                                                                                                 | MFP0                                                                                                                                                                                        | Ground pin for analog SAR-ADC.                                                                                                                                                                                                                                                                         |
| PA.0                | I/O                                                                                                                               | MFP0                                                                                                                                                                                        | General purpose digital I/O pin.                                                                                                                                                                                                                                                                       |
| ADC_CH0             | А                                                                                                                                 | MFP1                                                                                                                                                                                        | ADC channel 0 analog input.                                                                                                                                                                                                                                                                            |
| PA.1                | I/O                                                                                                                               | MFP0                                                                                                                                                                                        | General purpose digital I/O pin.                                                                                                                                                                                                                                                                       |
| ADC_CH1             | А                                                                                                                                 | MFP1                                                                                                                                                                                        | ADC channel 1 analog input.                                                                                                                                                                                                                                                                            |
| PA.2                | I/O                                                                                                                               | MFP0                                                                                                                                                                                        | General purpose digital I/O pin.                                                                                                                                                                                                                                                                       |
| ADC_CH2             | А                                                                                                                                 | MFP1                                                                                                                                                                                        | ADC channel 2 analog input.                                                                                                                                                                                                                                                                            |
| I2S_MCLK            | 0                                                                                                                                 | MFP2                                                                                                                                                                                        | I <sup>2</sup> S master clock output pin.                                                                                                                                                                                                                                                              |
| PA.3                | I/O                                                                                                                               | MFP0                                                                                                                                                                                        | General purpose digital I/O pin.                                                                                                                                                                                                                                                                       |
| ADC_CH3             | А                                                                                                                                 | MFP1                                                                                                                                                                                        | ADC channel 3 analog input.                                                                                                                                                                                                                                                                            |
| I2S_DI I MI         |                                                                                                                                   | MFP2                                                                                                                                                                                        | I <sup>2</sup> S data input.                                                                                                                                                                                                                                                                           |
| PA.4                | I/O                                                                                                                               | MFP0                                                                                                                                                                                        | General purpose digital I/O pin.                                                                                                                                                                                                                                                                       |
| ADC_CH4             | А                                                                                                                                 | MFP1                                                                                                                                                                                        | ADC channel 4 analog input.                                                                                                                                                                                                                                                                            |
| 12S_DO              | 0                                                                                                                                 | MFP2                                                                                                                                                                                        | I <sup>2</sup> S data output.                                                                                                                                                                                                                                                                          |
| $V_{DD12}$          | А                                                                                                                                 | MFP0                                                                                                                                                                                        | Power supply for I/O ports, DC 1.2V                                                                                                                                                                                                                                                                    |
| $V_{DD}$            | А                                                                                                                                 | MFP0                                                                                                                                                                                        | Power supply, DC 3.3V.                                                                                                                                                                                                                                                                                 |
| LDO_CAP             | А                                                                                                                                 | MFP0                                                                                                                                                                                        | LDO output pin.                                                                                                                                                                                                                                                                                        |
| Vss                 | А                                                                                                                                 | MFP0                                                                                                                                                                                        | Ground.                                                                                                                                                                                                                                                                                                |
|                     | AVssadc  PA.0  ADC_CH0  PA.1  ADC_CH1  PA.2  ADC_CH2  I2S_MCLK  PA.3  ADC_CH3  I2S_DI  PA.4  ADC_CH4  I2S_DO  VDD12  VDD  LDO_CAP | AV <sub>SSADC</sub> A  PA.0  I/O  ADC_CH0  A  PA.1  I/O  ADC_CH1  A  PA.2  I/O  ADC_CH2  A  I2S_MCLK  O  PA.3  I/O  ADC_CH3  A  I2S_DI  I  PA.4  I2S_DO  O  V <sub>DD12</sub> A  LDO_CAP  A | AV <sub>SSADC</sub> A MFP0  PA.0 I/O MFP0  ADC_CH0 A MFP1  PA.1 I/O MFP0  ADC_CH1 A MFP1  PA.2 I/O MFP0  ADC_CH2 A MFP1  I2S_MCLK O MFP2  PA.3 I/O MFP0  ADC_CH3 A MFP1  I2S_DI I MFP2  PA.4 I/O MFP0  ADC_CH4 A MFP1  I2S_DO O MFP2  V <sub>DD12</sub> A MFP0  V <sub>DD</sub> A MFP0  LDO_CAP A MFP0 |



## 4.3.2 NuMicro® NUC505DL13Y LQFP 48-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

PA.9 MFP5 means SYS\_GPA\_MFPH[6:4]=0x5.

| Pin No. | Pin Name            | Туре | MFP* | Description                                                                                          |
|---------|---------------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET              | I    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | ICE_CLK             | 0    | MFP0 | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL            | 0    | MFP2 | I <sup>2</sup> C0 clock pin.                                                                         |
| 3       | ICE_DAT             | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA            | I/O  | MFP2 | I <sup>2</sup> C0 data input/output pin.                                                             |
| 4       | PB.13               | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SPI1_MISO           | I    | MFP1 | SPI1 MISO (Master In, Slave Out) pin.                                                                |
|         | USBH1_D-            | I/O  | MFP2 | USB host-lite 1 differential signal D                                                                |
|         | UART2_nRTS          | 0    | MFP3 | Request to Send output pin for UART2.                                                                |
|         | PWM_CH3             | I/O  | MFP4 | PWM channel3 output/capture input.                                                                   |
| 5       | $V_{DD}$            | А    | MFP0 | Power supply for I/O ports, DC 3.3V.                                                                 |
| 6       | V <sub>SS</sub>     | А    | MFP0 | Ground.                                                                                              |
| 7       | XT1_IN              | I    | MFP0 | External 12 MHz (high speed) crystal input pin.                                                      |
| 8       | XT1_OUT             | 0    | MFP0 | External 12 MHz (high speed) crystal output pin.                                                     |
| 9       | V <sub>DD12</sub>   | А    | MFP0 | Power supply for I/O ports, DC 1.2V                                                                  |
| 10      | USB_D-              | А    | MFP0 | USB differential signal D                                                                            |
| 11      | USB_D+              | А    | MFP0 | USB differential signal D+.                                                                          |
| 12      | AV <sub>DDUSB</sub> | А    | MFP0 | Power supply for analog USB, DC 3.3V.                                                                |
| 13      | USB_REXT            | А    | MFP0 | 12.1 K $\Omega$ used internally for USB circuitry.                                                   |
| 14      | $V_{BAT}$           | А    | MFP0 | Power supply by batteries for RTC, DC 3.3V.                                                          |



| 15 R | RTC_RPWR        | 0   | MFP0 | Enable external power control source when active high. |
|------|-----------------|-----|------|--------------------------------------------------------|
| 16 R | RTC_nRWAKE      | I   | MFP0 | System power enable trigger when active low.           |
| 17 P | A.8             | I/O | MFP0 | General purpose digital I/O pin.                       |
| s    | SPIM_SS         | 0   | MFP1 | SPIM slave select pin.                                 |
| 12   | 2S_LRCLK        | I/O | MFP2 | I <sup>2</sup> S left right channel clock.             |
| U    | JART1_TXD       | 0   | MFP3 | Data transmitter output pin for UART1.                 |
| 18 P | A.9             | I/O | MFP0 | General purpose digital I/O pin.                       |
| s    | SPIM_CLK        | 0   | MFP1 | SPIM serial clock pin.                                 |
| 12   | 2S_BCLK         | I/O | MFP2 | I <sup>2</sup> S bit clock pin.                        |
| U    | JART1_RXD       | 1   | MFP3 | Data receiver input pin for UART1.                     |
| s    | SYSCFG[0]       | 1   | MFP0 | System configuration setting bit 0.                    |
| 19 P | PA.10           | I/O | MFP0 | General purpose digital I/O pin.                       |
| s    | SPIM_MOSI       | I/O | MFP1 | SPIM MOSI (Master Out, Slave In) pin.                  |
| 12   | 2C1_SCL         | 0   | MFP2 | I2C1 clock pin.                                        |
| s    | D_CLK           | 0   | MFP4 | SD/SDH mode - clock.                                   |
| s    | SYSCFG[1]       | I   | MFP0 | System configuration setting bit 1.                    |
| 20 P | PA.11           | I/O | MFP0 | General purpose digital I/O pin.                       |
| s    | SPIM_MISO       | I/O | MFP1 | SPIM MISO (Master In, Slave Out) pin.                  |
| 12   | 2C1_SDA         | I/O | MFP2 | I2C1 data input/output pin.                            |
| s    | D_CMD           | Ι   | MFP4 | SD/SDH mode – command/response.                        |
| 21 V | <sup>'</sup> DD | А   | MFP0 | Power supply for I/O ports, DC 3.3V.                   |
| 22 P | PB.0            | I/O | MFP0 | General purpose digital I/O pin.                       |
| 12   | 2C0_SCL         | 0   | MFP2 | I2C0 clock pin.                                        |
| U    | JART0_TXD       | 0   | MFP3 | Data transmitter output pin for UART0.                 |
| s    | D_DAT2          | I/O | MFP4 | SD/SDH mode data line bit 2.                           |
| 23 P | PB.1            | I/O | MFP0 | General purpose digital I/O pin.                       |
| 12   | 2C0_SDA         | I/O | MFP2 | I2C0 data input/output pin.                            |



|    | UART0_RXD   | I   | MFP3 | Data receiver input pin for UART0.                       |
|----|-------------|-----|------|----------------------------------------------------------|
|    | SD_DAT3     | I/O | MFP4 | SD/SDH mode data line bit 3.                             |
| 24 | PB.2        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_SS     | 0   | MFP1 | SPI0 slave select pin.                                   |
|    | SD_CMD      | I   | MFP4 | SD/SDH mode – command/response.                          |
| 25 | PB.3        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_CLK    | 0   | MFP1 | SPI0 serial clock pin.                                   |
|    | SD_CLK      | 0   | MFP4 | SD/SDH mode – clock.                                     |
|    | SYSCFG[2]   | I   | MFP0 | System configuration setting bit 2.                      |
| 26 | PB.4        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_MOSI   | 0   | MFP1 | SPI0 MOSI (Master Out, Slave In) pin.                    |
|    | SYSCFG[3]   | 1   | MFP0 | System configuration setting bit 3.                      |
| 27 | PB.5        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_MISO   | _   | MFP1 | SPI0 MISO (Master In, Slave Out) pin.                    |
|    | SD_nCD      | I   | MFP4 | SD/SDH mode – card detect.                               |
| 28 | PB.6        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | UART1_TXD   | 0   | MFP3 | Data transmitter output pin for UART1.                   |
|    | SD_DAT0     | I/O | MFP4 | SD/SDH mode data line bit 0.                             |
| 29 | PB.7        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | UART1_RXD   | I   | MFP3 | Data receiver input pin for UART1.                       |
|    | SD_DAT1     | I/O | MFP4 | SD/SDH mode data line bit 1.                             |
| 30 | USB_VBUS33  | I   | MFP0 | Detects whether USB is plug-in.                          |
| 31 | PB.8        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | USBH_PWEN   | 0   | MFP1 | USB host mode to control an external overcurrent source. |
|    | TM1_CNT_OUT | I/O | MFP2 | Timer1 event counter input/toggle output.                |
|    | UART1_nCTS  | I   | MFP3 | Clear to Send input pin for UART1.                       |
|    | SD_DAT2     | I/O | MFP4 | SD/SDH mode data line bit 2.                             |



|    |                     |     | 1    | T                                         |
|----|---------------------|-----|------|-------------------------------------------|
| 32 | PB.9                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | USBH_OVD            | I   | MFP1 | USB host bus power over voltage detector. |
|    | TM1_EXT             | I   | MFP2 | Timer1 external capture input.            |
|    | UART1_nRTS          | 0   | MFP3 | Request to Send output pin for UART1.     |
|    | SD_DAT3             | I/O | MFP4 | SD/SDH mode data line bit 3.              |
| 33 | V <sub>SS</sub>     | А   | MFP0 | Ground                                    |
| 34 | AV <sub>DDADC</sub> | А   | MFP0 | Power supply for analog SAR-ADC, DC 3.3V. |
| 35 | AV <sub>SSADC</sub> | А   | MFP0 | Ground pin for analog SAR-ADC.            |
| 36 | PA.0                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH0             | Α   | MFP1 | ADC channel 0 analog input.               |
| 37 | PA.1                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH1             | А   | MFP1 | ADC channel 1 analog input.               |
| 38 | PA.2                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH2             | Α   | MFP1 | ADC channel 2 analog input.               |
|    | I2S_MCLK            | 0   | MFP2 | I <sup>2</sup> S master clock output pin. |
| 39 | PA.3                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH3             | Α   | MFP1 | ADC channel 3 analog input.               |
|    | I2S_DI              | I   | MFP2 | I <sup>2</sup> S data input.              |
| 40 | PA.4                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH4             | Α   | MFP1 | ADC channel 4 analog input.               |
|    | 12S_DO              | 0   | MFP2 | I <sup>2</sup> S data output.             |
| 41 | V <sub>DD12</sub>   | Α   | MFP0 | Power supply for I/O ports, DC 1.2V       |
| 42 | PB.10               | I/O | MFP0 | General purpose digital I/O pin.          |
|    | SPI1_SS             | 0   | MFP1 | SPI1 slave select pin.                    |
|    | I2C1_SCL            | 0   | MFP2 | I2C1 clock pin.                           |
|    | UART2_TXD           | 0   | MFP3 | Data transmitter output pin for UART2.    |
|    | PWM_CH0             | I/O | MFP4 | PWM channel0 output/capture input.        |



|    |                 | I   |      |                                        |
|----|-----------------|-----|------|----------------------------------------|
| 43 | PB.11           | I/O | MFP0 | General purpose digital I/O pin.       |
|    | SPI1_CLK        | 0   | MFP1 | SPI1 serial clock pin.                 |
|    | I2C1_SDA        | I/O | MFP2 | I2C1 data input/output pin.            |
|    | UART2_RXD       | I   | MFP3 | Data receiver input pin for UART2.     |
|    | PWM_CH1         | I/O | MFP4 | PWM channel1 output/capture input.     |
| 44 | PB.12           | I/O | MFP0 | General purpose digital I/O pin.       |
|    | SPI1_MOSI       | 0   | MFP1 | SPI1 MOSI (Master Out, Slave In) pin.  |
|    | USBH1_D+        | I/O | MFP2 | USB host-lite 1 differential signal D+ |
|    | UART2_nCTS      | I   | MFP3 | Clear to send input pin for UART2.     |
|    | PWM_CH2         | I/O | MFP4 | PWM channel2 output/capture input.     |
| 45 | $V_{DD}$        | Α   | MFP0 | Power supply for I/O ports, DC 3.3V.   |
| 46 | $V_{DD}$        | Α   | MFP0 | Power supply, DC 3.3V.                 |
| 47 | LDO_CAP         | Α   | MFP0 | LDO output pin.                        |
| 48 | V <sub>SS</sub> | Α   | MFP0 | Ground.                                |



## 4.3.3 NuMicro® NUC505YLA QFN 48-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

PA.9 MFP5 means SYS\_GPA\_MFPH[6:4]=0x5.

| Pin No. | Pin Name            | Туре | MFP* | Description                                                                                          |
|---------|---------------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET              | Í    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | ICE_CLK             | 0    | MFP0 | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL            | 0    | MFP2 | I <sup>2</sup> C0 clock pin.                                                                         |
| 3       | ICE_DAT             | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA            | I/O  | MFP2 | I <sup>2</sup> C0 data input/output pin.                                                             |
| 4       | PB.14               | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D+            | I/O  | MFP1 | USB host-lite 1differential signal D+.                                                               |
|         | I2C1_SCL            | 0    | MFP2 | I2C1 clock pin.                                                                                      |
| 5       | PB.15               | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D-            | I/O  | MFP1 | USB host-lite 1 differential signal D                                                                |
|         | I2C1_SDA            | I/O  | MFP2 | I2C1 data input/output pin.                                                                          |
| 6       | $V_{DD}$            | А    | MFP0 | Power supply for I/O ports, DC 3.3V.                                                                 |
| 7       | XT1_IN              | 1    | MFP0 | External 12 MHz (high speed) crystal input pin.                                                      |
| 8       | XT1_OUT             | 0    | MFP0 | External 12 MHz (high speed) crystal output pin.                                                     |
| 9       | V <sub>DD12</sub>   | А    | MFP0 | Power supply for I/O ports, DC 1.2V                                                                  |
| 10      | USB_D-              | А    | MFP0 | USB differential signal D                                                                            |
| 11      | USB_D+              | А    | MFP0 | USB differential signal D+.                                                                          |
| 12      | AV <sub>DDUSB</sub> | А    | MFP0 | Power supply for analog USB, DC 3.3V.                                                                |
| 13      | USB_REXT            | А    | MFP0 | 12.1 KΩ used internally for USB circuitry.                                                           |
| 14      | PA.8                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |



|    | SPIM_SS   | 0   | MFP1 | SPIM slave select pin.                     |
|----|-----------|-----|------|--------------------------------------------|
|    | I2S_LRCLK | I/O | MFP2 | I <sup>2</sup> S left right channel clock. |
|    | UART1_TXD | 0   | MFP3 | Data transmitter output pin for UART1.     |
| 15 | PA.9      | I/O | MFP0 | General purpose digital I/O pin.           |
|    | SPIM_CLK  | 0   | MFP1 | SPIM serial clock pin.                     |
|    | I2S_BCLK  | I/O | MFP2 | I <sup>2</sup> S bit clock pin.            |
|    | UART1_RXD | I   | MFP3 | Data receiver input pin for UART1.         |
|    | SYSCFG[0] | I   | MFP0 | System configuration setting bit 0.        |
| 16 | PA.10     | I/O | MFP0 | General purpose digital I/O pin.           |
|    | SPIM_MOSI | I/O | MFP1 | SPIM MOSI (Master Out, Slave In) pin.      |
|    | I2C1_SCL  | 0   | MFP2 | I2C1 clock pin.                            |
|    | SD_CLK    | 0   | MFP4 | SD/SDH mode - clock.                       |
|    | SYSCFG[1] | I   | MFP0 | System configuration setting bit 1.        |
| 17 | PA.11     | I/O | MFP0 | General purpose digital I/O pin.           |
|    | SPIM_MISO | I/O | MFP1 | SPIM MISO (Master In, Slave Out) pin.      |
|    | I2C1_SDA  | I/O | MFP2 | I2C1 data input/output pin.                |
|    | SD_CMD    | I   | MFP4 | SD/SDH mode – command/response.            |
| 18 | $V_{DD}$  | Α   | MFP0 | Power supply for I/O ports, DC 3.3V.       |
| 19 | PB.0      | I/O | MFP0 | General purpose digital I/O pin.           |
|    | I2C0_SCL  | 0   | MFP2 | I2C0 clock pin.                            |
|    | UART0_TXD | 0   | MFP3 | Data transmitter output pin for UART0.     |
|    | SD_DAT2   | I/O | MFP4 | SD/SDH mode data line bit 2.               |
| 20 | PB.1      | I/O | MFP0 | General purpose digital I/O pin.           |
|    | I2C0_SDA  | I/O | MFP2 | I2C0 data input/output pin.                |
|    | UART0_RXD | I   | MFP3 | Data receiver input pin for UART0.         |
|    | SD_DAT3   | I/O | MFP4 | SD/SDH mode data line bit 3.               |
| 21 | PB.2      | I/O | MFP0 | General purpose digital I/O pin.           |



|    |                       | I   | 1    |                                                   |
|----|-----------------------|-----|------|---------------------------------------------------|
|    | SPI0_SS               | 0   | MFP1 | SPI0 slave select pin.                            |
|    | SD_CMD                | I   | MFP4 | SD/SDH mode – command/response.                   |
| 22 | PB.3                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | SPI0_CLK              | 0   | MFP1 | SPI0 serial clock pin.                            |
|    | SD_CLK                | 0   | MFP4 | SD/SDH mode – clock.                              |
|    | SYSCFG[2]             | I   | MFP0 | System configuration setting bit 2.               |
| 23 | PB.4                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | SPI0_MOSI             | 0   | MFP1 | SPI0 MOSI (Master Out, Slave In) pin.             |
|    | SYSCFG[3]             | I   | MFP0 | System configuration setting bit 3.               |
| 24 | PB.5                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | SPI0_MISO             | I   | MFP1 | SPI0 MISO (Master In, Slave Out) pin.             |
|    | SD_nCD                | I   | MFP4 | SD/SDH mode – card detect.                        |
| 25 | USB_VBUS33            | I   | MFP0 | Detects whether USB is plug-in.                   |
| 26 | V <sub>SS</sub>       | Α   | MFP0 | Ground                                            |
| 27 | $AV_{DDHP}$           | Α   | MFP0 | Power supply for analog CODEC headphone, DC 3.3V. |
| 28 | LHPOUT                | Α   | MFP0 | Headphone left channel output pin.                |
| 29 | RHPOUT                | Α   | MFP0 | Headphone right channel output pin.               |
| 30 | AV <sub>SSHP</sub>    | Α   | MFP0 | Ground for analog CODEC headphone.                |
| 31 | VMID                  | Α   | MFP0 | Headphone reference power.                        |
| 32 | AV <sub>DDCODEC</sub> | Α   | MFP0 | Power supply for analog CODEC, DC 3.3V.           |
| 33 | MIC0_P                | Α   | MFP0 | Microphone 0 positive input.                      |
| 34 | MICO_N                | Α   | MFP0 | Microphone 0 negative input.                      |
| 35 | MIC_BIAS              | Α   | MFP0 | CODEC left line-in channel or Microphone bias.    |
| 36 | $V_{DD12}$            | Α   | MFP0 | Power supply for I/O ports, DC 1.2V               |
| 37 | PD.4                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | RLINEIN               | Α   | MFP1 | CODEC right line-in channel.                      |
| 38 | AV <sub>DDADC</sub>   | Α   | MFP0 | Power supply for analog SAR-ADC, DC 3.3V.         |
|    |                       |     |      |                                                   |



| 39 | AV <sub>SSADC</sub> | А   | MFP0 | Ground pin for analog SAR-ADC.            |
|----|---------------------|-----|------|-------------------------------------------|
| 40 | PA.0                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH0             | Α   | MFP1 | ADC channel 0 analog input.               |
| 41 | PA.1                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH1             | А   | MFP1 | ADC channel 1 analog input.               |
| 42 | PA.2                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH2             | Α   | MFP1 | ADC channel 2 analog input.               |
|    | I2S_MCLK            | 0   | MFP2 | I <sup>2</sup> S master clock output pin. |
| 43 | PA.3                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH3             | Α   | MFP1 | ADC channel 3 analog input.               |
|    | 12S_DI              | I   | MFP2 | I <sup>2</sup> S data input.              |
| 44 | PA.4                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH4             | А   | MFP1 | ADC channel 4 analog input.               |
|    | 12S_DO              | 0   | MFP2 | I <sup>2</sup> S data output.             |
| 45 | V <sub>DD12</sub>   | А   | MFP0 | Power supply for I/O ports, DC 1.2V       |
| 46 | V <sub>DD</sub>     | А   | MFP0 | Power supply, DC 3.3V.                    |
| 47 | LDO_CAP             | А   | MFP0 | LDO output pin.                           |
| 48 | V <sub>SS</sub>     | А   | MFP0 | Ground.                                   |
|    |                     |     |      |                                           |

Note: The thermal pad (EPD) on the bottom of QFN package should be connected to GND.



## 4.3.4 NuMicro® NUC505YLA2Y QFN 48-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

| Pin No. | Pin Name            | Туре | MFP* | Description                                                                                          |
|---------|---------------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET              | I    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | ICE_CLK             | 0    | MFP0 | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL            | 0    | MFP2 | I <sup>2</sup> C0 clock pin.                                                                         |
| 3       | ICE_DAT             | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1                | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA            | I/O  | MFP2 | I <sup>2</sup> C0 data input/output pin.                                                             |
| 4       | PB.13               | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SPI1_MISO           | I    | MFP1 | SPI1 MISO (Master In, Slave Out) pin.                                                                |
|         | USBH1_D-            | I/O  | MFP2 | USB host-lite 1 differential signal D                                                                |
|         | UART2_nRTS          | 0    | MFP3 | Request to Send output pin for UART2.                                                                |
|         | PWM_CH3             | I/O  | MFP4 | PWM channel3 output/capture input.                                                                   |
| 5       | V <sub>DD</sub>     | А    | MFP0 | Power supply for I/O ports, DC 3.3V.                                                                 |
| 6       | V <sub>SS</sub>     | А    | MFP0 | Ground.                                                                                              |
| 7       | XT1_IN              | I    | MFP0 | External 12 MHz (high speed) crystal input pin.                                                      |
| 8       | XT1_OUT             | 0    | MFP0 | External 12 MHz (high speed) crystal output pin.                                                     |
| 9       | V <sub>DD12</sub>   | А    | MFP0 | Power supply for I/O ports, DC 1.2V                                                                  |
| 10      | USB_D-              | А    | MFP0 | USB differential signal D                                                                            |
| 11      | USB_D+              | А    | MFP0 | USB differential signal D+.                                                                          |
| 12      | AV <sub>DDUSB</sub> | А    | MFP0 | Power supply for analog USB, DC 3.3V.                                                                |
| 13      | USB_REXT            | А    | MFP0 | 12.1 KΩ used internally for USB circuitry.                                                           |
| 14      | V <sub>BAT</sub>    | А    | MFP0 | Power supply by batteries for RTC, DC 3.3V.                                                          |



| 15 | RTC_RPWR   | 0   | MFP0 | Enable external power control source when active high. |
|----|------------|-----|------|--------------------------------------------------------|
| 16 | RTC_nRWAKE | I   | MFP0 | System power enable trigger when active low.           |
| 17 | PA.8       | I/O | MFP0 | General purpose digital I/O pin.                       |
|    | SPIM_SS    | 0   | MFP1 | SPIM slave select pin.                                 |
|    | I2S_LRCLK  | I/O | MFP2 | I <sup>2</sup> S left right channel clock.             |
|    | UART1_TXD  | 0   | MFP3 | Data transmitter output pin for UART1.                 |
| 18 | PA.9       | I/O | MFP0 | General purpose digital I/O pin.                       |
|    | SPIM_CLK   | 0   | MFP1 | SPIM serial clock pin.                                 |
|    | I2S_BCLK   | I/O | MFP2 | I <sup>2</sup> S bit clock pin.                        |
|    | UART1_RXD  | I   | MFP3 | Data receiver input pin for UART1.                     |
|    | SYSCFG[0]  | I   | MFP0 | System configuration setting bit 0.                    |
| 19 | PA.10      | I/O | MFP0 | General purpose digital I/O pin.                       |
|    | SPIM_MOSI  | I/O | MFP1 | SPIM MOSI (Master Out, Slave In) pin.                  |
|    | I2C1_SCL   | 0   | MFP2 | I2C1 clock pin.                                        |
|    | SD_CLK     | 0   | MFP4 | SD/SDH mode - clock.                                   |
|    | SYSCFG[1]  | I   | MFP0 | System configuration setting bit 1.                    |
| 20 | PA.11      | I/O | MFP0 | General purpose digital I/O pin.                       |
|    | SPIM_MISO  | I/O | MFP1 | SPIM MISO (Master In, Slave Out) pin.                  |
|    | I2C1_SDA   | I/O | MFP2 | I2C1 data input/output pin.                            |
|    | SD_CMD     | I   | MFP4 | SD/SDH mode – command/response.                        |
| 21 | $V_{DD}$   | Α   | MFP0 | Power supply for I/O ports, DC 3.3V.                   |
| 22 | PB.0       | I/O | MFP0 | General purpose digital I/O pin.                       |
|    | I2C0_SCL   | 0   | MFP2 | I2C0 clock pin.                                        |
|    | UART0_TXD  | 0   | MFP3 | Data transmitter output pin for UART0.                 |
|    | SD_DAT2    | I/O | MFP4 | SD/SDH mode data line bit 2.                           |
| 23 | PB.1       | I/O | MFP0 | General purpose digital I/O pin.                       |
|    | I2C0_SDA   | I/O | MFP2 | I2C0 data input/output pin.                            |



|    | UART0_RXD   | 1   | MFP3 | Data receiver input pin for UART0.                       |
|----|-------------|-----|------|----------------------------------------------------------|
|    | SD_DAT3     | I/O | MFP4 | SD/SDH mode data line bit 3.                             |
| 24 | PB.2        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_SS     | 0   | MFP1 | SPI0 slave select pin.                                   |
|    | SD_CMD      | 1   | MFP4 | SD/SDH mode – command/response.                          |
| 25 | PB.3        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_CLK    | 0   | MFP1 | SPI0 serial clock pin.                                   |
|    | SD_CLK      | 0   | MFP4 | SD/SDH mode – clock.                                     |
|    | SYSCFG[2]   | 1   | MFP0 | System configuration setting bit 2.                      |
| 26 | PB.4        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_MOSI   | 0   | MFP1 | SPI0 MOSI (Master Out, Slave In) pin.                    |
|    | SYSCFG[3]   | I   | MFP0 | System configuration setting bit 3.                      |
| 27 | PB.5        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_MISO   | 1   | MFP1 | SPI0 MISO (Master In, Slave Out) pin.                    |
|    | SD_nCD      | I   | MFP4 | SD/SDH mode – card detect.                               |
| 28 | PB.6        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | UART1_TXD   | 0   | MFP3 | Data transmitter output pin for UART1.                   |
|    | SD_DAT0     | I/O | MFP4 | SD/SDH mode data line bit 0.                             |
| 29 | PB.7        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | UART1_RXD   | 1   | MFP3 | Data receiver input pin for UART1.                       |
|    | SD_DAT1     | I/O | MFP4 | SD/SDH mode data line bit 1.                             |
| 30 | USB_VBUS33  | I   | MFP0 | Detects whether USB is plug-in.                          |
| 31 | PB.8        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | USBH_PWEN   | 0   | MFP1 | USB host mode to control an external overcurrent source. |
|    | TM1_CNT_OUT | I/O | MFP2 | Timer1 event counter input/toggle output.                |
|    | UART1_nCTS  | I   | MFP3 | Clear to Send input pin for UART1.                       |
|    | SD_DAT2     | I/O | MFP4 | SD/SDH mode data line bit 2.                             |



| 32 | PB.9                | I/O | MFP0 | General purpose digital I/O pin.          |
|----|---------------------|-----|------|-------------------------------------------|
|    | USBH_OVD            | 1   | MFP1 | USB host bus power over voltage detector. |
|    | TM1_EXT             | ı   | MFP2 | Timer1 external capture input.            |
|    | UART1_nRTS          | 0   | MFP3 | Request to Send output pin for UART1.     |
|    | SD_DAT3             | I/O | MFP4 | SD/SDH mode data line bit 3.              |
| 33 | V <sub>SS</sub>     | Α   | MFP0 | Ground                                    |
| 34 | AV <sub>DDADC</sub> | Α   | MFP0 | Power supply for analog SAR-ADC, DC 3.3V. |
| 35 | AV <sub>SSADC</sub> | Α   | MFP0 | Ground pin for analog SAR-ADC.            |
| 36 | PA.0                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH0             | А   | MFP1 | ADC channel 0 analog input.               |
| 37 | PA.1                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH1             | А   | MFP1 | ADC channel 1 analog input.               |
| 38 | PA.2                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH2             | Α   | MFP1 | ADC channel 2 analog input.               |
|    | I2S_MCLK            | 0   | MFP2 | I <sup>2</sup> S master clock output pin. |
| 39 | PA.3                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH3             | А   | MFP1 | ADC channel 3 analog input.               |
|    | 12S_DI              | I   | MFP2 | I <sup>2</sup> S data input.              |
| 40 | PA.4                | I/O | MFP0 | General purpose digital I/O pin.          |
|    | ADC_CH4             | Α   | MFP1 | ADC channel 4 analog input.               |
|    | 12S_DO              | 0   | MFP2 | I <sup>2</sup> S data output.             |
| 41 | V <sub>DD12</sub>   | А   | MFP0 | Power supply for I/O ports, DC 1.2V       |
| 42 | PB.10               | I/O | MFP0 | General purpose digital I/O pin.          |
|    | SPI1_SS             | 0   | MFP1 | SPI1 slave select pin.                    |
|    | I2C1_SCL            | 0   | MFP2 | I2C1 clock pin.                           |
|    | UART2_TXD           | 0   | MFP3 | Data transmitter output pin for UART2.    |
|    | PWM_CH0             | I/O | MFP4 | PWM channel0 output/capture input.        |



| 43 | PB.11           | I/O | MFP0 | General purpose digital I/O pin.       |
|----|-----------------|-----|------|----------------------------------------|
|    | SPI1_CLK        | 0   | MFP1 | SPI1 serial clock pin.                 |
|    | I2C1_SDA        | I/O | MFP2 | I2C1 data input/output pin.            |
|    | UART2_RXD       | I   | MFP3 | Data receiver input pin for UART2.     |
|    | PWM_CH1         | I/O | MFP4 | PWM channel1 output/capture input.     |
| 44 | PB.12           | I/O | MFP0 | General purpose digital I/O pin.       |
|    | SPI1_MOSI       | 0   | MFP1 | SPI1 MOSI (Master Out, Slave In) pin.  |
|    | USBH1_D+        | I/O | MFP2 | USB host-lite 1 differential signal D+ |
|    | UART2_nCTS      | I   | MFP3 | Clear to send input pin for UART2.     |
|    | PWM_CH2         | I/O | MFP4 | PWM channel2 output/capture input.     |
| 45 | $V_{DD}$        | Α   | MFP0 | Power supply for I/O ports, DC 3.3V.   |
| 46 | $V_{DD}$        | Α   | MFP0 | Power supply, DC 3.3V.                 |
| 47 | LDO_CAP         | Α   | MFP0 | LDO output pin.                        |
| 48 | V <sub>SS</sub> | Α   | MFP0 | Ground.                                |

Note: The thermal pad (EPD) on the bottom of QFN package should be connected to GND.



# 4.3.5 NuMicro® NUC505DSA LQFP 64-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

| Pin No. | Pin Name        | Туре | MFP  | Description                                                                                          |
|---------|-----------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET          | I    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | ICE_CLK         | 0    | MFP0 | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0            | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL        | 0    | MFP2 | I2C0 clock pin.                                                                                      |
| 3       | ICE_DAT         | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1            | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA        | I/O  | MFP2 | I2C0 data input/output pin.                                                                          |
| 4       | PB.13           | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SPI1_MISO       | I    | MFP1 | SPI1 MISO (Master In, Slave Out) pin.                                                                |
|         | USBH1_D-        | I/O  | MFP2 | USB host-lite 1 differential signal D                                                                |
|         | UART2_nRTS      | 0    | MFP3 | Request to Send output pin for UART2.                                                                |
|         | PWM_CH3         | I/O  | MFP4 | PWM channel3 output/capture input.                                                                   |
| 5       | PB.14           | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D+        | I/O  | MFP1 | USB host-lite 1 differential signal D+.                                                              |
|         | I2C1_SCL        | 0    | MFP2 | I2C1 clock pin.                                                                                      |
| 6       | PB.15           | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D-        | I/O  | MFP1 | USB host-lite 1differential signal D                                                                 |
|         | I2C1_SDA        | I/O  | MFP2 | I2C1 data input/output pin.                                                                          |
| 7       | PC.0            | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SD_CMD          | I    | MFP1 | SD/SDH mode – command/response.                                                                      |
| 8       | $V_{DD}$        | Α    | MFP0 | Power supply for I/O ports, DC 3.3V.                                                                 |
| 9       | V <sub>SS</sub> | Α    | MFP0 | Ground                                                                                               |



| 10 XT             | Γ1_IN              | I   | MFP0 | External 12 MHz (high speed) crystal input pin.                       |
|-------------------|--------------------|-----|------|-----------------------------------------------------------------------|
| 11 XT             | Γ1_OUT             | 0   | MFP0 | External 12 MHz (high speed) crystal output pin.                      |
| 12 V <sub>D</sub> | DD12               | А   | MFP0 | Power supply for I/O ports, DC 1.2V                                   |
| 13 US             | SB_D-              | Α   | MFP0 | USB differential signal D                                             |
| 14 US             | SB_D+              | Α   | MFP0 | USB differential signal D+.                                           |
| 15 A\             | V <sub>DDUSB</sub> | Α   | MFP0 | Power supply for analog USB, DC 3.3V.                                 |
| 16 US             | SB_REXT            | Α   | MFP0 | 12.1 KΩ used internally for USB circuitry.                            |
| 17 PA             | A.8                | I/O | MFP0 | General purpose digital I/O pin.                                      |
| SF                | PIM_SS             | 0   | MFP1 | SPIM slave select pin.                                                |
| 128               | S_LRCLK            | I/O | MFP2 | I <sup>2</sup> S left right channel clock.                            |
| UA                | ART1_TXD           | 0   | MFP3 | Data transmitter output pin for UART1.                                |
| 18 PA             | A.9                | I/O | MFP0 | General purpose digital I/O pin.                                      |
| SF                | PIM_CLK            | 0   | MFP1 | SPIM serial clock pin.                                                |
| 128               | S_BCLK             | I/O | MFP2 | I <sup>2</sup> S bit clock pin.                                       |
| UA                | ART1_RXD           | Ι   | MFP3 | Data receiver input pin for UART1.                                    |
| SY                | YSCFG[0]           | Ι   | MFP0 | System configuration setting bit 0.                                   |
| 19 PA             | A.10               | I/O | MFP0 | General purpose digital I/O pin.                                      |
| SF                | PIM_MOSI           | I/O | MFP1 | SPIM MOSI (Master Out, Slave In) pin. (Data 0 pin for Quad Mode I/O). |
| 120               | C1_SCL             | 0   | MFP2 | I2C1 clock pin.                                                       |
| SE                | D_CLK              | 0   | MFP4 | SD/SDH mode – clock.                                                  |
| SY                | YSCFG[1]           | 1   | MFP0 | System configuration setting bit 1.                                   |
| 20 PA             | A.11               | I/O | MFP0 | General purpose digital I/O pin.                                      |
| SF                | PIM_MISO           | I/O | MFP1 | SPIM MISO (Master In, Slave Out) pin. (Data 1 pin for Quad Mode I/O). |
| 120               | C1_SDA             | I/O | MFP2 | I2C1 data input/output pin.                                           |
| SE                | D_CMD              | I   | MFP4 | SD/SDH mode – command/response.                                       |
| 21 PA             | A.12               | I/O | MFP0 | General purpose digital I/O pin.                                      |



|    | SPIM_D2         | I/O | MFP1 | SPIM data 2 pin for Quad Mode I/O.        |
|----|-----------------|-----|------|-------------------------------------------|
|    | TM0_CNT_OUT     | Ţ   | MFP2 | Timer0 event counter input/toggle output. |
| 22 | PA.13           | I/O | MFP0 | General purpose digital I/O pin.          |
|    | SPIM_D3         | I/O | MFP1 | SPIM data 3 pin for Quad Mode I/O.        |
|    | TM0_EXT         | 1   | MFP2 | Timer0 external capture input.            |
|    | SD_nCD          | 1   | MFP4 | SD/SDH mode – card detect.                |
| 23 | PA.14           | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SCL        | 0   | MFP2 | I2C0 clock pin.                           |
|    | SD_DAT0         | I/O | MFP4 | SD/SDH mode data line bit 0.              |
| 24 | PA.15           | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SDA        | I/O | MFP2 | I2C0 data input/output pin.               |
|    | SD_DAT1         | I/O | MFP4 | SD/SDH mode data line bit 1.              |
| 25 | PC.8            | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2S_MCLK        | 0   | MFP1 | I <sup>2</sup> S master clock output pin. |
| 26 | PC.9            | I/O | MFP0 | General purpose digital I/O pin.          |
|    | 12S_DI          | I   | MFP1 | I <sup>2</sup> S data input.              |
|    | TM2_CNT_OUT     | I/O | MFP2 | Timer2 event counter input/toggle output. |
|    | PWM_CH0         | I/O | MFP3 | PWM channel0 output/capture input.        |
| 27 | PC.10           | I/O | MFP0 | General purpose digital I/O pin.          |
|    | 12S_DO          | 0   | MFP1 | I <sup>2</sup> S data output.             |
|    | TM2_EXT         | 1   | MFP2 | Timer2 external capture input.            |
|    | PWM_CH1         | I/O | MFP3 | PWM channel1 output/capture input.        |
| 28 | V <sub>DD</sub> | А   | MFP0 | Power supply for I/O ports, DC 3.3V.      |
| 29 | PB.0            | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SCL        | 0   | MFP2 | I2C0 clock pin.                           |
|    | UART0_TXD       | 0   | MFP3 | Data transmitter output pin for UART0.    |
|    | SD_DAT2         | I/O | MFP4 | SD/SDH mode data line bit 2.              |



| PB.1                                                                                                                                        |  |
|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| UARTO_RXD                                                                                                                                   |  |
| SD_DAT3                                                                                                                                     |  |
| PB.2                                                                                                                                        |  |
| SPI0_SS                                                                                                                                     |  |
| SD_CMD                                                                                                                                      |  |
| 32   PB.3   I/O   MFP0   General purpose digital I/O pin.                                                                                   |  |
| SPI0_CLK                                                                                                                                    |  |
| SD_CLK O MFP4 SD/SDH mode – clock.  SYSCFG[2] I MFP0 System configuration setting bit 2.  33 PB.4 I/O MFP0 General purpose digital I/O pin. |  |
| SYSCFG[2] I MFP0 System configuration setting bit 2.  33 PB.4 I/O MFP0 General purpose digital I/O pin.                                     |  |
| 33 PB.4 I/O MFP0 General purpose digital I/O pin.                                                                                           |  |
|                                                                                                                                             |  |
|                                                                                                                                             |  |
| SPI0_MOSI O MFP1 SPI0 MOSI (Master Out, Slave In) pin.                                                                                      |  |
| SYSCFG[3] I MFP0 System configuration setting bit 3.                                                                                        |  |
| 34 PB.5 I/O MFP0 General purpose digital I/O pin.                                                                                           |  |
| SPI0_MISO I MFP1 SPI0 MISO (Master In, Slave Out) pin.                                                                                      |  |
| SD_nCD I MFP4 SD/SDH mode – card detect.                                                                                                    |  |
| 35 USB_VBUS33 I MFP0 Power supply from USB host or HUB.                                                                                     |  |
| 36 V <sub>SS</sub> A MFP0 Ground.                                                                                                           |  |
| 37 AV <sub>DDHP</sub> AP VDD Power supply for analog CODEC headphone, DC 3.3V.                                                              |  |
| 38 LHPOUT A MFP0 Headphone left channel output pin.                                                                                         |  |
| 39 RHPOUT A MFP0 Headphone right channel output pin.                                                                                        |  |
| 40 AV <sub>SSHP</sub> A MFP0 Ground for analog CODEC headphone.                                                                             |  |
| 41 VMID A MFP0 Headphone reference power.                                                                                                   |  |
| 42 AV <sub>DDCODEC</sub> A MFP0 Power supply for analog CODEC, DC 3.3V.                                                                     |  |
| 43 MICO_P A MFP0 Microphone 0 positive input.                                                                                               |  |
| 44 MICO_N A MFP0 Microphone 0 negative input.                                                                                               |  |



| 45 | MIC_BIAS            | А   | MFP0 | CODEC left line-in channel or Microphone bias. |
|----|---------------------|-----|------|------------------------------------------------|
| 46 | V <sub>DD12</sub>   | Α   | MFP0 | Power supply for I/O ports, DC 1.2V            |
| 47 | PD.4                | I/O | MFP0 | General purpose digital I/O pin.               |
|    | RLINEIN             | Α   | MFP1 | CODEC right line-in channel.                   |
| 48 | AV <sub>DDADC</sub> | Α   | MFP0 | Power supply for analog SAR-ADC, DC 3.3V.      |
| 49 | AV <sub>SSADC</sub> | Α   | MFP0 | Ground pin for analog SAR-ADC.                 |
| 50 | PA.0                | I/O | MFP0 | General purpose digital I/O pin.               |
|    | ADC_CH0             | Α   | MFP1 | ADC channel 0 analog input.                    |
| 51 | PA.1                | I/O | MFP0 | General purpose digital I/O pin.               |
|    | ADC_CH1             | Α   | MFP1 | ADC channel 1 analog input.                    |
| 52 | PA.2                | I/O | MFP0 | General purpose digital I/O pin.               |
|    | ADC_CH2             | Α   | MFP1 | ADC channel 2 analog input.                    |
|    | I2S_MCLK            | 0   | MFP2 | I <sup>2</sup> S master clock output pin.      |
| 53 | PA.3                | I/O | MFP0 | General purpose digital I/O pin.               |
|    | ADC_CH3             | Α   | MFP1 | ADC channel 3 analog input.                    |
|    | 12S_DI              | I   | MFP2 | I <sup>2</sup> S data input.                   |
| 54 | PA.4                | I/O | MFP0 | General purpose digital I/O pin.               |
|    | ADC_CH4             | Α   | MFP1 | ADC channel 4 analog input.                    |
|    | 12S_DO              | 0   | MFP2 | I <sup>2</sup> S data output.                  |
| 55 | V <sub>DD12</sub>   | Α   | MFP0 | Power supply for I/O ports, DC 1.2V            |
| 56 | PB.10               | I/O | MFP0 | General purpose digital I/O pin.               |
|    | SPI1_SS             | 0   | MFP1 | SPI1 slave select pin.                         |
|    | I2C1_SCL            | 0   | MFP2 | I2C1 clock pin.                                |
|    | UART2_TXD           | 0   | MFP3 | Data transmitter output pin for UART2.         |
|    | PWM_CH0             | I/O | MFP4 | PWM channel0 output/capture input.             |
| 57 | PB.11               | I/O | MFP0 | General purpose digital I/O pin.               |
|    | SPI1_CLK            | 0   | MFP1 | SPI1 serial clock pin.                         |



| I2C1_SDA        | I/O                                                                                                                                              | MFP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I2C1 data input/output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UART2_RXD       | I                                                                                                                                                | MFP3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Data receiver input pin for UART2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PWM_CH1         | I/O                                                                                                                                              | MFP4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PWM channel1 output/capture input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PB.12           | I/O                                                                                                                                              | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | General purpose digital I/O pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SPI1_MOSI       | 0                                                                                                                                                | MFP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SPI1 MOSI (Master Out, Slave In) pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| USBH1_D+        | I/O                                                                                                                                              | MFP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | USB host-lite 1 differential signal D+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| UART2_nCTS      | I                                                                                                                                                | MFP3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Clear to Send input pin for UART2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PWM_CH2         | I/O                                                                                                                                              | MFP4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PWM channel2 output/capture input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $V_{DD}$        | Α                                                                                                                                                | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Power supply for I/O ports, DC 3.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PC.11           | I/O                                                                                                                                              | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | General purpose digital I/O pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| I2S_LRCLK       | I/O                                                                                                                                              | MFP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sup>2</sup> S left right channel clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TM3_CNT_OUT     | I/O                                                                                                                                              | MFP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Timer3 event counter input/toggle output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PWM_CH2         | I/O                                                                                                                                              | MFP3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PWM channel2 output/capture input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PC.12           | I/O                                                                                                                                              | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | General purpose digital I/O pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| I2S_BCLK        | I/O                                                                                                                                              | MFP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sup>2</sup> S bit clock pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TM3_EXT         | I                                                                                                                                                | MFP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Timer3 external capture input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PWM_CH3         | I/O                                                                                                                                              | MFP3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PWM channel3 output/capture input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $V_{DD}$        | Α                                                                                                                                                | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Power supply, DC 3.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| LDO_CAP         | Α                                                                                                                                                | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LDO output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>SS</sub> | А                                                                                                                                                | MFP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                 | UART2_RXD PWM_CH1 PB.12 SPI1_MOSI USBH1_D+ UART2_nCTS PWM_CH2 VDD PC.11 I2S_LRCLK TM3_CNT_OUT PWM_CH2 PC.12 I2S_BCLK TM3_EXT PWM_CH3 VDD LDO_CAP | UART2_RXD   I   PWM_CH1   I/O   PB.12   I/O   SPI1_MOSI   O   USBH1_D+   I/O   UART2_nCTS   I   PWM_CH2   I/O   I/O   A   PC.11   I/O   I/ | UART2_RXD         I         MFP3           PWM_CH1         I/O         MFP4           PB.12         I/O         MFP0           SPI1_MOSI         O         MFP1           USBH1_D+         I/O         MFP2           UART2_nCTS         I         MFP3           PWM_CH2         I/O         MFP4           VDD         A         MFP0           PC.11         I/O         MFP0           I2S_LRCLK         I/O         MFP1           TM3_CNT_OUT         I/O         MFP2           PWM_CH2         I/O         MFP3           PC.12         I/O         MFP0           I2S_BCLK         I/O         MFP0           I2S_BCLK         I/O         MFP1           TM3_EXT         I         MFP2           PWM_CH3         I/O         MFP3           VDD         A         MFP0           LDO_CAP         A         MFP0 |



# 4.3.6 NuMicro® NUC505DS13Y LQFP 64-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

| Pin No. | Pin Name        | Туре | MFP  | Description                                                                                          |
|---------|-----------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET          | I    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | ICE_CLK         | 0    | MFP0 | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0            | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL        | 0    | MFP2 | I2C0 clock pin.                                                                                      |
| 3       | ICE_DAT         | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1            | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA        | I/O  | MFP2 | I2C0 data input/output pin.                                                                          |
| 4       | PB.13           | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SPI1_MISO       | I    | MFP1 | SPI1 MISO (Master In, Slave Out) pin.                                                                |
|         | USBH1_D-        | I/O  | MFP2 | USB host-lite 1 differential signal D                                                                |
|         | UART2_nRTS      | 0    | MFP3 | Request to Send output pin for UART2.                                                                |
|         | PWM_CH3         | I/O  | MFP4 | PWM channel3 output/capture input.                                                                   |
| 5       | PB.14           | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D+        | I/O  | MFP1 | USB host-lite 1 differential signal D+.                                                              |
|         | I2C1_SCL        | 0    | MFP2 | I2C1 clock pin.                                                                                      |
| 6       | PB.15           | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D-        | I/O  | MFP1 | USB host-lite 1differential signal D                                                                 |
|         | I2C1_SDA        | I/O  | MFP2 | I2C1 data input/output pin.                                                                          |
| 7       | PC.0            | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SD_CMD          | I    | MFP1 | SD/SDH mode – command/response.                                                                      |
| 8       | $V_{DD}$        | Α    | MFP0 | Power supply for I/O ports, DC 3.3V.                                                                 |
| 9       | V <sub>SS</sub> | Α    | MFP0 | Ground                                                                                               |



|    | 1                   | •   | •    |                                                                       |
|----|---------------------|-----|------|-----------------------------------------------------------------------|
| 10 | XT1_IN              | I   | MFP0 | External 12 MHz (high speed) crystal input pin.                       |
| 11 | XT1_OUT             | 0   | MFP0 | External 12 MHz (high speed) crystal output pin.                      |
| 12 | V <sub>DD12</sub>   | Α   | MFP0 | Power supply for I/O ports, DC 1.2V                                   |
| 13 | USB_D-              | Α   | MFP0 | USB differential signal D                                             |
| 14 | USB_D+              | Α   | MFP0 | USB differential signal D+.                                           |
| 15 | AV <sub>DDUSB</sub> | Α   | MFP0 | Power supply for analog USB, DC 3.3V.                                 |
| 16 | USB_REXT            | Α   | MFP0 | 12.1 KΩ used internally for USB circuitry.                            |
| 17 | V <sub>BAT</sub>    | Α   | MFP0 | Power supply by batteries for RTC, DC 3.3V.                           |
| 18 | RTC_RPWR            | 0   | MFP0 | Enable external power control source when active high.                |
| 19 | RTC_nRWAKE          | I   | MFP0 | System power enable trigger when active low.                          |
| 20 | PA.8                | I/O | MFP0 | General purpose digital I/O pin.                                      |
|    | SPIM_SS             | 0   | MFP1 | SPIM slave select pin.                                                |
|    | I2S_LRCLK           | I/O | MFP2 | I <sup>2</sup> S left right channel clock.                            |
|    | UART1_TXD           | 0   | MFP3 | Data transmitter output pin for UART1.                                |
| 21 | PA.9                | I/O | MFP0 | General purpose digital I/O pin.                                      |
|    | SPIM_CLK            | 0   | MFP1 | SPIM serial clock pin.                                                |
|    | I2S_BCLK            | I/O | MFP2 | I <sup>2</sup> S bit clock pin.                                       |
|    | UART1_RXD           | I   | MFP3 | Data receiver input pin for UART1.                                    |
|    | SYSCFG[0]           | I   | MFP0 | System configuration setting bit 0.                                   |
| 22 | PA.10               | I/O | MFP0 | General purpose digital I/O pin.                                      |
|    | SPIM_MOSI           | I/O | MFP1 | SPIM MOSI (Master Out, Slave In) pin. (Data 0 pin for Quad Mode I/O). |
|    | I2C1_SCL            | 0   | MFP2 | I2C1 clock pin.                                                       |
|    | SD_CLK              | 0   | MFP4 | SD/SDH mode – clock.                                                  |
|    | SYSCFG[1]           | I   | MFP0 | System configuration setting bit 1.                                   |
| 23 | PA.11               | I/O | MFP0 | General purpose digital I/O pin.                                      |
|    | SPIM_MISO           | I/O | MFP1 | SPIM MISO (Master In, Slave Out) pin. (Data 1 pin for Quad Mode I/O). |



|    | I2C1_SDA    | I/O | MFP2 | I2C1 data input/output pin.               |
|----|-------------|-----|------|-------------------------------------------|
|    | SD_CMD      | I   | MFP4 | SD/SDH mode – command/response.           |
| 24 | PA.12       | I/O | MFP0 | General purpose digital I/O pin.          |
|    | SPIM_D2     | I/O | MFP1 | SPIM data 2 pin for Quad Mode I/O.        |
|    | TM0_CNT_OUT | I   | MFP2 | Timer0 event counter input/toggle output. |
| 25 | PA.13       | I/O | MFP0 | General purpose digital I/O pin.          |
|    | SPIM_D3     | I/O | MFP1 | SPIM data 3 pin for Quad Mode I/O.        |
|    | TM0_EXT     | 1   | MFP2 | Timer0 external capture input.            |
|    | SD_nCD      | I   | MFP4 | SD/SDH mode – card detect.                |
| 26 | PA.14       | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SCL    | 0   | MFP2 | I2C0 clock pin.                           |
|    | SD_DAT0     | I/O | MFP4 | SD/SDH mode data line bit 0.              |
| 27 | PA.15       | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SDA    | I/O | MFP2 | I2C0 data input/output pin.               |
|    | SD_DAT1     | I/O | MFP4 | SD/SDH mode data line bit 1.              |
| 28 | $V_{DD}$    | Α   | MFP0 | Power supply for I/O ports, DC 3.3V.      |
| 29 | PB.0        | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SCL    | 0   | MFP2 | I2C0 clock pin.                           |
|    | UART0_TXD   | 0   | MFP3 | Data transmitter output pin for UART0.    |
|    | SD_DAT2     | I/O | MFP4 | SD/SDH mode data line bit 2.              |
| 30 | PB.1        | I/O | MFP0 | General purpose digital I/O pin.          |
|    | I2C0_SDA    | I/O | MFP2 | I2C0 data input/output pin.               |
|    | UART0_RXD   | I   | MFP3 | Data receiver input pin for UART0.        |
|    | SD_DAT3     | I/O | MFP4 | SD/SDH mode data line bit 3.              |
| 31 | PB.2        | I/O | MFP0 | General purpose digital I/O pin.          |
|    | SPI0_SS     | 0   | MFP1 | SPI0 slave select pin.                    |
|    | SD_CMD      | I   | MFP4 | SD/SDH mode – command/response.           |



|    |             |     | 1    | T                                                        |
|----|-------------|-----|------|----------------------------------------------------------|
| 32 | PB.3        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_CLK    | 0   | MFP1 | SPI0 serial clock pin.                                   |
|    | SD_CLK      | 0   | MFP4 | SD/SDH mode – clock.                                     |
|    | SYSCFG[2]   | I   | MFP0 | System configuration setting bit 2.                      |
| 33 | PB.4        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_MOSI   | 0   | MFP1 | SPI0 MOSI (Master Out, Slave In) pin.                    |
|    | SYSCFG[3]   | 1   | MFP0 | System configuration setting bit 3.                      |
| 34 | PB.5        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | SPI0_MISO   | 1   | MFP1 | SPI0 MISO (Master In, Slave Out) pin.                    |
|    | SD_nCD      | 1   | MFP4 | SD/SDH mode – card detect.                               |
| 35 | PB.6        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | UART1_TXD   | 0   | MFP3 | Data transmitter output pin for UART1.                   |
|    | SD_DAT0     | I/O | MFP4 | SD/SDH mode data line bit 0.                             |
| 36 | PB.7        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | UART1_RXD   | I   | MFP3 | Data receiver input pin for UART1.                       |
|    | SD_DAT1     | I/O | MFP4 | SD/SDH mode data line bit 1.                             |
| 37 | USB_VBUS33  | 1   | MFP0 | Detects whether USB is plug-in.                          |
| 38 | PB.8        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | USBH_PWEN   | 0   | MFP1 | USB host mode to control an external overcurrent source. |
|    | TM1_CNT_OUT | I/O | MFP2 | Timer1 event counter input/toggle output.                |
|    | UART1_nCTS  | I   | MFP3 | Clear to Send input pin for UART1.                       |
|    | SD_DAT2     | I/O | MFP4 | SD/SDH mode data line bit 2.                             |
| 39 | PB.9        | I/O | MFP0 | General purpose digital I/O pin.                         |
|    | USBH_OVD    | I   | MFP1 | USB host bus power over voltage detector.                |
|    | TM1_EXT     | I   | MFP2 | Timer1 external capture input.                           |
|    | UART1_nRTS  | 0   | MFP3 | Request to Send output pin for UART1.                    |
|    | SD_DAT3     | I/O | MFP4 | SD/SDH mode data line bit 3.                             |



| 40 | V <sub>SS</sub>       | А   | MFP0 | Ground.                                           |
|----|-----------------------|-----|------|---------------------------------------------------|
| 41 | AV <sub>DDHP</sub>    | AP  | VDD  | Power supply for analog CODEC headphone, DC 3.3V. |
| 42 | LHPOUT                | А   | MFP0 | Headphone left channel output pin.                |
| 43 | RHPOUT                | А   | MFP0 | Headphone right channel output pin.               |
| 44 | AV <sub>SSHP</sub>    | Α   | MFP0 | Ground for analog CODEC headphone.                |
| 45 | VMID                  | Α   | MFP0 | Headphone reference power.                        |
| 46 | AV <sub>DDCODEC</sub> | А   | MFP0 | Power supply for analog CODEC, DC 3.3V.           |
| 47 | AV <sub>DDADC</sub>   | А   | MFP0 | Power supply for analog SAR-ADC, DC 3.3V.         |
| 48 | AV <sub>SSADC</sub>   | А   | MFP0 | Ground pin for analog SAR-ADC.                    |
| 49 | PA.0                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH0               | А   | MFP1 | ADC channel 0 analog input.                       |
| 50 | PA.1                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH1               | А   | MFP1 | ADC channel 1 analog input.                       |
| 51 | PA.2                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH2               | А   | MFP1 | ADC channel 2 analog input.                       |
|    | I2S_MCLK              | 0   | MFP2 | I <sup>2</sup> S master clock output pin.         |
| 52 | PA.3                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH3               | А   | MFP1 | ADC channel 3 analog input.                       |
|    | 12S_DI                | 1   | MFP2 | I <sup>2</sup> S data input.                      |
| 53 | PA.4                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH4               | А   | MFP1 | ADC channel 4 analog input.                       |
|    | 12S_DO                | 0   | MFP2 | I <sup>2</sup> S data output.                     |
| 54 | PA.5                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH5               | А   | MFP1 | ADC channel 5 analog input.                       |
| 55 | PA.6                  | I/O | MFP0 | General purpose digital I/O pin.                  |
|    | ADC_CH6               | А   | MFP1 | ADC channel 6 analog input.                       |
| 56 | PA.7                  | I/O | MFP0 | General purpose digital I/O pin.                  |



|    | ADC_CH7         | Α   | MFP1   | ADC channel 7 analog input.            |
|----|-----------------|-----|--------|----------------------------------------|
|    | ADO_OIII        | Α   | IVII I | Abo chamer ranaog mput.                |
| 57 | $V_{DD12}$      | Α   | MFP0   | Power supply for I/O ports, DC 1.2V    |
| 58 | PB.10           | I/O | MFP0   | General purpose digital I/O pin.       |
|    | SPI1_SS         | 0   | MFP1   | SPI1 slave select pin.                 |
|    | I2C1_SCL        | 0   | MFP2   | I2C1 clock pin.                        |
|    | UART2_TXD       | 0   | MFP3   | Data transmitter output pin for UART2. |
|    | PWM_CH0         | I/O | MFP4   | PWM channel0 output/capture input.     |
| 59 | PB.11           | I/O | MFP0   | General purpose digital I/O pin.       |
|    | SPI1_CLK        | 0   | MFP1   | SPI1 serial clock pin.                 |
|    | I2C1_SDA        | I/O | MFP2   | I2C1 data input/output pin.            |
|    | UART2_RXD       | I   | MFP3   | Data receiver input pin for UART2.     |
|    | PWM_CH1         | I/O | MFP4   | PWM channel1 output/capture input.     |
| 60 | PB.12           | I/O | MFP0   | General purpose digital I/O pin.       |
|    | SPI1_MOSI       | 0   | MFP1   | SPI1 MOSI (Master Out, Slave In) pin.  |
|    | USBH1_D+        | I/O | MFP2   | USB host-lite 1 differential signal D+ |
|    | UART2_nCTS      | I   | MFP3   | Clear to Send input pin for UART2.     |
|    | PWM_CH2         | I/O | MFP4   | PWM channel2 output/capture input.     |
| 61 | $V_{DD}$        | Α   | MFP0   | Power supply for I/O ports, DC 3.3V.   |
| 62 | V <sub>DD</sub> | Α   | MFP0   | Power supply, DC 3.3V.                 |
| 63 | LDO_CAP         | Α   | MFP0   | LDO output pin.                        |
| 64 | V <sub>SS</sub> | Α   | MFP0   | Ground.                                |



# 4.3.7 NuMicro® NUC505YO13Y QFN 88-pin Description

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

| Pin No. | Pin Name   | Туре | MFP  | Description                                                                                          |
|---------|------------|------|------|------------------------------------------------------------------------------------------------------|
| 1       | nRESET     | I    | MFP0 | External reset input: active LOW, with an internal pull-up. Set this pin low reset to initial state. |
| 2       | ICE_CLK    | 0    | MFP0 | Serial wired debugger clock pin. (In ICE mode)                                                       |
|         | PD.0       | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SCL   | 0    | MFP2 | I2C0 clock pin.                                                                                      |
| 3       | ICE_DAT    | I/O  | MFP0 | Serial wired debugger data pin. (In ICE mode)                                                        |
|         | PD.1       | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | I2C0_SDA   | I/O  | MFP2 | I2C0 data input/output pin.                                                                          |
| 4       | PB.13      | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SPI1_MISO  | ı    | MFP1 | SPI1 MISO (Master In, Slave Out) pin.                                                                |
|         | USBH1_D-   | I/O  | MFP2 | USB host-lite 1 differential signal D                                                                |
|         | UART2_nRTS | 0    | MFP3 | Request to Send output pin for UART2.                                                                |
|         | PWM_CH3    | I/O  | MFP4 | PWM channel3 output/capture input.                                                                   |
| 5       | PB.14      | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D+   | I/O  | MFP1 | USB host-lite 1differential signal D+.                                                               |
|         | I2C1_SCL   | 0    | MFP2 | I2C1 clock pin.                                                                                      |
| 6       | PB.15      | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | USBH1_D-   | I/O  | MFP1 | USB host-lite 1 differential signal D                                                                |
|         | I2C1_SDA   | I/O  | MFP2 | I2C1 data input/output pin.                                                                          |
| 7       | PC.0       | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SD_CMD     | I    | MFP1 | SD/SDH mode – command/response.                                                                      |
| 8       | PC.1       | I/O  | MFP0 | General purpose digital I/O pin.                                                                     |
|         | SD_CLK     | 0    | MFP1 | SD/SDH mode – clock.                                                                                 |



| Pin No. | Pin Name            | Туре | MFP  | Description                                            |
|---------|---------------------|------|------|--------------------------------------------------------|
| 9       | PC.2                | I/O  | MFP0 | General purpose digital I/O pin.                       |
|         | SD_nCD              | I    | MFP1 | SD/SDH mode – card detect.                             |
| 10      | V <sub>DD</sub>     | А    | MFP0 | Power supply for I/O ports, DC 3.3V.                   |
| 11      | PC.3                | I/O  | MFP0 | General purpose digital I/O pin.                       |
| 12      | PC.4                | I/O  | MFP0 | General purpose digital I/O pin.                       |
|         | SD_DAT0             | I/O  | MFP1 | SD/SDH mode data line bit 0.                           |
| 13      | PC.5                | I/O  | MFP0 | General purpose digital I/O pin.                       |
|         | SD_DAT1             | I/O  | MFP1 | SD/SDH mode data line bit 1.                           |
| 14      | PC.6                | I/O  | MFP0 | General purpose digital I/O pin.                       |
|         | SD_DAT2             | I/O  | MFP1 | SD/SDH mode data line bit 2.                           |
| 15      | V <sub>DD12</sub>   | Α    | MFP0 | Power supply for I/O ports, DC 1.2V                    |
| 16      | XT1_IN              | I    | MFP0 | External 12 MHz (high speed) crystal input pin.        |
| 17      | XT1_OUT             | 0    | MFP0 | External 12 MHz (high speed) crystal output pin.       |
| 18      | V <sub>DD12</sub>   | Α    | MFP0 | Power supply for I/O ports, DC 1.2V                    |
| 19      | USB_D-              | Α    | MFP0 | USB differential signal D                              |
| 20      | USB_D+              | Α    | MFP0 | USB differential signal D+.                            |
| 21      | AV <sub>DDUSB</sub> | Α    | MFP0 | Power supply for analog USB, DC 3.3V.                  |
| 22      | USB_REXT            | Α    | MFP0 | 12.1 KΩ used internally for USB circuitry.             |
| 23      | V <sub>BAT</sub>    | Α    | MFP0 | Power supply by batteries for RTC, DC 3.3V.            |
| 24      | RTC_RPWR            | 0    | MFP0 | Enable external power control source when active high. |
| 25      | RTC_nRWAKE          | I    | MFP0 | System power enable trigger when active low.           |
| 26      | X32_IN              | I    | MFP0 | External 32.768 kHz (low speed) crystal input pin.     |
| 27      | X32_OUT             | 0    | MFP0 | External 32.768 kHz (low speed) crystal output pin.    |
| 28      | PA.8                | I/O  | MFP0 | General purpose digital I/O pin.                       |
|         | SPIM_SS             | 0    | MFP1 | SPIM slave select pin.                                 |
|         | I2S_LRCLK           | I/O  | MFP2 | I <sup>2</sup> S left right channel clock.             |



| Pin No. | Pin Name    | Туре | MFP  | Description                                                           |
|---------|-------------|------|------|-----------------------------------------------------------------------|
|         | UART1_TXD   | 0    | MFP3 | Data transmitter output pin for UART1.                                |
| 29      | PA.9        | I/O  | MFP0 | General purpose digital I/O pin.                                      |
|         | SPIM_CLK    | 0    | MFP1 | SPIM serial clock pin.                                                |
|         | I2S_BCLK    | I/O  | MFP2 | I <sup>2</sup> S bit clock pin.                                       |
|         | UART1_RXD   | I    | MFP3 | Data receiver input pin for UART1.                                    |
|         | SYSCFG[0]   | I    | MFP0 | System configuration setting bit 0.                                   |
| 30      | PA.10       | I/O  | MFP0 | General purpose digital I/O pin.                                      |
|         | SPIM_MOSI   | I/O  | MFP1 | SPIM MOSI (Master Out, Slave In) pin. (Data 0 pin for Quad Mode I/O). |
|         | I2C1_SCL    | 0    | MFP2 | I2C1 clock pin.                                                       |
|         | SD_CLK      | 0    | MFP4 | SD/SDH mode – clock.                                                  |
|         | SYSCFG[1]   | I    | MFP0 | System configuration setting bit 1.                                   |
| 31      | PA.11       | I/O  | MFP0 | General purpose digital I/O pin.                                      |
|         | SPIM_MISO   | I/O  | MFP1 | SPIM MISO (Master In, Slave Out) pin. (Data 1 pin for Quad Mode I/O). |
|         | I2C1_SDA    | I/O  | MFP2 | I2C1 data input/output pin.                                           |
|         | SD_CMD      | I    | MFP4 | SD/SDH mode – command/response.                                       |
| 32      | PA.12       | I/O  | MFP0 | General purpose digital I/O pin.                                      |
|         | SPIM_D2     | I/O  | MFP1 | SPIM data 2 pin for Quad Mode I/O.                                    |
|         | TM0_CNT_OUT | I/O  | MFP2 | Timer0 event counter input/toggle output.                             |
| 33      | PA.13       | I/O  | MFP0 | General purpose digital I/O pin.                                      |
|         | SPIM_D3     | I/O  | MFP1 | SPIM data 3 pin for Quad Mode I/O.                                    |
|         | TM0_EXT     | 1    | MFP2 | Timer0 external capture input.                                        |
|         | SD_nCD      | I    | MFP4 | SD/SDH mode – card detect.                                            |
| 34      | PA.14       | I/O  | MFP0 | General purpose digital I/O pin.                                      |
|         | I2C0_SCL    | 0    | MFP2 | I2C0 clock pin.                                                       |
|         | SD_DAT0     | I/O  | MFP4 | SD/SDH mode data line bit 0.                                          |



| Pin No. | Pin Name        | Туре | MFP  | Description                               |
|---------|-----------------|------|------|-------------------------------------------|
| 35      | PA.15           | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | I2C0_SDA        | I/O  | MFP2 | I2C0 data input/output pin.               |
|         | SD_DAT1         | I/O  | MFP4 | SD/SDH mode data line bit 1.              |
| 36      | PC.7            | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | SD_DAT3         | I/O  | MFP1 | SD/SDH mode data line bit 3.              |
| 37      | PC.8            | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | I2S_MCLK        | 0    | MFP1 | I <sup>2</sup> S master clock output pin. |
| 38      | PC.9            | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | 12S_DI          | I    | MFP1 | I <sup>2</sup> S data input.              |
|         | TM2_CNT_OUT     | I/O  | MFP2 | Timer2 event counter input/toggle output. |
|         | PWM_CH0         | I/O  | MFP3 | PWM channel0 output/capture input.        |
| 39      | PC.10           | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | 12S_DO          | 0    | MFP1 | I <sup>2</sup> S data output.             |
|         | TM2_EXT         | I    | MFP2 | Timer2 external capture input.            |
|         | PWM_CH1         | I/O  | MFP3 | PWM channel1 output/capture input.        |
| 40      | V <sub>DD</sub> | Α    | MFP0 | Power supply for I/O ports, DC 3.3V.      |
| 41      | PB.0            | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | I2C0_SCL        | 0    | MFP2 | I2C0 clock pin.                           |
|         | UART0_TXD       | 0    | MFP3 | Data transmitter output pin for UART0.    |
|         | SD_DAT2         | I/O  | MFP4 | SD/SDH mode data line bit 2.              |
| 42      | PB.1            | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | I2C0_SDA        | I/O  | FMP2 | I2C0 data input/output pin.               |
|         | UART0_RXD       | I    | FMP3 | Data receiver input pin for UART0.        |
|         | SD_DAT3         | I/O  | MFP4 | SD/SDH mode data line bit 3.              |
| 43      | PB.2            | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | SPI0_SS         | 0    | MFP1 | SPI0 slave select pin.                    |



| Pin No. | Pin Name    | Туре | MFP  | Description                                              |
|---------|-------------|------|------|----------------------------------------------------------|
|         | SD_CMD      | I    | MFP4 | SD/SDH mode – command/response.                          |
| 44      | PB.3        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | SPI0_CLK    | 0    | MFP1 | SPI0 serial clock pin.                                   |
|         | SD_CLK      | 0    | MFP4 | SD/SDH mode – clock.                                     |
|         | SYSCFG[2]   | I    | MFP0 | System configuration setting bit 2.                      |
| 45      | PB.4        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | SPI0_MOSI   | 0    | MFP1 | SPI0 MOSI (Master Out, Slave In) pin.                    |
|         | SYSCFG[3]   | I    | MFP0 | System configuration setting bit 3.                      |
| 46      | PB.5        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | SPI0_MISO   | I    | MFP1 | SPI0 MISO (Master In, Slave Out) pin.                    |
|         | SD_nCD      | I    | MFP4 | SD/SDH mode – card detect.                               |
| 47      | PB.6        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | UART1_TXD   | 0    | MFP3 | Data transmitter output pin for UART1.                   |
|         | SD_DAT0     | I/O  | MFP4 | SD/SDH mode data line bit 0.                             |
| 48      | PB.7        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | UART1_RXD   | I    | MFP3 | Data receiver input pin for UART1.                       |
|         | SD_DAT1     | I/O  | MFP4 | SD/SDH mode data line bit 1.                             |
| 49      | USB_VBUS33  | I    | MFP0 | Detects whether USB is plug-in.                          |
| 50      | PB.8        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | USBH_PWEN   | 0    | MFP1 | USB host mode to control an external overcurrent source. |
|         | TM1_CNT_OUT | I/O  | MFP2 | Timer1 event counter input/toggle output.                |
|         | UART1_nCTS  | I    | MFP3 | Clear to Send input pin for UART1.                       |
|         | SD_DAT2     | I/O  | MFP4 | SD/SDH mode data line bit 2.                             |
| 51      | PB.9        | I/O  | MFP0 | General purpose digital I/O pin.                         |
|         | USBH_VOD    | I    | MFP1 | USB host bus power over voltage detector.                |
|         | TM1_EXT     | I    | MFP2 | Timer1 external capture input.                           |



| Pin No. | Pin Name              | Туре | MFP  | Description                                       |
|---------|-----------------------|------|------|---------------------------------------------------|
|         | UART1_nRTS            | 0    | MFP3 | Request to Send output pin for UART1.             |
|         | SD_DAT3               | I/O  | MFP4 | SD/SDH mode data line bit 3.                      |
| 52      | V <sub>DD</sub>       | Α    | MFP0 | Power supply for I/O ports, DC 3.3V.              |
| 53      | $AV_{DDHP}$           | Α    | MFP0 | Power supply for analog CODEC headphone, DC 3.3V. |
| 54      | LHPOUT                | Α    | MFP0 | Headphone left channel output pin.                |
| 55      | VCMBF                 | Α    | MFP0 | Internal CODEC function, keep floating.           |
| 56      | RHPOUT                | Α    | MFP0 | Headphone right channel output pin.               |
| 57      | AV <sub>SSHP</sub>    | Α    | MFP0 | Ground for analog CODEC headphone.                |
| 58      | VMID                  | Α    | MFP0 | Headphone reference power.                        |
| 59      | AV <sub>DDCODEC</sub> | Α    | MFP0 | Power supply for analog CODEC, DC 3.3V.           |
| 60      | MIC0_P                | Α    | MFP0 | Microphone 0 positive input.                      |
| 61      | MICO_N                | Α    | MFP0 | Microphone 0 negative input.                      |
| 62      | MIC_BIAS              | Α    | MFP0 | CODEC left line-in channel or Microphone bias.    |
| 63      | V <sub>DD12</sub>     | Α    | MFP0 | Power supply for I/O ports, DC 1.2V               |
| 64      | PD.2                  | I/O  | MFP0 | General purpose digital I/O pin.                  |
|         | MIC1_P                | Α    | MFP1 | Microphone 1 positive input.                      |
| 65      | PD.3                  | I/O  | MFP0 | General purpose digital I/O pin.                  |
|         | MIC1_N                | Α    | MFP1 | Microphone 1 negative input.                      |
| 66      | PD.4                  | I/O  | MFP0 | General purpose digital I/O pin.                  |
|         | RLINEIN               | Α    | MFP1 | CODEC right line-in channel.                      |
| 67      | AV <sub>DDADC</sub>   | Α    | MFP0 | Power supply for analog SAR-ADC, DC 3.3V.         |
| 68      | AV <sub>SSADC</sub>   | Α    | MFP0 | Ground pin for analog SAR-ADC.                    |
| 69      | PA.0                  | I/O  | MFP0 | General purpose digital I/O pin.                  |
|         | ADC_CH0               | Α    | MFP1 | ADC channel 0 analog input.                       |
| 70      | PA.1                  | I/O  | MFP0 | General purpose digital I/O pin.                  |
|         | ADC_CH1               | Α    | MFP1 | ADC channel 1 analog input.                       |



| Pin No. | Pin Name          | Туре | MFP  | Description                               |
|---------|-------------------|------|------|-------------------------------------------|
| 71      | PA.2              | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | ADC_CH2           | А    | MFP1 | ADC channel 2 analog input.               |
|         | I2S_MCLK          | 0    | MFP2 | I <sup>2</sup> S master clock output pin. |
| 72      | PA.3              | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | ADC_CH3           | А    | MFP1 | ADC channel 3 analog input.               |
|         | 12S_DI            | I    | MFP2 | I <sup>2</sup> S data input.              |
| 73      | PA.4              | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | ADC_CH4           | А    | MFP1 | ADC channel 4 analog input.               |
|         | 12S_DO            | 0    | MFP2 | I <sup>2</sup> S data output.             |
| 74      | PA.5              | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | ADC_CH5           | А    | MFP1 | ADC channel 5 analog input.               |
| 75      | PA.6              | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | ADC_CH6           | А    | MFP1 | ADC channel 6 analog input.               |
| 76      | PA.7              | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | ADC_CH7           | А    | MFP1 | ADC channel 7 analog input.               |
| 77      | V <sub>DD12</sub> | А    | MFP0 | Power supply for I/O ports, DC 1.2V       |
| 78      | PB.10             | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | SPI1_SS           | 0    | MFP1 | SPI1 slave select pin.                    |
|         | I2C1_SCL          | 0    | MFP2 | I2C1 clock pin.                           |
|         | UART2_TXD         | 0    | MFP3 | Data transmitter output pin for UART2.    |
|         | PWM_CH0           | I/O  | MFP4 | PWM channel0 output/capture input.        |
| 79      | PB.11             | I/O  | MFP0 | General purpose digital I/O pin.          |
|         | SPI1_CLK          | 0    | MFP1 | SPI1 serial clock pin.                    |
|         | I2C1_SDA          | I/O  | MFP2 | I2C1 data input/output pin.               |
|         | URAT2_RXD         | I    | MFP3 | Data receiver input pin for UART2.        |
|         | PWM_CH1           | I/O  | MFP4 | PWM channel1 output/capture input.        |



| Pin No. | Pin Name        | Туре | MFP  | Description                                |
|---------|-----------------|------|------|--------------------------------------------|
| 80      | PB.12           | I/O  | MFP0 | General purpose digital I/O pin.           |
|         | SPI1_MOSI       | 0    | MFP1 | SPI1 MOSI (Master Out, Slave In) pin.      |
|         | USBH1_D+        | I/O  | MFP2 | USB host-lite 1 differential signal D+.    |
|         | UART2_nCTS      | 1    | MFP3 | Clear to Send input pin for UART2.         |
|         | PWM_CH2         | I/O  | MFP4 | PWM channel2 output/capture input.         |
| 81      | $V_{DD}$        | Α    | MFP0 | Power supply for I/O ports, DC 3.3V.       |
| 82      | PC.11           | I/O  | MFP0 | General purpose digital I/O pin.           |
|         | I2S_LRCLK       | I/O  | MFP1 | I <sup>2</sup> S left right channel clock. |
|         | TM3_CNT_OUT     | I/O  | MFP2 | Timer3 event counter input/toggle output.  |
|         | PWM_CH2         | I/O  | MFP3 | PWM channel2 output/capture input.         |
| 83      | PC.12           | I/O  | MFP0 | General purpose digital I/O pin.           |
|         | I2S_BCLK        | I/O  | MFP1 | I <sup>2</sup> S bit clock pin.            |
|         | TM3_EXT         | 1    | MFP2 | Timer3 external capture input.             |
|         | PWM_CH3         | I/O  | MFP3 | PWM channel3 output/capture input.         |
| 84      | PC.13           | I/O  | MFP0 | General purpose digital I/O pin.           |
|         | USBH2_D+        | I/O  | MFP1 | USB host-lite 2 differential signal D+.    |
| 85      | PC.14           | I/O  | MFP0 | General purpose digital I/O pin.           |
|         | USBH2_D-        | I/O  | MFP1 | USB host-lite 2 differential signal D      |
| 86      | $V_{DD}$        | Α    | MFP0 | Power supply, DC 3.3V.                     |
| 87      | LDO_CAP         | Α    | MFP0 | LDO output pin.                            |
| 88      | V <sub>SS</sub> | А    | MFP0 | Ground.                                    |

Note: The thermal pad (EPD) on the bottom of QFN package should be connected to GND.



## 4.3.8 Summary GPIO Multi-function Pin Description

| MPF0  | MPF1      | MPF2        | MPF3       | MPF4    | Other     | Driving |
|-------|-----------|-------------|------------|---------|-----------|---------|
| PA.0  | ADC_CH0   |             |            |         |           | 2~16mA  |
| PA.1  | ADC_CH 1  |             |            |         |           | 2~16mA  |
| PA.2  | ADC_CH 2  |             |            |         |           | 2~16mA  |
| PA.3  | ADC_CH 3  |             |            |         |           | 2~16mA  |
| PA.4  | ADC_CH 4  |             |            |         |           | 2~16mA  |
| PA.5  | ADC_CH 5  |             |            |         |           | 2~16mA  |
| PA.6  | ADC_CH 6  |             |            |         |           | 2~16mA  |
| PA.7  | ADC_CH 7  |             |            |         |           | 2~16mA  |
| PA.8  | SPIM_SS   | I2S_LRCLK   | UART1_TXD  |         |           | 8mA     |
| PA.9  | SPIM_CLK  | I2S_BCLK    | UART1_RXD  |         | SYSCFG[0] | 8mA     |
| PA.10 | SPIM_MOSI | I2C1_SCL    |            | SD_CLK  | SYSCFG[1] | 8mA     |
| PA.11 | SPIM_MISO | I2C1_SDA    |            | SD_CMD  |           | 8mA     |
| PA.12 | SPIM_D2   | TM0_CNT_OUT |            |         |           | 8mA     |
| PA.13 | SPIM_D3   | TM0_EXT     |            | SD_nCD  |           | 8mA     |
| PA.14 |           | I2C0_SCL    |            | SD_DAT0 |           | 4mA     |
| PA.15 |           | I2C0_SDA    |            | SD_DAT1 |           | 4mA     |
| PB.0  |           | I2C0_SCL    | UART0_TXD  | SD_DAT2 |           | 4mA     |
| PB.1  |           | I2C0_SDA    | UART0_RXD  | SD_DAT3 |           | 4mA     |
| PB.2  | SPI0_SS   |             |            | SD_CMD  |           | 4mA     |
| PB.3  | SPI0_CLK  |             |            | SD_CLK  | SYSCFG[2] | 4mA     |
| PB.4  | SPI0_MOSI |             |            |         | SYSCFG[3] | 4mA     |
| PB.5  | SPI0_MISO |             |            | SD_nCD  |           | 4mA     |
| PB.6  |           |             | UART1_TXD  | SD_DAT0 |           | 4mA     |
| PB.7  |           |             | UART1_RXD  | SD_DAT1 |           | 4mA     |
| PB.8  | USBH_PWEN | TM1_CNT_OUT | UART1_nCTS | SD_DAT2 |           | 4mA     |
| PB.9  | USBH_OVD  | TM1_EXT     | UART1_nRTS | SD_DAT3 |           | 4mA     |
| PB.10 | SPI1_SS   | I2C1_SCL    | UART2_TXD  | PWM_CH0 |           | 4mA     |
| PB.11 | SPI1_CLK  | I2C1_SDA    | UART2_RXD  | PWM_CH1 |           | 4mA     |
| PB.12 | SPI1_MOSI | USBH1_D+    | UART2_nCTS | PWM_CH2 |           | 8mA     |
| PB.13 | SPI1_MISO | USBH1_D-    | UART2_nRST | PWM_CH3 |           | 8mA     |
| PB.14 | USBH1_D+  | I2C1_SCL    |            |         |           | 8mA     |
| PB.15 | USBH1_D-  | I2C1_SDA    |            |         |           | 8mA     |



|       |           |             |         | ı |         |        |
|-------|-----------|-------------|---------|---|---------|--------|
| PC.0  | SD_CMD    |             |         |   |         | 8mA    |
| PC.1  | SD_CLK    |             |         |   |         | 8mA    |
| PC.2  | SD_nCD    |             |         |   |         | 8mA    |
| PC.3  |           |             |         |   |         | 8mA    |
| PC.4  | SD_DAT0   |             |         |   |         | 8mA    |
| PC.5  | SD_DAT1   |             |         |   |         | 8mA    |
| PC.6  | SD_DAT2   |             |         |   |         | 8mA    |
| PC.7  | SD_DAT3   |             |         |   |         | 8mA    |
| PC.8  | I2S_MCLK  |             |         |   |         | 4mA    |
| PC.9  | I2S_DI    | TM2_CNT_OUT | PWM_CH0 |   |         | 4mA    |
| PC.10 | I2S_DO    | TM2_EXT     | PWM_CH1 |   |         | 4mA    |
| PC.11 | I2S_LRCLK | TM3_CNT_OUT | PWM_CH2 |   |         | 4mA    |
| PC.12 | I2S_BCLK  | TM3_EXT     | PWM_CH3 |   |         | 4mA    |
| PC.13 | USBH2_D+  |             |         |   |         | 8mA    |
| PC.14 | USBH2_D-  |             |         |   |         | 8mA    |
| PD.0  |           | I2C0_SCL    |         |   | ICE_CLK | 4mA    |
| PD.1  |           | I2C0_SDA    |         |   | ICE_DAT | 4mA    |
| PD.2  |           |             |         |   | MIC1_P  | 2~16mA |
| PD.3  |           |             |         |   | MIC1_N  | 2~16mA |
| PD.4  |           |             |         |   | RLINEIN | 2~16mA |



## 4.3.9 GPIO Multi-function Pin Summary

MFP\* = Multi-function pin. (Refer to section SYS\_GPx\_MFPL and SYS\_GPx\_MFPH)

PA.0 MFP0 means SYS\_GPA\_MFPL[2:0]=0x0.

| Group            | Pin Name  | GPIO  | MFP* | Туре | Description                               |
|------------------|-----------|-------|------|------|-------------------------------------------|
|                  | ADC_CH0   | PA.0  | MFP1 | А    | ADC0 analog input.                        |
|                  | ADC_CH1   | PA.1  | MFP1 | А    | ADC1 analog input.                        |
|                  | ADC_CH2   | PA.2  | MFP1 | А    | ADC2 analog input.                        |
| ADC              | ADC_CH3   | PA.3  | MFP1 | А    | ADC3 analog input.                        |
| ADC              | ADC_CH4   | PA.4  | MFP1 | А    | ADC4 analog input.                        |
|                  | ADC_CH5   | PA.5  | MFP1 | А    | ADC5 analog input.                        |
|                  | ADC_CH6   | PA.6  | MFP1 | А    | ADC6 analog input.                        |
|                  | ADC_CH7   | PA.7  | MFP1 | А    | ADC7 analog input.                        |
|                  | MIC1_P    | PD.2  | MFP1 | А    | Audio MIC1 analog positive input pin      |
| CODEC            | MIC1_N    | PD.3  | MFP1 | А    | Audio MIC1 analog negative input pin      |
|                  | RLINEIN   | PD.4  | MFP1 | Α    | Audio right line-in analog pin.           |
|                  | I2C0_SCL  | PA.14 | MFP2 | I/O  | I2C0 clock pin.                           |
|                  | I2C0_SCL  | PB.0  | MFP2 | I/O  | I2C0 clock pin.                           |
| 1000             | I2C0_SCL  | PD.0  | MFP2 | I/O  | I2C0 clock pin.                           |
| I2C0             | I2C0_SDA  | PA.15 | MFP2 | I/O  | I2C0 data input/output pin.               |
|                  | I2C0_SDA  | PB.1  | MFP2 | I/O  | I2C0 data input/output pin.               |
|                  | I2C0_SDA  | PD.1  | MFP2 | I/O  | I2C0 data input/output pin.               |
|                  | I2C1_SCL  | PA.10 | MFP2 | I/O  | I2C1 clock pin.                           |
|                  | I2C1_SCL  | PB.10 | MFP2 | I/O  | I2C1 clock pin.                           |
| 1004             | I2C1_SCL  | PB.14 | MFP2 | I/O  | I2C1 clock pin.                           |
| I2C1             | I2C1_SDA  | PA.11 | MFP2 | I/O  | I2C1 data input/output pin.               |
|                  | I2C1_SDA  | PB.11 | MFP2 | I/O  | I2C1 data input/output pin.               |
|                  | I2C1_SDA  | PB.15 | MFP2 | I/O  | I2C1 data input/output pin.               |
|                  | I2S_MCLK  | PA.2  | MFP2 | 0    | I <sup>2</sup> S master clock output pin. |
|                  | I2S_MCLK  | PC.8  | MFP1 | 0    | I <sup>2</sup> S master clock output pin. |
| I <sup>2</sup> S | I2S_BCLK  | PA.9  | MFP2 | I/O  | I <sup>2</sup> S bit clock pin.           |
| 15               | I2S_BCLK  | PC.12 | MFP1 | I/O  | I <sup>2</sup> S bit clock pin.           |
|                  | I2S_LRCLK | PA.8  | MFP2 | I/O  | I <sup>2</sup> S left right channel pin.  |
|                  | I2S_LRCLK | PC.11 | MFP1 | I/O  | I <sup>2</sup> S left right channel pin.  |



| Group  | Pin Name    | GPIO  | MFP* | Туре | Description                                 |  |
|--------|-------------|-------|------|------|---------------------------------------------|--|
|        | 12S_DO      | PA.4  | MFP2 | 0    | I <sup>2</sup> S data output.               |  |
|        | I2S_DO      | PC.10 | MFP1 | 0    | I <sup>2</sup> S data output.               |  |
|        | 12S_DI      | PA.3  | MFP2 | I    | I <sup>2</sup> S data input.                |  |
|        | I2S_DI      | PC.9  | MFP1 | I    | I <sup>2</sup> S data input.                |  |
| 105    | ICE_CLK     | PD.0  | MFP0 | I    | Serial wired debugger clock pin             |  |
| ICE    | ICE_DAT     | PD.1  | MFP0 | I/O  | Serial wired debugger data pin              |  |
|        | PWM_CH0     | PB.10 | MFP4 | I/O  | PWM output/capture input.                   |  |
|        | PWM_CH0     | PC.9  | MFP3 | I/O  | PWM output/capture input.                   |  |
|        | PWM_CH1     | PB.11 | MFP4 | I/O  | PWM output/capture input.                   |  |
| DIA/A4 | PWM_CH1     | PC.10 | MFP3 | I/O  | PWM output/capture input.                   |  |
| PWM    | PWM_CH2     | PB.12 | MFP4 | I/O  | PWM output/capture input.                   |  |
|        | PWM_CH2     | PC.11 | MFP3 | I/O  | PWM output/capture input.                   |  |
|        | PWM_CH3     | PB.13 | MFP4 | I/O  | PWM output/capture input.                   |  |
|        | PWM_CH3     | PC.12 | MFP3 | I/O  | PWM output/capture input.                   |  |
|        | SPIM_SS     | PA.8  | MFP1 | 0    | SPIM slave select pin.                      |  |
|        | SPIM_CLK    | PA.9  | MFP1 | 0    | SPIM serial clock pin.                      |  |
|        | SPIM_MOSI   | PA.10 | MFP1 | I/O  | SPIM MOSI (Master Out, Slave In) pin.       |  |
| SPIM   | SPIM_MISO   | PA.11 | MFP1 | I/O  | SPIM MISO (Master In, Slave Out) pin.       |  |
|        | SPIM_D2     | PA.12 | MFP1 | I/O  | SPIM data-2 bit in quad mode.               |  |
|        | SPIM_D3     | PA.13 | MFP1 | I/O  | SPIM data-3 bit in quad mode.               |  |
|        | SPI0_SS     | PB.2  | MFP1 | 0    | SPI0 slave select pin.                      |  |
| CDIO   | SPI0_CLK    | PB.3  | MFP1 | 0    | SPI0 serial clock pin.                      |  |
| SPI0   | SPI0_MOSI   | PB.4  | MFP1 | I/O  | SPI0 MOSI (Master Out, Slave In) pin.       |  |
|        | SPI0_MISO   | PB.5  | MFP1 | I/O  | SPI0 MISO (Master In, Slave Out) pin.       |  |
|        | SPI1_SS     | PB.10 | MFP1 | 0    | SPI1 slave select pin.                      |  |
| SPI1   | SPI1_CLK    | PB.11 | MFP1 | 0    | SPI1 serial clock pin.                      |  |
| SPII   | SPI1_MOSI   | PB.12 | MFP1 | I/O  | SPI1 MOSI (Master Out, Slave In) pin.       |  |
|        | SPI1_MISO   | PB.13 | MFP1 | I/O  | SPI1 MISO (Master In, Slave Out) pin.       |  |
|        | TM0_CNT_OUT | PA.12 | MFP2 | I/O  | Timer0 event counter input / toggle output. |  |
|        | TM0_EXT     | PA.13 | MFP2 | ı    | Timer0 external counter input               |  |
| Timer  | TM1_CNT_OUT | PB.8  | MFP2 | I/O  | Timer1 event counter input / toggle output. |  |
|        | TM1_EXT     | PB.9  | MFP2 | I    | Timer1 external counter input               |  |
|        | TM2_CNT_OUT | PC.9  | MFP2 | I/O  | Timer2 event counter input / toggle output. |  |



| Group         | Pin Name    | GPIO  | MFP* | Туре | Description                                         |
|---------------|-------------|-------|------|------|-----------------------------------------------------|
|               | TM2_EXT     | PC.10 | MFP2 | ı    | Timer2 external counter input                       |
|               | TM3_CNT_OUT | PC.11 | MFP2 | I/O  | Timer3 event counter input / toggle output.         |
|               | TM3_EXT     | PC.12 | MFP2 | I    | Timer3 external counter input                       |
| LIABTO        | UART0_RXD   | PB.1  | MFP3 | I    | Data receiver input pin for UART0.                  |
| UART0         | UART0_TXD   | PB.0  | MFP3 | 0    | Data transmitter output pin for UART0.              |
|               | UART1_RXD   | PA.9  | MFP3 | I    | Data receiver input pin for UART1.                  |
|               | UART1_RXD   | PB.7  | MFP3 | I    | Data receiver input pin for UART1.                  |
| LIA DT4       | UART1_TXD   | PA.8  | MFP3 | 0    | Data transmitter output pin for UART1.              |
| UART1         | UART1_TXD   | PB.6  | MFP3 | 0    | Data transmitter output pin for UART1.              |
|               | UART1_nCTS  | PB.8  | MFP3 | I    | Clear to Send input pin for UART1.                  |
|               | UART1_nRTS  | PB.9  | MFP3 | 0    | Request to Send output pin for UART1.               |
|               | UART2_RXD   | PB.11 | MFP3 | ı    | Data receiver input pin for UART2.                  |
|               | UART2_TXD   | PB.10 | MFP3 | 0    | Data transmitter output pin for UART2.              |
| UART2         | UART2_nCTS  | PB.12 | MFP3 | ı    | Clear to Send input pin for UART2.                  |
|               | UART2_nRTS  | PB.13 | MFP3 | 0    | Request to Send output pin for UART2.               |
|               | USBH_PWEN   | PB.8  | MFP1 | 0    | USB host to control an external overcurrent source. |
|               | USBH_VOD    | PB.9  | MFP1 | I    | USB host lite over voltage detector                 |
|               | USBH2_D+    | PC.13 | MFP1 | А    | USB host lite 2 differential signal D+.             |
| USB Host Lite | USBH2_D-    | PC.14 | MFP1 | А    | USB host lite 2 differential signal D               |
|               | USBH1_D+    | PB.12 | MFP2 | А    | USB host lite 1 differential signal D+.             |
|               | USBH1_D+    | PB.14 | MFP1 | А    | USB host lite 1 differential signal D+.             |
|               | USBH1_D-    | PB.13 | MFP2 | А    | USB host lite 1 differential signal D               |
|               | USBH1_D-    | PB.15 | MFP1 | А    | USB host lite 1 differential signal D               |
|               | SD_CLK      | PA.10 | MFP4 | 0    | SD/SDH mode - clock                                 |
|               | SD_CLK      | PB.3  | MFP4 | 0    | SD/SDH mode – clock                                 |
|               | SD_CLK      | PC.1  | MFP1 | 0    | SD/SDH mode – clock                                 |
|               | SD_CMD      | PA.11 | MFP4 | 0    | SD/SDH mode – command/response                      |
| CDU           | SD_CMD      | PB.2  | MFP4 | 0    | SD/SDH mode – command/response                      |
| SDH           | SD_CMD      | PC.0  | MFP1 | 0    | SD/SDH mode – command/response                      |
|               | SD_nCD      | PA.13 | MFP4 | ı    | SD/SDH mode – card detect.                          |
|               | SD_nCD      | PB.5  | MFP4 | ı    | SD/SDH mode – card detect.                          |
|               | SD_nCD      | PC.2  | MFP1 | I    | SD/SDH mode – card detect.                          |
|               | SD_DAT0     | PA.14 | MFP4 | I/O  | SD/SDH mode data line bit 0.                        |



| Group | Pin Name | GPIO  | MFP* | Туре | Description                  |
|-------|----------|-------|------|------|------------------------------|
|       | SD_DAT0  | PB.6  | MFP4 | I/O  | SD/SDH mode data line bit 0. |
|       | SD_DAT0  | PC.4  | MFP1 | I/O  | SD/SDH mode data line bit 0. |
|       | SD_DAT1  | PA.15 | MFP4 | I/O  | SD/SDH mode data line bit 1. |
|       | SD_DAT1  | PB.7  | MFP4 | I/O  | SD/SDH mode data line bit 1. |
|       | SD_DAT1  | PC.5  | MFP1 | I/O  | SD/SDH mode data line bit 1. |
|       | SD_DAT2  | PB.0  | MFP4 | I/O  | SD/SDH mode data line bit 2. |
|       | SD_DAT2  | PB.8  | MFP4 | I/O  | SD/SDH mode data line bit 2. |
|       | SD_DAT2  | PC.6  | MFP1 | I/O  | SD/SDH mode data line bit 2. |
|       | SD_DAT3  | PB.1  | MFP4 | I/O  | SD/SDH mode data line bit 3. |
|       | SD_DAT3  | PB.9  | MFP4 | I/O  | SD/SDH mode data line bit 3. |
|       | SD_DAT3  | PC.7  | MFP1 | I/O  | SD/SDH mode data line bit 3. |

Table 4.3-1 NUC505 GPIO Multi-function Table



### 5 BLOCK DIAGRAM

# 5.1 NuMicro<sup>®</sup> NUC505 Series Block Diagram



Figure 5.1-1 NuMicro® NUC505 Block Diagram



### 6 FUNCTIONAL DESCRIPTION

## 6.1 ARM® Cortex®-M4 Core

The Cortex®-M4 processor, a configurable, multistage, 32-bit RISC processor, has three AMBA AHB-Lite interfaces for best parallel performance and includes a NVIC component. The processor has optional hardware debug functionality, which can execute Thumb code, and is compatible with other Cortex®-M profile processors. The profile supports two modes -Thread mode and Handler mode. Handler mode is entered as a result of an exception. An exception return can only be issued in Handler mode. Thread mode is entered on Reset, and can be entered as a result of an exception return. The Cortex®-M4F is a processor with the same capability as the Cortex®-M4 processor and includes floating point arithmetic functionality. The NUC505 is embedded with Cortex®-M4F processor. Throughout this document the name Cortex®-M4 refers to both Cortex®-M4 and Cortex®-M4F processors. The following figure shows the functional controller of the processor.



Figure 6.1-1 Cortex®-M4 Block Diagram

Cortex®-M4 processor features:

- A low gate count processor core, with low latency interrupt processing that has:
  - A subset of the Thumb instruction set, defined in the ARMv7-M Architecture Reference Manual.



- Banked Stack Pointer (SP).
- Hardware integer divide instructions, SDIV and UDIV.
- Handler and Thread modes.
- Thumb and Debug states.
- Support for interruptible-continued instructions LDM, STM, PUSH, and POP for low interrupt latency.
- Automatic processor state saving and restoration for low latency Interrupt Service Routine (ISR) entry and exit.
- Support for ARMv6 big-endian byte-invariant or little-endian accesses.
- Support for ARMv6 unaligned accesses.
- Floating Point Unit (FPU) in the Cortex<sup>®</sup>-M4F processor providing:
  - 32-bit instructions for single-precision (C float) data-processing operations.
  - Combined Multiply and Accumulate instructions for increased precision (Fused MAC).
  - Hardware support for conversion, addition, subtraction, multiplication with optional accumulate, division, and square-root.
  - Hardware support for denormals and all IEEE rounding modes.
  - 32 dedicated 32-bit single precision registers, also addressable as 16 double-word registers.
  - Decoupled three-stage pipeline.
- Nested Vectored Interrupt Controller (NVIC) closely integrated with the processor core to achieve low latency interrupt processing. Features include:
  - External interrupts. Configurable from 1 to 240; the NUC505 has been configured with 32 interrupts.
  - Bits of priority, configurable from bit 3 to bit 7.
  - Dynamic reprioritization of interrupts.
  - Supports priority grouping which enables selection of preempting interrupt levels and non-preempting interrupt levels.
  - Supports tril-chaining and late arrival of interrupts, which enables back-to- back interrupt processing without the overhead of state saving and restoration between interrupts.
  - Processor state automatically saved on interrupt entry, and restored on interrupt exit with on instruction overhead.
  - Supports Wake-up Interrupt Controller (WIC) with Power-down mode.
- Memory Protection Unit (MPU). An optional MPU for memory protection, including:
  - Eight memory regions.
  - Sub Region Disable (SRD), enabling efficient use of memory regions.
  - The ability to enable a background region that implements the default memory map attributes.
- Low-cost debug solution that features:



- Debug access to all memory and registers in the system, including access to memory mapped devices, access to internal core registers when the core is halted, and access to debug control registers even while SYSRESETn is asserted.
- Serial Wire Debug Port (SW-DP) or Serial Wire JTAG Debug Port (SWJ-DP) debug access. But NUC505 only supports SW-DP.
- Optional Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches.
- Optional Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling.

Bus interfaces:

 Three Advanced High-performance Bus-Lite (AHB-Lite) interfaces: ICode, Dcode, and System bus interfaces.

Private Peripheral Bus (PPB) based on Advanced Peripheral Bus (APB) interface.

- Bit-band support that includes atomic bit-band write and read operations.
- Memory access alignment.
- Write buffer for buffering of write data.
- Exclusive access transfers for multiprocessor systems.

July. 26, 2018 Page 71 of 130 Rev.1.08



## 6.2 System Manager

#### 6.2.1 Overview

The following functions are included in system manager section

- System reset
- System memory map
- Bus arbitration algorithm
- Global control registers
- System Timer (Systick)
- Nested Vectored Interrupt Control (NVIC)
- System control register map and description

### 6.2.2 System Reset

- Hardware Reset
  - Power-on Reset (POR)
  - Low level on the nRESET Pin (nRST)
  - Watchdog time-out reset (WDT)
  - Low voltage reset (LVR)
- Software Reset
  - SYSRESETREQ (AIRCR[2])
  - CPU Reset (SYS\_IPRST0[0])
  - CHIPRST (SYS\_IPRST0 [1])

**Note1:** SYSRESETREQ (AIRCR[2]) reset the whole chip including all peripherals, but does not reset SPIM function, vector map module parameter setting, and PA.8~PA.15 multi-function setting.

Note2: CPU Rest (SYS\_IPRST0[0]) only resets the CPU function.

**Note3:** CHIPRST (SYS\_IPRST0[1]) reset the whole chip including all peripherals.



#### 6.2.3 System Power-on Setting

The power-on setting is used to configure the chip to enter the specified state when the chip is powered up or reset. Since each pin of power-on setting has an internal pulled-up resistor during reset period, if the application needs to set the configuration to "0", the proper pull-down must be added for the corresponding configuration pins.

| PB.4 | PB.3 | PA.10 | PA.9 | Description                          | Register Mapping |
|------|------|-------|------|--------------------------------------|------------------|
| 1    | 1    | 1     | 1    | Boot from Internal MCP SPI Flash     | SYS_BOOTSET[3:0] |
| 1    | 1    | 1     | 0    | Boot from USB                        | SYS_BOOTSET[3:0] |
| 1    | 1    | 0     | 1    | Boot from External SPI Flash         | SYS_BOOTSET[3:0] |
| 1    | 0    | 1     | 1    | Boot from ICP Mode                   | SYS_BOOTSET[3:0] |
| 0    | 1    | 1     | 1    | SWD/ICE Mode with Internal SPI Flash | SYS_BOOTSET[3:0] |
| 0    | 1    | 1     | 0    | SWD/ICE Mode with External SPI Flash | SYS_BOOTSET[3:0] |

Table 6.2-1 System Power-on Setting Guide

### 6.2.4 System Power Distribution

In this chip, power distribution is divided into five segments:

- Audio CODEC power from AV<sub>DDCODEC</sub>, AV<sub>DDHP</sub>, and AV<sub>SSHP</sub> provides the power for audio CODEC operation.
- Analog-to-Digital converter (ADC) power from AV<sub>DDADC</sub> and AV<sub>SSADC</sub> provides the power for ADC operation.
- Digital power from V<sub>DD</sub> and V<sub>SS</sub> supplies the power to the internal regulator which provides a fixed 1.2 V power for digital operation and I/O pins.
- USB transceiver power from AV<sub>DDUSB</sub> offers the power for operating the USB transceiver.
- RTC power from V<sub>BAT</sub> provides the power for RTC and 80 bytes backup registers.

The outputs of internal voltage regulators, LDO and  $V_{DD}$ , require an external capacitor which should be located close to the corresponding pin. Analog power ( $AV_{DDCODEC}$  and  $AV_{DDADC}$ ) should be the same voltage level of the digital power ( $V_{DD}$ ). The following figure shows the power distribution of the NuMicro<sup>®</sup> NUC505.





Figure 6.2-1 NuMicro® NUC505 Power Distribution Diagram

### 6.2.5 System Memory Mapping

The NUC505 provides a 4G-byte address space for programmers. The memory locations assigned to each on-chip modules are shown in Table 6.2-2. The detailed registers and memory addressing or programming will be described in the following sections for individual on-chip modules. The NUC505 only supports little-endian data format.

| Address Space             | Token  | Modules                              |
|---------------------------|--------|--------------------------------------|
| Memory Space              |        |                                      |
| 0x1FFF_0000 - 0x1FFF_7FFF | IBR_BA | Internal Boot ROM (IBR) Memory Space |



| 0x2000_0000 - 0x2000_7FFF            | SRAM1_BA          | SRAM1 Memory Space (32K Bytes)                     |
|--------------------------------------|-------------------|----------------------------------------------------|
| 0x2000_8000 - 0x2000_FFFF            | SRAM2_BA          | SRAM2 Memory Space (32K Bytes)                     |
| 0x2001_0000 - 0x2001_7FFF            | SRAM3_BA          | SRAM3 Memory Space (32K Bytes)                     |
| 0x2001_8000 - 0x2001_FFFF            | SRAM4_BA          | SRAM4 Memory Space (32K Bytes)                     |
| 0x0000_0000 - 0x0FFF_FFF             | FLASH_BA          | SPI Flash/ROM Memory Space                         |
| AHB Controllers Space (0x4000_0000 ~ | 0x4000FFFF)       |                                                    |
| 0x4000_0000 - 0x4000_01FF            | GCR_BA            | Global Control Registers                           |
| 0x4000_0200 - 0x4000_02FF            | CLK_BA            | Clock Control Registers                            |
| 0x4000_7000 – 0x4000_7FFF            | SPIM_BA           | SPIM Control Register                              |
| 0x4000_9000 - 0x4000_9FFF            | USBD_BA           | USB Device Controller Registers                    |
| 0x4000_A000 – 0x4000_AFFF            | SDH_BA            | SDH Control Register                               |
| 0x4000_B000 - 0x4000_BFFF            | USBH_BA           | USB Host Controller Registers                      |
| APB Controllers Space (0x400E_0000~0 | 0x400E_FFFF)      |                                                    |
| 0x400E_1000 - 0x400E_1FFF            | SPI1_BA           | SPI1 Master/Slave Controller Registers (SPI1)      |
| 0x400E_2000 - 0x400E_2FFF            | ADC_BA            | ADC Controller Registers                           |
| 0x400E_3000 - 0x400E_3FFF            | GPIO_BA           | GPIO Controller Registers                          |
| 0x400E_4000 - 0x400E_4FFF            | I2C0_BA           | I2C0 Interface Control Registers                   |
| 0x400E_5000 - 0x400E_5FFF            | I2C1_BA           | I2C1 Interface Control Registers                   |
| 0x400E_6000 - 0x400E_6FFF            | PWM_BA            | PWM Controller Registers                           |
| 0x400E_7000 - 0x400E_7FFF            | RTC_BA            | Real Time Clock (RTC) Control Register             |
| 0x400E_8000 - 0x400E_8FFF            | I2S_BA            | Inter-IC Sound (I <sup>2</sup> S) Control Register |
| 0x400E_9000 - 0x400E_9FFF            | SPI0_BA           | SPI0 Master/Slave Controller Registers (SPI0)      |
| 0x400E_A000 - 0x400E_AFFF            | Timer01_BA        | Timer0/Timer1 Control Registers                    |
| 0x400E_B000 - 0x400E_BFFF            | Timer23_BA        | Timer2/Timer3 Control Registers                    |
| 0x400E_C000 - 0x400E_CFFF            | UART0_BA          | UART0 Control Registers (Normal Speed)             |
| 0x400E_D000 - 0x400E_DFFF            | UART1_BA          | UART1 Control Registers (High Speed)               |
| 0x400E_E000 - 0x400E_EFFF            | UART2_BA          | UART2 Control Registers (High Speed)               |
| 0x400E_F000 - 0x400E_FFFF            | WDT_BA            | WDT Interface Control Registers                    |
| System Controllers Space (0xE000_E00 | 00 ~ 0xE000_EFFF) |                                                    |
| 0xE000_E010 - 0xE000_E0FF            | SCS_BA            | System Timer Control Registers                     |
| 0xE000_E100 - 0xE000_ECFF            | SCS_BA            | External Interrupt Controller Control Registers    |
| 0xE000_ED00 - 0xE000_ED8F            | SCS_BA            | System Control Registers                           |

Table 6.2-2 Address Space Assignments for On-Chip Controllers



#### 6.2.6 SRAM Memory Organization

The NUC505 supports embedded SRAM with a total of 128 Kbytes and the SRAM organization is separated to four banks: SRAM bank0, SRAM bank1, SRAM bank2, and SRAM bank3. Each of these four banks has 32 Kbytes address space and can be accessed simultaneously.

- Supports a total of 128 Kbytes SRAM
- Supports byte / half word / word write
- Supports fixed 32 Kbytes SRAM banks for independent access
- Supports remap address to 0x1FF0\_0000
- Supports remap arbitrary memory block of 128 Kbytes SRAM to 0x0000\_0000 by using vector map module



Figure 6.2-2 SRAM Block Diagram

Figure 6.2-3 shows the SRAM organization of NUC505. There are four SRAM banks in NUC505 and each bank is addressed to 32 Kbytes. The bank0 address space is from 0x2000\_0000 to 0x2000\_7FFF. The bank1 address space is from 0x2000\_8000 to 0x2000\_FFFF. The bank2 address space is from 0x2001\_0000 to 0x2001\_7FFF. The bank3 address space is from 0x2001\_8000 to 0x2001\_FFFF.

The address of each bank is remapping from 0x2000\_0000 to 0x1FF0\_0000. CPU can access SRAM bank0 through 0x2000\_0000 to 0x2000\_7FFF or 0x1FF0\_0000 to 0x1FF0\_7FFF, SRAM bank1 through 0x2000\_8000 to 0x2000\_FFFF or 0x1FF0\_8000 to 0x1FF0\_FFFF, SRAM bank2 through 0x2001\_0000 to 0x2001\_7FFF or 0x1FF1\_0000 to 0x1FF1\_7FFF, and SRAM bank3 through 0x2001\_8000 to 0x2001\_FFFF or 0x1FF1\_8000 to 0x1FF1\_FFFF.





Figure 6.2-3 SRAM Memory Organization

Figure 6.2-4 shows the vector map module diagram. Arbitrary memory block in 128 Kbytes SRAM can be remapped to the SPI flash block and its start address is 0x0000\_0000. The location and size with the memory block are controlled by the register SYS\_RVMPADDR[31:0] and the register SYS\_RVMPLEN[31:24]. The SYS\_RVMPADDR indicates the start address of the memory block and SYS\_RVMPLEN describes about the size of the memory block (the unit is 1 Kbyte).





Figure 6.2-4 Vector Map Module Block

### 6.2.7 AHB Bus Arbitration

The internal bus of NUC505 is an AHB-Compliant Bus and supports to connect with the standard AHB master or slave. The NUC505 AHB arbiter provides a choice of two arbitration algorithms for simultaneous requests. These two arbitration algorithms are the Fixed-priority mode and the Roundrobin- priority (rotate) mode. The selection of modes and types is determined in the **PRISEL** field of the **SYS\_AHBCTL** control register.

### 6.2.7.1 Fixed Priority Mode

Fixed priority mode is selected if **PRISEL** = 0. The order of priorities on the AHB mastership among the on-chip master modules are listed in Table 6.2-3.

| Priority Sequence<br>(PRISEL = 0) | AHB Bus Priority |  |
|-----------------------------------|------------------|--|
| 1 (Lowest)                        | Cortex-M4 I      |  |
| 2                                 | Cortex-M4 D      |  |
| 3                                 | Cortex-M4 System |  |
| 4                                 | SPIM             |  |
| 5                                 | USBD             |  |



| 6           | USBH             |
|-------------|------------------|
| 6           | SDH              |
| 8 (Highest) | l <sup>2</sup> S |

Table 6.2-3 AHB Bus Priority Order in Fixed Priority Mode If two or more master modules request to access AHB bus at the same time, the higher priority request will get the permission to access AHB bus.

| Priority Sequence<br>(PRISEL = 0) | AHB Bus Priority |
|-----------------------------------|------------------|
| 1 (Lowest)                        | Cortex-M4 I      |
| 2                                 | Cortex-M4 D      |
| 3                                 | Cortex-M4 System |
| 4                                 | SPIM             |
| 5                                 | USBD             |
| 6                                 | USBH             |
| 6                                 | SDH              |
| 8 (Highest)                       | I <sup>2</sup> S |

Table 6.2-3 AHB Bus Priority Order in Fixed Priority Mode

The SPI flash controller normally has the lowest priority (except CPU interface) under the fixed priority mode. The NUC505 provides a mechanism to raise the priority of CPU request to the highest. If the CPUHPRI bit (bit-4 of SYS\_AHBCTL control register) is set to 1, the PRISTS bit (bit-5 of SYS\_AHBCTL control register) will be automatically set to 1 while an unmasked external IRQ occurs. Under this circumstance, the ARM core will become the highest priority to access AHB bus.

The programmer can recover the original priority order by directly writing "1" to clear the **PRISTS** bit. For example, this can be done that at the end of an interrupt service routine. Note that **PRISTS** only can be automatically set to 1 by an external interrupt when **CPUHPRI** = 1. It will not take effect for a programmer to directly write 1 to **PRISTS** to raise ARM core's AHB priority.

#### 6.2.7.2 Round Robin Priority Mode

Round-robin priority mode is selected if **PRISEL** = 1. The AHB bus arbiter uses a round robin arbitration scheme for every master module to gain the bus ownership in turn. That is the requestor having the highest priority becomes the lowest-priority requestor after it has been granted access.

#### 6.2.7.3 Rotate rule Example

In the default sequence of AHB Master Bus, the priority is  $I^2S>SDH>USBH>USBD>SPIM>M4(S)>M4(D)>M4(I)$ .



#### 6.2.8 System Timer (Systick)

The Cortex<sup>®</sup>-M4 includes an integrated system timer, SysTick, which provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used as a Real Time Operating System (RTOS) tick timer or as a simple counter.

When system timer is enabled, it will count down from the value in the SysTick Current Value Register (SYST\_CVR) to zero, and reload (wrap) to the value in the SysTick Reload Value Register (SYST\_RVR) on the next clock cycle, and then decrement on subsequent clocks. When the counter transitions to zero, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads.

The SYST\_CVR value is UNKNOWN on reset. Software should write to the register to clear it to zero before enabling the feature. This ensures the timer will count from the SYST\_RVR value rather than an arbitrary value when it is enabled.

If the SYST\_RVR is zero, the timer will be maintained with a current value of zero after it is reloaded with this value. This mechanism can be used to disable the feature independently from the timer enable bit.

For more detailed information, please refer to the "ARM® Cortex®-M4 Technical Reference Manual" and "ARM® v6-M Architecture Reference Manual".



#### 6.2.9 Nested Vectored Interrupt Control (NVIC)

The NVIC and the processor core interface are closely coupled to enable low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked, or nested, interrupts to enable tail-chaining of interrupts. Users can only fully access the NVIC from privileged mode, but this may cause interrupts to enter a pending state in user mode if enabling the Configuration and Control Register. Any other user mode access causes a bus fault. Users can access all NVIC registers using byte, halfword, and word accesses unless otherwise stated. NVIC registers are located within the SCS (System Control Space). All NVIC registers and system debug registers are little-endian regardless of the endianness state of the processor.

- An implementation-defined number of interrupts, in the range 1-240 interrupts.
- A programmable priority level of 0-16 for each interrupts. A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority.
- Level and pulse detection of interrupt signals.
- Dynamic reprioritization of interrupts.
- Grouping of priority values into group priority and subpriority fields.
- Interrupt tail-chaining.
- An external Non Maskable Interrupt (NMI)
- WIC, providing Power-down mode support.

The processor automatically stacks its state on exception entry and unstacks this state on exception exit, with no instruction overhead. This provides low latency exception handling.

#### 6.2.9.1 Exception Model and System Interrupt Map

The following table lists the exception model supported by NUC505 series. Software can set 16 levels of priority on some of these exceptions as well as on all interrupts. The highest user-configurable priority is denoted as "0x00" and the lowest priority is denoted as "0xF0" (The 4-LSB always 0). The default priority of all the user-configurable interrupts is "0x00". Note that priority "0" is treated as the fourth priority on the system, after three system exceptions "Reset", "NMI" and "Hard Fault".

When any interrupts is accepted, the processor will automatically fetch the starting address of the interrupt service routine (ISR) from a vector table in memory. On system reset, the vector table is fixed at address 0x00000000. Privileged software can write to the VTOR to relocate the vector table start address to a different memory location, in the range 0x000000080 to 0x3FFFFF80,

The vector table contains the initialization value for the stack pointer on reset, and the entry point addresses for all exception handlers. The vector number on previous page defines the order of entries in the vector table associated with exception handler entry as illustrated in previous section.



| Exception Type           | Vector Number | Vector Address                    | Priority     |
|--------------------------|---------------|-----------------------------------|--------------|
| Reset                    | 1             | 0x00000004                        | -3           |
| NMI                      | 2             | 0x00000008                        | -2           |
| Hard Fault               | 3             | 0x000000C                         | -1           |
| Memory Manager Fault     | 4             | 0x00000010                        | Configurable |
| Bus Fault                | 5             | 0x00000014                        | Configurable |
| Usage Fault              | 6             | 0x00000018                        | Configurable |
| Reserved                 | 7 ~ 10        |                                   | Reserved     |
| SVCall                   | 11            | 0x0000002C                        | Configurable |
| Debug Monitor            | 12            | 0x00000030                        | Configurable |
| Reserved                 | 13            |                                   | Reserved     |
| PendSV                   | 14            | 0x00000038                        | Configurable |
| SysTick                  | 15            | 0x0000003C                        | Configurable |
| Interrupt (IRQ0 ~ IRQ31) | 16 ~ 47       | 0x00000000 +<br>(Vector Number)*4 | Configurable |

Table 6.2-4 Exception Model

| Vector<br>Number | Interrupt Number                | Interrupt Name | Interrupt Description           |  |
|------------------|---------------------------------|----------------|---------------------------------|--|
|                  | (Bit in Interrupt<br>Registers) |                |                                 |  |
| 0 ~ 15           | -                               | -              | System exceptions               |  |
| 16               | 0                               | PWR_INT        | Power On Interrupt              |  |
| 17               | 1                               | WDT_INT        | Watch Dog Timer interrupt       |  |
| 18               | 2                               | Reserved       | Reserved                        |  |
| 19               | 3                               | I2S_INT        | I <sup>2</sup> S interrupt      |  |
| 20               | 4                               | EINT0_INT      | External GPIO Group 0 interrupt |  |
| 21               | 5                               | EINT1_INT      | External GPIO Group 1 interrupt |  |
| 22               | 6                               | EINT2_INT      | External GPIO Group 2 interrupt |  |
| 23               | 7                               | EINT3_INT      | External GPIO Group 3 interrupt |  |
| 24               | 8                               | SPIM_INT       | SPIM interrupt                  |  |
| 25               | 9                               | USBD_INT       | USB Device 20 interrupt         |  |
| 26               | 10                              | TM0_INT        | Timer0 interrupt                |  |
| 27               | 11                              | TM1_INT        | Timer1 interrupt                |  |
| 28               | 12                              | TM2_INT        | Timer2 interrupt                |  |



| 29 | 13 | TM3_INT   | Timer3 interrupt                 |  |
|----|----|-----------|----------------------------------|--|
| 30 | 14 | SDH_INT   | SDH interrupt                    |  |
| 31 | 15 | PWM0_INT  | PWM0 interrupt                   |  |
| 32 | 16 | PWM1_INT  | PWM1 interrupt                   |  |
| 33 | 17 | PWM2_INT  | PWM2 interrupt                   |  |
| 34 | 18 | PWM3_INT  | PWM3 interrupt                   |  |
| 35 | 19 | RTC_INT   | Real Time Clock interrupt        |  |
| 36 | 20 | SPI0_INT  | SPI0 interrupt                   |  |
| 37 | 21 | I2C1_INT  | I2C1 interrupt                   |  |
| 38 | 22 | I2C0_INT  | I2C0 interrupt                   |  |
| 39 | 23 | UART0_INT | UART0 interrupt                  |  |
| 40 | 24 | UART1_INT | UART1 interrupt                  |  |
| 41 | 25 | ADC_INT   | ADC interrupt                    |  |
| 42 | 26 | wwdt_INT  | Window Watch Dog Timer interrupt |  |
| 43 | 27 | USBH_INT  | USB Host 1.1 interrupt           |  |
| 44 | 28 | UART2_INT | UART2 interrupt                  |  |
| 45 | 29 | LVD_INT   | Low Voltage Detection interrupt  |  |
| 46 | 30 | SPI1_INT  | SPI1 interrupt                   |  |
| 47 | 31 | Reserved  | Reserved                         |  |
|    |    |           |                                  |  |

Table 6.2-5 Interrupt Number Table

#### 6.2.9.2 Operation Description

NVIC interrupts can be enabled and disabled by writing to their corresponding Interrupt Set-Enable or Interrupt Clear-Enable register bit-field. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current enabled state of the corresponding interrupts. When an interrupt is disabled, interrupt assertion will cause the interrupt to become Pending, however, the interrupt will not activate. If an interrupt is Active when it is disabled, it remains in its Active state until cleared by reset or an exception return. Clearing the enable bit prevents new activations of the associated interrupt.

NVIC interrupts can be pended/un-pended using a complementary pair of registers to those used to enable/disable the interrupts, named the Set-Pending Register and Clear-Pending Register respectively. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current pended state of the corresponding interrupts. The Clear-Pending Register has no effect on the execution status of an Active interrupt.

NVIC interrupts are prioritized by updating an 8-bit field within a 32-bit register (each register supporting four interrupts, and each interrupt uses MSB 4 bits of the 8-bit field).

The general registers associated with the NVIC are all accessible from a block of memory in the System Control Space and will be described in next section.



#### 6.3 Clock Controller

#### 6.3.1 Overview

The clock controller generates clocks for the whole chip. The clocks include AHB, APB and engine clocks for all of devices like USB device, USB host, UART and so on. There are two PLL clocks, PLL and APLL, derived from external HXT clock input. The PLL clock allows the processor to operate at a high internal clock frequency. Also, the APLL is used to generate more accuracy frequency for audio CODEC. They also implement the power control function, include the individually clock on or off control register, clock source selector and divider. These functions minimize the extra power consumption and the chip runs on the just right condition. In Power-down mode, the controller turns off the crystal oscillator to minimize the chip power consumption.



#### 6.3.2 Clock Diagram



Figure 6.3-1 Clock Generator Global View Diagram



#### 6.3.3 Clock Generator

The clock generator consists of 4 clock sources, which are listed below:

- Real-time clock (RTC\_CLK) source can be selected from external 32.768 kHz external low speed crystal oscillator (LXT) or 32.768 kHz internal low speed RC oscillator (LIRC)
- 12 MHz external high speed crystal oscillator (HXT)
- Programmable System PLL output clock frequency (PLL\_FOUT)
- Programmable Audio PLL output clock frequency (APLL\_FOUT)



Figure 6.3-2 Clock Generator Block Diagram

The external crystal oscillator and two capacitors are connected to the pad "XT1\_IN / X32\_IN" and pad "XT1\_OUT / X32\_OUT". The capacitance value of the two capacitors may be changed for differential crystal oscillator from different vender. The load capacitance values and resistance values must be adjusted according to the selected oscillator. The recommended load capacitance values and resistance values as

| Crystal Oscillator | Capacitance Values | Resistance Values |
|--------------------|--------------------|-------------------|
|--------------------|--------------------|-------------------|



| 12 MHz     | 20pF | 1 ΜΩ  |
|------------|------|-------|
| 32.768 kHz | 33pF | 10 ΜΩ |

Table 6.3-1 Recommended Load Capacitance Values and Resistance Values.



Figure 6.3-3 Crystal Oscillator Circuit

#### 6.3.4 Power-down Mode Clock

When entering Power-down mode, system clocks, some clock sources and some peripheral clocks are disabled. Some clock sources and peripherals clock are still active in Power-down mode.

The clocks which still keep active are listed below:

- Clock Generator
  - ◆ 32.768 kHz internal low speed RC oscillator (LIRC) clock
  - ◆ 32.768 kHz external low speed crystal oscillator (LXT) clock

In Power-down mode, If the woke-up even occurred, the disabled clocks will be regenerated after PDWKPSC (CLK\_PWRCTL[23:8]) x 256 HXT cycle.



### 6.4 General Purpose I/O (GPIO)

#### 6.4.1 Overview

The NUC505 series has up to 52 General Purpose I/O pins to be shared with other function pins depending on the chip configuration. The 52 pins are arranged in 4 ports named as PA, PB, PC, and PD. PA and PB have 16 pins on port, PC has 15 pins on port, and PD has 5 pins on port. Each of the 52 pins is independent and has the corresponding register bits to control the pin mode function and data.

The I/O type of each I/O pins can be configured by software individually as Input or Push-pull output mode. After the chip is reset, the I/O mode of all pins is input mode with no pull-up and pull-down enable (except PB.2, it is pull-up enable). Each I/O pin has an individual pull-up and pull-down resistor which is about 40 k $\Omega$  ~ 50 k $\Omega$  for VDD and Vss. User can set Px\_PUEN to control I/O pins to pull-up or pull-down.



Figure 6.4-1 I/O Pin Block Diagram

#### 6.4.2 Features

- Two I/O modes:
  - Push-Pull Output mode
  - Input only with high impendence mode
- CMOS/Schmitt trigger input selectable (refers SYS\_GPAIBE register on TRM)
- I/O pin can be configured as interrupt source with edge setting



- I/O pin has individual internal pull-up resistor and pull-down resistor
- Enabling the pin interrupt function will also enable the wake-up function



### 6.5 Timer Controller (TIMER)

#### 6.5.1 Overview

The Timer Controller includes four 32-bit timers, TIMER0 ~ TIMER3, allowing user to easily implement a timer control for applications. The timer can perform functions, such as frequency measurement, delay timing, clock generation, and event counting by external input pins, and interval measurement by external capture pins.

#### 6.5.2 Features

- Four sets of 32-bit timers with 24-bit up counter and one 8-bit prescale counter
- Independent clock source for each timer
- Provides One-shot, Periodic, Toggle and Continuous Counting operation modes
- Time-out period = (Period of timer clock input) \* (8-bit prescale counter+1) \* CMPDAT (TIMERx\_CMP[23:0])
- Maximum counting cycle time = (1 / T MHz) \* (2<sup>8</sup>) \* (2<sup>24</sup>), T is the period of timer clock
- 24-bit up counter value is readable through TIMERx\_CNT (Timer Data Register)
- Supports event counting function to count the event from external pin (TM0\_CNT\_OUT~TM3\_CNT\_OUT)
- Supports external capture pin (TM0\_EXT~TM3\_EXT) for interval measurement
- Supports external capture pin (TM0\_EXT~TM3\_EXT) to reset 24-bit up counter
- Supports chip wake-up from Idle mode, Power-down mode and Deep Power-down mode, if a timer interrupt signal is generated.



### 6.6 PWM Generator and Capture Timer (PWM)

#### 6.6.1 Overview

The NUC505 series has one PWM generator that can support four channels PWM output or four channels input capture sharing the same pins (PWM\_CH0/ PWM\_CH1/PWM\_CH2/PWM\_CH3).

The PWM generator has a 16-bit PWM counter and comparator, and the PWM generator supports two standard PWM output modes: Independent output mode and Complementary output mode with 8-bit Dead-time generator. Each mode can be used as a timer and issues interrupt independently. In addition, It also has an 8-bit prescaler and clock divider with 5 divided frequencies (1, 1/2, 1/4, 1/8, 1/16) to support wide range clock frequency of PWM counter. For PWM output control unit, it supports polarity output function.

The PWM generator also supports input capture function. It supports latch PWM counter value to corresponding register when input channel has a rising transition, falling transition or both transition is happened.

After the capture feature is enabled, the capture always latches PWM-counter to RCAPDATn when input channel has a rising transition and latched PWM-counter to FCAPDATn when input channel has a falling transition. Capture channel 0 interrupt is programmable by setting CRLIEN0 (PWM\_CAPCTL01[1]) (Rising latch Interrupt enable) and CFLIEN0 (PWM\_CAPCTL01[2]) (Falling latch Interrupt enable) to determine the condition of interrupt occur. Capture channel 1 has the same feature by setting CRLIEN1 (PWM\_CAPCTL01[17]) and CFLIEN1 (PWM\_CAPCTL01[18]). The capture channel 2 & 3 has the same feature by setting CRLIEN2 (PWM\_CAPCTL23[1]),CFLIEN2 (PWM\_CAPCTL23[2]) and CRLIEN3 (PWM\_CAPCTL23[17]), CFLIEN3 (PWM\_CAPCTL23[18]) respectively. Whenever Capture issues Interrupt 0/1/2/3, the PWM counter 0/1/2/3 will be reload at this moment.

There are only four interrupts from PWM. PWM 0 and Capture 0 share the same interrupt; PWM 1 and Capture 1 share the same interrupt and so on. Therefore, PWM function and Capture function in the same channel cannot be used at the same time.

#### 6.6.2 Features

#### 6.6.2.1 PWM function features

- Supports 4 PWM output channels with 16-bit resolution
- Supports 8-bit prescaler and clock divider
- Supports 4 PWM interrupts
- Supports One-shot or Auto-reload PWM counter operation mode
- Supports 8-bit Dead-time

#### 6.6.2.2 Capture function features

- Supports 4 capture input channels with 16-bit resolution
- Supports rising or falling capture condition
- Supports 4 Capture interrupts



### 6.7 Watchdog Timer (WDT)

#### 6.7.1 Overview

The Watchdog Timer is used to perform a system reset when system runs into an unknown state. This prevents system from hanging for an infinite period of time. Besides, the Watchdog Timer supports the function to wake up system from Power-down mode.

#### 6.7.2 Features

- 18-bit free running up counter for Watchdog Timer time-out interval.
- Selectable time-out interval (2<sup>4</sup> ~ 2<sup>18</sup>) WDT\_CLK cycle and the time-out interval period is 32.5 ms ~ 8.224 s if WDT\_CLK = 32 kHz.
- System kept in reset state for a period of (1 / WDT\_CLK) \* 63
- Supports selectable Watchdog Timer reset delay period, including 1026 \( \cdot 130 \) \( \cdot 18 \) or 3
  WDT\_CLK reset delay period.
- Supports Watchdog Timer time-out wake-up function when Watchdog Timer clock source is selected as 32 kHz low-speed oscillator.

## 6.8 Window Watchdog Timer (WWDT)

#### 6.8.1 Overview

The Window Watchdog Timer is used to perform a system reset within a specified window period to prevent software run to uncontrollable status by any unpredictable condition.

### 6.8.2 Features

- 6-bit down counter CNTDAT (WWDT\_CNT[5:0]) and 6-bit compare value CMPDAT (WWDT\_CTL[21:16]) to make the window period flexible
- Selectable maximum 11-bit WWDT clock prescale PSCSEL (WWDT\_CTL[11:8]) to make WWDT time-out interval variable



### 6.9 Real Time Clock (RTC)

#### 6.9.1 Overview

The Real Time Clock (RTC) block can be operated by independent power supply while the system power is off. The RTC uses a 32.768 kHz external crystal (LXT) or internal oscillator (LIRC), and offers programmable time tick and alarm match interrupts. The data format of time and calendar messages are expressed in BCD format. A digital frequency compensation feature is available to compensate the frequency accuracy of external crystal oscillator (LXT) or internal oscillator (LIRC).

The RTC controller also offers 32 bytes spare registers to store user's important information.

The wake-up signal is used to wake the system from Idle mode, Power-down mode and Deep Power-down mode.

#### 6.9.2 Features

- Supports real time counter in RTC\_TIME (hour, minute, second) and calendar counter in RTC\_CAL (year, month, day) for RTC time and calendar check
- Supports alarm time (hour, minute, second) and calendar (year, month, day) settings in RTC\_TALM and RTC\_CALM
- Selectable 12-hour or 24-hour time scale in RTC\_CLKFMT register
- Supports Leap Year indication in RTC\_LEAPYEAR register
- Supports Day of the Week counter in RTC\_WEEKDAY register
- Frequency of RTC clock source compensate by RTC FREQADJ register
- All time and calendar message expressed in BCD format
- Supports periodic RTC Time Tick interrupt with 8 period interval options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second
- Supports RTC Time Tick and Alarm Match interrupt
- Supports chip wake-up from Idle mode, Power-down mode and Deep Power-down mode while a RTC interrupt signal is generated
- Supports 32 bytes spare registers and these registers values are preserved when RTC power domain is existed



### 6.10 UART Interface Controller (UART)

#### 6.10.1 Overview

The NUC505 series provides three channels of Universal Asynchronous Receiver/Transmitters (UART). The UART Controller performs a serial-to-parallel conversion on data received from the peripheral and a parallel-to-serial conversion on data transmitted from the CPU. Each UART Controller channel supports ten types of interrupts. The UART controller also supports IrDA SIR, RS-485, auto-flow control function and auto-baud rate measuring function.

### 6.10.2 Features

- Full-duplex asynchronous communications
- Separates receive and transmit 16/16(UART0) / 64/64(UART1 and UART2) bytes entry FIFO for data payloads
- Supports hardware auto-flow control ( nCTS and nRTS) with UART1 and UART2
- Programmable receiver buffer trigger level
- Supports programmable baud rate generator for each channel individually
- Supports nCTS and data wake-up function
- Supports 8-bit receiver buffer time-out detection function
- Programmable transmitting data delay time between the last stop and the next start bit by setting DLY (UART\_TOUT [15:8])
- Supports Auto-Baud Rate measurement
- Supports break error, frame error, parity error and receive/transmit buffer overflow detection function
- Fully programmable serial-interface features
  - Programmable number of data bit, 5-, 6-, 7-, 8- bit character
  - Programmable parity bit, even, odd, no parity or stick parity bit generation and detection
  - Programmable stop bit, 1, 1.5, or 2 stop bit generation
- Supports IrDA SIR function mode
  - Supports for 3/16 bit duration for normal mode
- Supports LIN function mode (Only UART1 /UART2 with LIN function)
  - Supports LIN Master/Slave mode
  - Supports programmable break generation function for transmitter
  - Supports break detection function for receiver
- Supports RS-485 function mode
  - Supports RS-485 9-bit mode
  - Supports hardware or software enables to program nRTS pin to control RS-485 transmission direction



# 6.11 I<sup>2</sup>C Serial Interface Controller (Master/Slave)

#### 6.11.1 Overview

I<sup>2</sup>C is a two-wire, bi-directional serial bus that provides a simple and efficient method of data exchange between devices. The I<sup>2</sup>C standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously.

Data is transferred between a Master and a Slave synchronously to SCL on the SDA line on a byte-by-byte basis. Each data byte is 8-bit long. There is one SCL clock pulse for each data bit with the MSB being transmitted first. An acknowledge bit follows each transferred byte. Each bit is sampled during the high period of SCL; therefore, the SDA line may be changed only during the low period of SCL and must be held stable during the high period of SCL. A transition on the SDA line while SCL is high is interpreted as a command (START or STOP). Please refer to the following figure for more details about I<sup>2</sup>C Bus Timing.



Figure 6.11-1 I<sup>2</sup>C Bus Timing

The device on-chip I<sup>2</sup>C logic provides the serial interface that meets the I<sup>2</sup>C bus standard mode specification. The I<sup>2</sup>C port handles byte transfers autonomously. To enable this port, the bit I2CEN (I2C\_CTL[6]) should be set to '1'. The I<sup>2</sup>C H/W interfaces to the I<sup>2</sup>C bus via two pins: SDA and SCL. Pull up resistor is needed for I<sup>2</sup>C operation as these are open drain pins. When the I/O pins are used as I<sup>2</sup>C port, user must set the pins function to I<sup>2</sup>C in advance.



### 6.11.2 Features

The NUC505 series provides two channels of I<sup>2</sup>C. The I<sup>2</sup>C bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the bus include:

- Master/Slave mode and General Call Mode
- Bidirectional data transfer between masters and slaves
- Multi-master bus
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to stretch and un-stretch serial transfer
- Built-in a 14-bit time-out counter will request the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and time-out counter overflows.
- Programmable divider allowing for versatile rate control
- Supports 7-bit addressing mode
- Supports multiple address recognition (four slave addresses with mask option)
- Supports address match wake-up function



### 6.12 Serial Peripheral Interface (SPI)

### 6.12.1 Overview

The Serial Peripheral Interface (SPI) is a synchronous serial data communication protocol that operates in full duplex mode. Devices communicate in Master/Slave mode with the 4-wire bi-direction interface. The NUC505 series contains one set of SPI controller performing a serial-to-parallel conversion on data received from a peripheral device, and a parallel-to-serial conversion on data transmitted to a peripheral device. Also, the SPI controller can be configured as a master or a slave device.

### 6.12.2 Features

- Supports Master or Slave mode operation
- Configurable bit length of a transfer word from 8 to 32-bit
- Provides separate 8-level depth transmit and receive FIFO buffers
- Supports MSB first or LSB first transfer sequence
- Supports byte reorder function
- Supports Byte or Word Suspend mode
- Supports 3-wire, no slave select signal, bi-direction interface
- Up to 2 sets of SPI controllers



### 6.13 SPI Memory Interface Controller (SPIM)

#### 6.13.1 Overview

The SPI Memory Interface Controller performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data received from CPU. This controller can drive up to 2 external peripherals (embedded SPI Flash or external SPI Flash) and act as a SPI master. It can generate an interrupt signal when data transfer is finished and can be cleared by writing 1 to the interrupt flag. The active level of device/slave select signal can be chosen to low active or high active, which depends on the peripheral. Writing a divisor into the SPIM\_CTL1 register can program the frequency of serial clock output to the peripheral. This controller contains four 32-bit transmit/receive buffers, and can provide 1 to 4 burst mode operation. The number of bits in each transaction can be 8, 16, 24, or 32; data can be transmitted/received up to four successive transactions in one transfer.

#### 6.13.2 Features

- Supports SPI master mode
- Supports DMA mode (DMA Write and DMA Read), Direct Memory Map (DMM) mode, and
   I/O mode
- 8-, 16-, 24-, and 32-bit length of transaction
- Supports standard (1-bit), dual (2-bit), and quad (4-bit) I/O transfer mode
- Provides burst mode operation, which can transmit/receive data up to four successive transactions in one transfer
- Two slave/device select lines (embedded SPI Flash or external SPI Flash)
- Fully static synchronous design with one clock domain



# 6.14 I<sup>2</sup>S Controller with Internal Audio CODEC (I<sup>2</sup>S)

#### 6.14.1 Overview

The I<sup>2</sup>S controller consists of I<sup>2</sup>S protocol interface to internal audio CODEC and supports to use external audio CODEC. The I<sup>2</sup>S controller includes two 16 words FIFO for transfer path and receiver path respectively and is capable of handling 8, 16, 24, or 32 bits word sizes sample.

The structure of internal audio CODEC is a delta-sigma 24-bit CODEC with microphone input, audio line-in input, and headphone output.

#### 6.14.2 Features

### I<sup>2</sup>S Controller

- Supports Master mode and Slave mode
- Capable of handling 8-, 16-, 24- and 32-bit word sizes sample
- Supports Mono and Stereo audio data
- Supports I<sup>2</sup>S and most significant bit (MSB) justified data format
- Supports PCM-A and PCM-B data format
- Provides two 16 words FIFO, one for transmitting and the other for receiving
- Generates interrupt requests when FIFO levels cross a programmable boundary
- Supports TX DMA function for transmitting and RX DMA function receiving
- Supports RX Data Power Measurement
- Supports connecting to external audio CODEC

#### Internal CODEC

- Supports mono microphone input and stereo audio line-in input
- Supports stereo headphone output
- Supports stereo and mono mode
- Features of ADC
  - Total-Harmonic-Distortion with Noise (THD+N): -80 dB
  - Dynamic-Range (DR) and Signal-to-Noise ratio (SNR): 90 dB (A-Weighted)
- Features of DAC (headphone out with 32Ω loading)
  - Total-Harmonic-Distortion with Noise (THD+N): -60 dB
  - Dynamic-Range (DR) and Signal-to-Noise ratio (SNR): 93 dB (A-Weighted)
- Supports sampling rate with 8 kHz, 11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz, and 96 kHz



### 6.15 USB 2.0 Device Controller (USBD)

#### 6.15.1 Overview

The USB device controller interfaces the AHB bus and the UTMI bus. The USB controller contains both the AHB master interface and AHB slave interface. CPU programs the USB controller registers through the AHB slave interface. For IN or OUT transfer, the USB device controller needs to write data to memory or read data from memory through the AHB master interface. The USB device controller is complaint with USB 2.0 specification and it contains 12 configurable endpoints in addition to control endpoint. These endpoints could be configured to BULK, INTERRUPT or ISO. The USB device controller has a built-in DMA to relieve the load of CPU.

#### 6.15.2 Features

- USB Specification reversion 2.0 compliant
- Supports 12 configurable endpoints in addition to Control Endpoint
- Each of the endpoints can be Isochronous, Bulk or Interrupt and either IN or OUT direction
- Three different operation modes of an in-endpoint Auto Validation mode, Manual Validation mode, Fly mode
- Supports DMA operation
- 2048 Bytes Configurable RAM used as endpoint buffer
- Supports Endpoint Maximum Packet Size up to 1024 bytes



### 6.16 USB 1.1 Host Controller (USBH)

#### 6.16.1 Overview

The NUC505 series is equipped with one USB 1.1 Host Controller (USBH) that supports Open Host Controller Interface (OpenHCI, OHCI) Specification and register-level description of a host controller to manage the devices and data transfer of Universal Serial Bus (USB).

The USBH supports an integrated Root Hub with a USB port, a DMA for real-time data transfer between system memory and USB bus, port power control and port overcurrent detection.

The USBH is responsible for detecting the connect and disconnect of USB devices, managing data transfer, collecting status and activity of USB bus, providing power control and detecting overcurrent of attached USB devices.

#### 6.16.2 Features

- Supports Universal Serial Bus (USB) Specification Revision 1.1.
- Supports Open Host Controller Interface (OpenHCI) Specification Revision 1.0.
- Supports both full-speed (12Mbps) and low-speed (1.5Mbps) USB devices.
- Supports Control, Bulk, Interrupt and Isochronous transfers.
- Supports an integrated Root Hub.
- Supports one USB host port in LQFP48 or LQFP64 and two USB host ports in QFN88
- Supports port power control and port overcurrent detection.
- Supports DMA for real-time data transfer.



### 6.17 Secure-Digital Host Controller (SDHC)

### 6.17.1 Overview

The Secure-Digital Host Controller (SDH Controller) includes a DMAC (Direct Memory Access Controller) unit and a SD unit. The DMAC unit provides a DMA (Direct Memory Access) function for SD to exchange data between system memory and shared buffer (128 bytes), and the SD unit controls the interface of SD/SDHC/MMC. The SD HOST controller can support SD/SDHC/MMC with DMAC to provide a fast data transfer between system memory and cards.

### 6.17.2 Features

- Supports single DMA channel.
- Supports hardware Scatter-Gather function.
- Using single 128 Bytes shared buffer for data exchange between system memory and cards.
- Interface with DMAC for register read/write and data transfer.
- Supports SD/SDHC/MMC card.
- The frequency of HCLK should be higher than the frequency of peripheral clock.



### 6.18 12-bit Analog-to-Digital Converter (ADC)

### 6.18.1 Overview

The NUC505 series contains one 12-bit successive approximation analog-to-digital converter (ADC) with 8 single-end external input channels (ADC\_CH0, ADC\_CH1, ... ADC\_CH7). The ADC\_CH0 has an internal 10 k $\Omega$  resistor divider for battery detection. The ADC\_CH2 also supports key pad comparator function. User can control the A/D conversion by setting the SWTRG (ADC\_CTL[0]).

### 6.18.2 Features

- Analog input voltage range: 0~AV<sub>DDADC</sub>.
- 12-bit resolution and 10-bit accuracy guaranteed.
- Up to 8 single-end analog input channels.
- ADC clock frequency up to 16 MHz.
- Up to 1 MSPS conversion rate when using in ADC\_CH1 channel.
- Up to 200 kSPS conversion rate when using in ADC CH2, ...ADC\_CH7 channels.
- Configurable ADC internal sampling time.
- Supports key pad comparator (ADC\_CH2).
- Built-in 10 kΩ resistor divider for battery detection (ADC\_CH0).



### 7 ELECTRICAL CHARACTERISTICS

### 7.1 Absolute Maximum Ratings

| Symbol              | Parameter                                 | Min                   | Max                   | Unit                   |
|---------------------|-------------------------------------------|-----------------------|-----------------------|------------------------|
| $V_{DD} - V_{SS}$   | DC Power Supply                           | -0.3                  | +4.0                  | V                      |
| V <sub>IN</sub>     | Input Voltage                             | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 0.3 | V                      |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                      |                       | 12                    | MHz                    |
| T <sub>A</sub>      | Operating Temperature                     | -40                   | +85                   | $^{\circ}$             |
| T <sub>ST</sub>     | Storage Temperature                       | -55                   | +150                  | $^{\circ}\!\mathbb{C}$ |
| I <sub>DD</sub>     | Maximum Current into V <sub>DD</sub>      | -                     | 160                   | mA                     |
| I <sub>SS</sub>     | Maximum Current out of V <sub>SS</sub>    |                       | 160                   | mA                     |
|                     | Maximum Current sunk by a I/O pin         |                       | I/O pin[*2, 3, 4]     | mA                     |
|                     | Maximum Current sourced by a I/O pin      |                       | I/O pin[*2, 3, 4]     | mA                     |
| I <sub>IO</sub>     | Maximum Current sunk by total I/O pins    |                       | 100                   | mA                     |
|                     | Maximum Current sourced by total I/O pins |                       | 100                   | mA                     |

#### Note:

- Exposure to conditions beyond those listed under absolute maximum ratings may adversely affect the lift and reliability of the device.
- 4mA: PA.14, PA.15, PB.0, PB.1, PB.2, PB.3, PB.4, PB.5, PB.6, PB.7, PB.8, PB.9, PB.10, PB.11, PC.8, PC.9, PC.10, PC.11, PC.12, PD.0, PD.1
- 3. 8mA: PA.8, PA.9, PA.10, PA.11, PA.12, PA.13, PB.12, PB.13, PB.14, PB.15, PC.0, PC.1, PC.2, PC.3, PC.4, PC.5, PC.6, PC.7, PC.13, PC.14
- Can setting strength for 2mA, 6.5mA, 8.7mA, 13mA, 15.2mA, 19.5mA, 21.7mA, 26.1mA: PA.0, PA.1, PA.2, PA.3, PA.4, PA.5, PA.6, PA.7, PD.2, PD.3, PD.4



# 7.2 DC Characteristics

 $(V_{DD} - V_{SS} = 3 \sim 3.6 \text{ V}, T_A = 25^{\circ}\text{C})$ 

| OVMDOL BARANETED                    |                                                    |      | SPECIFI | CATION |      | TEST COMPLETIONS        |  |  |
|-------------------------------------|----------------------------------------------------|------|---------|--------|------|-------------------------|--|--|
| SYMBOL                              | PARAMETER                                          | MIN. | TYP.    | MAX.   | UNIT | TEST CONDITIONS         |  |  |
| $V_{DD}$                            | Operation Voltage                                  | 3    | 3.3     | 3.6    | ٧    |                         |  |  |
| V <sub>SS</sub><br>AV <sub>SS</sub> | Power Ground                                       | -0.3 |         | -      | V    |                         |  |  |
| V <sub>DD12</sub>                   | Core Logic and I/O<br>Buffer Pre-Driver<br>Voltage | 1.08 | 1.2     | 1.32   | V    |                         |  |  |
| $V_{BAT}$                           | RTC Power<br>Supply                                | 2    | -       | 3.6    | V    |                         |  |  |
| I <sub>BAT_EX</sub>                 | External crystal<br>RTC Supply<br>Current          | -    | 4       | -      | uA   |                         |  |  |
| I <sub>BAT_IN</sub>                 | Internal RC RTC<br>Supply Current                  | 0.1  | 0.6     | 0.9    | uA   |                         |  |  |
| F <sub>INT_RC</sub>                 | Internal RC frequency                              | 15   | 32      | 90     | Khz  |                         |  |  |
| V <sub>ОН</sub>                     | High Level Output<br>Voltage                       | 2.4  |         | -      | V    |                         |  |  |
| V <sub>OL</sub>                     | Low Level Output<br>Voltage                        | -    | -       | 0.4    | V    |                         |  |  |
| V <sub>IH</sub>                     | Input High Voltage                                 | 2.0  | -       | -      | V    |                         |  |  |
| V <sub>IL</sub>                     | Input Low Voltage                                  | -    | -       | 0.8    | V    |                         |  |  |
| \/                                  | Switch Threshold                                   | 0.87 | 1.05    | 1.2    | V    | Schmitt-falling-trigger |  |  |
| $V_{TH}$                            | Switch Threshold                                   | 1.65 | 1.9     | 2.1    | V    | Schmitt-rising-trigger  |  |  |
| R <sub>PU</sub>                     | Input Pull-up<br>Resist                            | 32   | 53      | 120    | kΩ   | $V_{IN} = V_{SS}$       |  |  |



| 2,412.01         | 0,412-01                                                           |                                                                  |       | SPECIFICATION |      |                        |                 |              |                    |      |  |
|------------------|--------------------------------------------------------------------|------------------------------------------------------------------|-------|---------------|------|------------------------|-----------------|--------------|--------------------|------|--|
| SYMBOL           | PARAMETER                                                          | MIN.                                                             | TYP.  | MAX.          | UNIT | TEST CONDITIONS        |                 |              |                    |      |  |
| R <sub>PD</sub>  | Input Pull-down<br>Resistance                                      | 37                                                               | 49    | 120           | kΩ   | $V_{IN} = V$           | ' <sub>DD</sub> |              |                    |      |  |
| IL               | Input Leakage<br>Current                                           | -10                                                              | -     | 10            | uA   |                        |                 |              |                    |      |  |
| l <sub>OZ</sub>  | Tri-State Output<br>Leakage Current                                | -10                                                              | -     | 10            | uA   |                        |                 |              |                    |      |  |
| I <sub>OL1</sub> |                                                                    | 4                                                                | -     | -             | mA   |                        |                 |              |                    |      |  |
| I <sub>OL2</sub> |                                                                    | 8                                                                | -     | -             | mA   |                        |                 |              |                    |      |  |
| lol3             | Low level sink<br>current [*1]                                     | 2 \ 6.5 \ 8.7 \ 13 \ 15.2 \ 19.5 \ 21.7 \ 26.1                   | -     | •             | mA   | V <sub>OL</sub> = (    | ).4V            |              |                    |      |  |
| I <sub>OH1</sub> |                                                                    | 4                                                                | -     | -             | mA   |                        |                 |              |                    |      |  |
| I <sub>OH2</sub> |                                                                    | 8                                                                | -     | -             | mA   |                        |                 |              |                    |      |  |
| Іонз             | High level source<br>current [*2]                                  | 2 · 6.5 ·<br>8.7 ·<br>13 ·<br>15.2 ·<br>19.5 ·<br>21.7 ·<br>26.1 | ·     |               | mA   | V <sub>OH</sub> = 2.4V |                 |              |                    |      |  |
| I <sub>DD1</sub> |                                                                    | -                                                                | 18.83 | -             |      | HXT<br>12Mhz           | LXT<br>×        | PLL<br>96Mhz | All digital module | Code |  |
|                  | _                                                                  | -                                                                | 27.33 | -             |      | ~                      | ×               | ~            | · ·                | SPI  |  |
| I <sub>DD2</sub> | V <sub>DD</sub> = 3.3V,<br>Operating current                       | <u> </u>                                                         | 25.38 | -             |      |                        |                 |              |                    |      |  |
| I <sub>DD3</sub> | Normal Run Mode<br>while(1){}<br>executed from SPI<br>flash or RAM |                                                                  | 32.13 | -             | mA   | <i>\</i>               | ×               | •            | ×                  | RAM  |  |
| I <sub>DD4</sub> |                                                                    | -                                                                |       | -             |      | •                      | ×               | <i>V</i>     | <i>'</i>           | RAM  |  |
| I <sub>DD5</sub> | -                                                                  | -                                                                | 4.53  |               |      | <b>/</b>               | ×               | ×            | ×                  | SPI  |  |
| I <sub>DD6</sub> |                                                                    | -                                                                | 6.47  |               |      | ~                      | ×               | ×            | ~                  | SPI  |  |
| I <sub>DD7</sub> |                                                                    |                                                                  | 5.23  |               |      | <b>'</b>               | ×               | ×            | ×                  | RAM  |  |
| I <sub>DD8</sub> |                                                                    |                                                                  | 5.94  |               |      | •                      | ×               | ×            | ~                  | RAM  |  |



| SYMBOL                                            | PARAMETER                                   | SPECIFICATION |      |      |      | TEST CONDITIONS |     |                       |   |
|---------------------------------------------------|---------------------------------------------|---------------|------|------|------|-----------------|-----|-----------------------|---|
| STIMBUL                                           |                                             | MIN.          | TYP. | MAX. | UNIT | TEST CONDITIONS |     |                       |   |
| V <sub>DD</sub> = 3.3V,                           | -                                           | 3.87          | ,    |      | HXT  | RTC             | PLL | All digital<br>module |   |
| UDLE1                                             | Operating Current<br>Idle Mode at 12<br>MHz |               | 0.07 |      | mA   | ٧               | ×   | ×                     | V |
| I <sub>IDLE2</sub>                                |                                             | -             | 3.74 | •    |      | >               | ×   | ×                     | × |
| V <sub>DD</sub> =3.3V, Standby current Power-down | 700                                         | -             | -    | uA   | HXT  | RTC             | PLL | RAM retention         |   |
|                                                   | (Deep Sleep)mode                            |               |      |      |      | ×               | ×   | ×                     | ~ |

#### Note:

- 1. 4mA: PA.14, PA.15, PB.0, PB.1, PB.2, PB.3, PB.4, PB.5, PB.6, PB.7, PB.8, PB.9, PB.10, PB.11, PC.8, PC.9, PC.10, PC.11, PC.12, PD.0, PD.1
- 2. 8mA: PA.8, PA.9, PA.10, PA.11, PA.12, PA.13, PB.12, PB.13, PB.14, PB.15, PC.0, PC.1, PC.2, PC.3, PC.4, PC.5, PC.6, PC.7, PC.13, PC.14
- 3. Can setting strength for 2mA, 6.5mA, 8.7mA, 13mA, 15.2mA, 19.5mA, 21.7mA, 26.1mA: PA.0, PA.1, PA.2, PA.3, PA.4, PA.5, PA.6, PA.7, PD.2, PD.3, PD.4

### **AC Electrical Characteristics**

#### 7.3.1 External 12 MHz Crystal

nuvoTon



Note: Duty cycle is 50%.

| PARAMETER       | SYMBOL            | MIN. | TYP. | MAX. | UNITS | CONDITIO<br>N |
|-----------------|-------------------|------|------|------|-------|---------------|
| Clock High Time | t <sub>CHCX</sub> | -    | 41.6 | -    | nS    |               |
| Clock Low Time  | t <sub>CLCX</sub> | •    | 41.6 | -    | nS    |               |
| Clock Rise Time | t <sub>CLCH</sub> | -    | -    | 25   | nS    |               |
| Clock Fall Time | t <sub>CHCL</sub> | -    | -    | 25   | nS    |               |

# 7.3.2 External 12 MHz High Speed Oscillator

| SYMBOL           | PARAMETER             | CONDITION                            | MIN. | TYP. | MAX. | UNIT                   |
|------------------|-----------------------|--------------------------------------|------|------|------|------------------------|
| f <sub>HXT</sub> | Input clock frequency | External crystal for X <sub>IN</sub> |      | 12   |      | MHz                    |
| T <sub>A</sub>   | Temperature           | -                                    | -40  | -    | 85   | $^{\circ}\!\mathbb{C}$ |
| V <sub>HXT</sub> | $V_{DD}$              | -                                    |      | 3.3  |      | V                      |
| I <sub>HXT</sub> | Operating current     | 12 MHz@ V <sub>DD</sub> = 3.3V       | -    | 3    | -    | mA                     |

# 7.3.3 Typical Crystal Application Circuits

| Crystal Oscillator | Capacitance Values | Resistance Values |
|--------------------|--------------------|-------------------|
| 12 MHz             | 20pF               | 1 ΜΩ              |
| 32.768 kHz         | 33pF               | 10 ΜΩ             |





Figure 7.3-1 Typical Crystal Application Circuit

# 7.3.4 Internal 32 kHz Low Speed Oscillator

| PARAMETER         | CONDITION             | MIN. | TYP. | MAX. | UNIT |
|-------------------|-----------------------|------|------|------|------|
| Supply voltage    | •                     | 3    | -    | 3.6  | V    |
| Center Frequency  | -                     | -    | 32   | -    | kHz  |
| Operating current | V <sub>DD</sub> =3.3V | -    | 0.5  | -    | uA   |



# 7.4 Analog Characteristics

### 7.4.1 Specifications of 12-bit SARADC

| Cumbal               | PARAMETER                        |     | SPECIFICA <sup>*</sup> | TIONS                |      | TEST CONDITIONS                                                                                  |
|----------------------|----------------------------------|-----|------------------------|----------------------|------|--------------------------------------------------------------------------------------------------|
| Symbol               | PARAMETER                        | MIN | TYP                    | MAX                  | UNIT | TEST CONDITIONS                                                                                  |
| A <sub>VDD_ADC</sub> | Operating Voltage                | 2.7 | 3.3                    | 3.6                  | V    |                                                                                                  |
| R <sub>ADC</sub>     | Resolution                       | -   | -                      | 12                   | bit  |                                                                                                  |
| $V_{REF}$            | Reference Voltage                | 2   | -                      | A <sub>VDD_ADC</sub> | V    |                                                                                                  |
| $V_{\text{IN}}$      | ADC input Voltage                | 0   | -                      | $V_{REF}$            | ٧    |                                                                                                  |
| R <sub>IN</sub>      | Analog input impedance           | 2   |                        |                      | ΜΩ   |                                                                                                  |
|                      |                                  | -   | -                      | 1M                   | Hz   | ADC Clock = 16MHz Free Running Conversion(ADC_CH1)                                               |
| F <sub>SPS</sub>     | Sampling Rate                    | -   | -                      | 200k                 | Hz   | ADC Clock = 3.2MHz Free Running Conversion(ADC_CH2, ADC_CH3, ADC_CH4, ADC_CH5, ADC_CH6, ADC_CH7) |
| EQ                   | Gain Error (Transfer Gain )      | -   | -2                     | -4                   | LSB  |                                                                                                  |
| E <sub>A</sub>       | Absolute Error                   | -   | 3                      | -                    | LSB  |                                                                                                  |
| INL                  | Integral Non-linearity Error     | -   | ±3                     | -                    | LSB  |                                                                                                  |
| DNL                  | Differential Non-linearity Error | -1  | -                      | +1.5                 | LSB  |                                                                                                  |
| Eo                   | Offset Error                     |     | ±1                     | ±3                   | LSB  |                                                                                                  |
| SNR                  | S/N                              | -   | 62                     | -                    | dB   |                                                                                                  |
| -                    | Total Harmonic Distortion        | -   | 62                     | -                    | dB   |                                                                                                  |

#### Note:

- 1. The performance measurement is in ADC only condition (all other module are in reset statue).
- 2. Design by guarantee, no test in production.





**Note:** The INL is the peak difference between the transition point of the steps of the calibrated transfer curve and the ideal transfer curve. A calibrated transfer curve means it has calibrated the offset and gain error from the actual transfer curve.



# 7.4.2 Specifications of 24-bit Delta-Sigma CODEC

| Cumbal     | Parameter                    |          | Test Conditions                                 |     |           |                                    |  |
|------------|------------------------------|----------|-------------------------------------------------|-----|-----------|------------------------------------|--|
| Symbol     | Parameter                    | Min.     | Min. Typ Max. Unit                              |     |           | rest conditions                    |  |
|            |                              |          | Reference                                       |     |           | <b>-</b>                           |  |
|            | VMID                         | -        | 0.5*A <sub>VDD_CO</sub>                         | -   | V         |                                    |  |
|            | 1                            | <b>.</b> | Microphone Bi                                   | as  | <u> </u>  | -1                                 |  |
|            | Bias Voltage                 | -        | 0.75*A <sub>VDD_C</sub>                         | -   | V         |                                    |  |
|            | Maximum Output<br>Current    | -        | -                                               | 3   | mA        |                                    |  |
|            | Capacitive Load              | -        | -                                               | 50  | pF        |                                    |  |
| Line Input |                              |          |                                                 |     |           | •                                  |  |
|            | Resolution                   | -        | 24                                              | -   | Bit       |                                    |  |
| THD        | Total Harmonic<br>Distortion | -        | -80                                             | -70 | dB        |                                    |  |
| DR         | Dynamic Range                | 80       | 90                                              | -   | dB        | -60dB input,<br>A-Weighted         |  |
| SNR        | S/N                          | 80       | 90                                              | -   | dB        |                                    |  |
|            | Channel Separation           | -        | 100                                             | -   | dB        |                                    |  |
|            | Channel Matching             | -        | 0.2                                             | -   | dB        |                                    |  |
| VFS        | Full Scale Output<br>Voltage | -        | 0.93*A <sub>VDD_C</sub><br><sub>ODEC</sub> /3.3 | -   | Vrms      |                                    |  |
|            | Input Impedance              | 10       | -                                               | -   | kΩ        |                                    |  |
|            | Input Capacitor              | -        | 10                                              | -   | pF        |                                    |  |
| Headphor   | ne Output                    |          | <u> </u>                                        |     |           | •                                  |  |
| THD        | Total Harmonic<br>Distortion | -        | -80                                             | -   | dB        | RL = 0 $\Omega$ ,<br>Po = 10mW     |  |
| THD        | Total Harmonic<br>Distortion | -        | -60                                             | -   | dB        | RL = $32 \Omega$ ,<br>Po = $10$ mW |  |
| SNR        | S/N                          | 90       | 93                                              | -   | dB        | A-Weighted                         |  |
| Power Su   | pply Current (No PLL, No     | Loading) |                                                 |     | <u> I</u> |                                    |  |
|            | A <sub>VDD_CODEC</sub>       | -        | 8                                               | -   | mA        |                                    |  |
|            | A <sub>VDD_HP</sub>          | -        | 4                                               | -   | mA        |                                    |  |



Note: The performance measurement is in CODEC only condition (All other module are in reset statue).

#### 7.4.3 Specification of LDO

| Symbol           | Parameter          | Min. | Тур | Max. | Unit                   | Note                               |
|------------------|--------------------|------|-----|------|------------------------|------------------------------------|
| $V_{DD}$         | Input Voltage      | 1.62 | 3.3 | 3.6  | V                      | A <sub>VDD_LDO</sub> input voltage |
| $V_{LDO}$        | Output Voltage     | -10% | 1.2 | +10% | V                      |                                    |
| T <sub>A</sub>   | Temperature        | -40  | 25  | 85   | $^{\circ}\!\mathbb{C}$ |                                    |
| E <sub>CAP</sub> | External Capacitor | -    | 4.7 | -    | μF                     |                                    |

#### Notes:

- 1. It is recommended a  $0.1\mu F$  bypass capacitor is connected between  $V_{DD}$  and the closest Vss pin of the device.
- 2. For ensuring power stability, a 4.7µF or higher capacitor must be connected between LDO\_CAP pin and the closest Vss pin of the device.



# 7.4.4 Specification of Low Voltage Reset

| Symbol           | Parameter            | Min. | Тур | Max. | Unit                   | Test Condition             |
|------------------|----------------------|------|-----|------|------------------------|----------------------------|
| $V_{DD}$         | Supply Voltage       | 0    | -   | 3.6  | ٧                      |                            |
| T <sub>A</sub>   | Temperature          | -40  | 25  | 85   | $^{\circ}\!\mathbb{C}$ |                            |
| I <sub>LVR</sub> | Quiescent<br>Current | -    | 25  | 40   | uA                     | V <sub>DD</sub> =3.3V      |
| $V_{LVR}$        | Threshold<br>Voltage | 2.16 | 2.4 | 2.64 | V                      | T <sub>A</sub> =-45 ~ 85°C |

# 7.4.5 Specifications of Power-on Reset

| Symbol            | Parameter                                                                | Min.  | Тур | Max. | Unit       | Test Condition                 |
|-------------------|--------------------------------------------------------------------------|-------|-----|------|------------|--------------------------------|
| T <sub>A</sub>    | Temperature                                                              | -40   | 25  | 85   | $^{\circ}$ |                                |
| I <sub>POR</sub>  | Quiescent<br>Current                                                     | 1     | 33  | 50   | uA         | V <sub>DD</sub> >Reset voltage |
| $V_{POR}$         | Reset Voltage                                                            | 1.6   | 2   | 2.4  | >          | T <sub>A</sub> =-40 ~ 85°C     |
| Vpor              | V <sub>DD</sub> Start<br>Voltage to<br>Ensure Power-<br>on Reset         | -     | -   | 100  | mV         |                                |
| RPV <sub>DD</sub> | V <sub>DD</sub> Raising<br>Rate to Ensure<br>Power-on<br>Reset           | 0.025 | -   | -    | V/ms       |                                |
| t <sub>POR</sub>  | Minimum Time<br>for VDD Stays<br>at VPOR to<br>Ensure Power-<br>on Reset | 0.5   | -   | -    | ms         |                                |



nuvoTon

Figure 7.4-1 Power-up Ramp Condition



# 7.4.6 USB PHY Specifications

#### 7.4.6.1 USB DC Electrical Characteristics

| Symbol           | Parameter                                           | Conditions                     | Min.  | Тур | Max.  | Unit |
|------------------|-----------------------------------------------------|--------------------------------|-------|-----|-------|------|
| V <sub>IH</sub>  | Input high (driven)                                 |                                | 2.0   | -   | -     | V    |
| V <sub>IL</sub>  | Input low                                           |                                | -     | -   | 0.8   | V    |
| V <sub>DI</sub>  | Differential input sensitivity                      | USB_DP-USB_DM                  | 0.2   | -   | -     | V    |
| V <sub>CM</sub>  | Differential common-mode range                      | Includes V <sub>DI</sub> range | 0.8   | -   | 2.5   | V    |
| V <sub>SE</sub>  | Single-ended receiver threshold                     |                                | 0.8   | -   | 2.0   | V    |
|                  | Receiver hysteresis                                 |                                | -     | 400 | -     | mV   |
| V <sub>OL</sub>  | Output low (driven)                                 |                                | 0     | -   | 0.3   | V    |
| V <sub>OH</sub>  | Output high (driven)                                |                                | 2.8   | -   | 3.6   | V    |
| V <sub>CRS</sub> | Output signal cross voltage                         |                                | 1.3   | -   | 2.0   | V    |
| R <sub>PU</sub>  | Pull-up resistor                                    |                                | 1.425 | -   | 1.575 | kΩ   |
| V <sub>TRM</sub> | Pull-down resistor                                  |                                | 14.25 | -   | 15.75 | kΩ   |
| Z <sub>DRV</sub> | Termination Voltage for upstream port pull up (RPU) |                                | 3.0   | -   | 3.6   | V    |
| C <sub>IN</sub>  | Driver output resistance                            | Steady state drive*            | 28    | -   | 49.5  | Ω    |
| V <sub>IH</sub>  | Transceiver capacitance                             | Pin to V <sub>SS</sub>         | -     | -   | 20    | pF   |

**Note:** Driver output resistance does not include series resistor resistance.



### 7.4.6.2 USB Full-Speed Driver Electrical Characteristics

| Symbol          | Parameter                        | Conditions                   | Min. | Тур | Max.   | Unit |
|-----------------|----------------------------------|------------------------------|------|-----|--------|------|
| $T_{FR}$        | Rising time                      | CL = 50p                     | 4    | -   | 20     | ns   |
| T <sub>FF</sub> | Falling time                     | CL = 50p                     | 4    | -   | 20     | ns   |
| $T_{FRFF}$      | Rising and falling time matching | $T_{FRFF} = T_{FR} / T_{FF}$ | 90   | -   | 111.11 | %    |

### 7.4.6.3 USB High-Speed Driver Electrical Characteristics

| Symbol          | Parameter                        | Conditions                   | Min. | Тур | Max. | Unit |
|-----------------|----------------------------------|------------------------------|------|-----|------|------|
| T <sub>FR</sub> | Rising time                      | CL = 5p                      | 500  |     |      | ns   |
| T <sub>FF</sub> | Falling time                     | CL = 5p                      | 500  |     |      | ns   |
| $T_{FRFF}$      | Rising and falling time matching | $T_{FRFF} = T_{FR} / T_{FF}$ | 90   |     | 111  | %    |



### 7.4.7 I<sup>2</sup>C Dynamic Characteristics

| Symbol               | Parameter                           | Standard I | Mode[1][2] | Fast Mo  |        |      |
|----------------------|-------------------------------------|------------|------------|----------|--------|------|
|                      |                                     | Min.       | Max.       | Min.     | Max.   | Unit |
| t <sub>LOW</sub>     | SCL low period                      | 4.7        | -          | 1.2      | -      | uS   |
| t <sub>HIGH</sub>    | SCL high period                     | 4          | -          | 0.6      | -      | uS   |
| t <sub>SU; STA</sub> | Repeated START condition setup time | 4.7        | -          | 1.2      | -      | uS   |
| t <sub>HD; STA</sub> | START condition hold time           | 4          | -          | 0.6      | -      | uS   |
| t <sub>SU;</sub> sто | STOP condition setup time           | 4          | -          | 0.6      | -      | uS   |
| t <sub>BUF</sub>     | Bus free time                       | 4.7[3]     | -          | 1.2[3]   | -      | uS   |
| t <sub>SU;DAT</sub>  | Data setup time                     | 250        | -          | 100      | -      | nS   |
| t <sub>HD;DAT</sub>  | Data hold time                      | 0[4]       | 3.45[5]    | 0[4]     | 0.8[5] | uS   |
| t <sub>r</sub>       | SCL/SDA rise time                   | -          | 1000       | 20+0.1Cb | 300    | nS   |
| t <sub>f</sub>       | SCL/SDA fall time                   | -          | 300        | -        | 300    | nS   |
| C <sub>b</sub>       | Capacitive load for each bus line   | -          | 400        | -        | 400    | pF   |

#### Notes:

- 1. Guaranteed by design, not tested in production.
- 2. HCLK must be higher than 2 MHz to achieve the maximum standard mode I<sup>2</sup>C frequency. It must be higher than 8 MHz to achieve the maximum fast mode I<sup>2</sup>C frequency.
- 3. I<sup>2</sup>C controller must be retriggered immediately at slave mode after receiving STOP condition.
- 4. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.
- 5. The maximum hold time of the Start condition has only to be met if the interface does not stretch the low period of SCL signal.



Figure 7.4-2 I<sup>2</sup>C Timing Diagram



### 7.4.8 SPI Dynamic Characteristics

| Symbol          | Parameter                                                                 | Min.             | Тур. | Max. | Unit |  |  |  |  |
|-----------------|---------------------------------------------------------------------------|------------------|------|------|------|--|--|--|--|
| SPI Master M    | SPI Master Mode (V <sub>DD</sub> = 3.0 V ~ 3.6 V, 0 pF loading Capacitor) |                  |      |      |      |  |  |  |  |
| t <sub>DS</sub> | Data setup time                                                           | 0                | -    | -    | ns   |  |  |  |  |
| t <sub>DH</sub> | Data hold time                                                            | 4.5              | -    | -    | ns   |  |  |  |  |
| t <sub>V</sub>  | Data output valid time                                                    | -                | 2    | 4    | ns   |  |  |  |  |
| SPI Slave Mo    | ode (V <sub>DD</sub> = 3.0 V ~ 3.6 V, 0 pF loa                            | ading Capacitor) |      |      |      |  |  |  |  |
| t <sub>DS</sub> | Data setup time                                                           | 0                | -    | -    | ns   |  |  |  |  |
| t <sub>DH</sub> | Data hold time                                                            | 4.5              | -    | -    | ns   |  |  |  |  |
| t <sub>V</sub>  | Data output valid time                                                    | -                | 18   | 24   | ns   |  |  |  |  |



Figure 7.4-3 SPI Master Mode Timing Diagram





Figure 7.4-4 SPI Slave Mode Timing Diagram



# 7.4.9 I<sup>2</sup>S Dynamic Characteristics

| Symbol                 | Parameter                        | Min. | Max. | Unit | Test Conditions                        |  |
|------------------------|----------------------------------|------|------|------|----------------------------------------|--|
| t <sub>h(WS)</sub>     | I2S clock high time              | 42   | -    |      | Master fPCLK = 12.288 MHz, data: 24    |  |
| t <sub>su(WS)</sub>    | I2S clock low time               | 37   | -    |      | bits, audio frequency = 48 kHz         |  |
| t <sub>h(WS)</sub>     | LRCLK valid time                 | 7    | -    | ns   | Master mode                            |  |
| DuCy <sub>(SCK)</sub>  | LRCLK hold time                  | 1    | -    | 115  | Master mode                            |  |
| t <sub>su(SD_MR)</sub> | LRCLK setup time                 | 34   | -    |      | Slave mode                             |  |
| t <sub>su(SD_SR)</sub> | LRCLK hold time                  | 0    | -    |      | Slave mode                             |  |
| t <sub>h(SD_MR)</sub>  | I2S slave input clock duty cycle | 25   | 75   | %    | Slave mode                             |  |
| t <sub>h(SD_SR)</sub>  | Data input setup time            | 0    | -    |      | Master receiver                        |  |
| t <sub>v(SD_ST)</sub>  | -Data input setup time           | 0    | -    |      | Slave receiver                         |  |
| t <sub>h(SD_ST)</sub>  | Data input hold time             | 0    | -    |      | Master receiver                        |  |
| t <sub>v(SD_MT)</sub>  | -Data input noid time            | 0    | -    |      | Slave receiver                         |  |
| t <sub>h(SD_MT)</sub>  | Data output valid time           | -    | 32   | ns   | Slave transmitter (after enable edge)  |  |
| t <sub>h(WS)</sub>     | Data output hold time            | 16   | -    |      | Slave transmitter (after enable edge)  |  |
| t <sub>su(WS)</sub>    | Data output valid time           | -    | 5    |      | Master transmitter (after enable edge) |  |
| t <sub>h(WS)</sub>     | Data output hold time            | 0    | -    |      | Master transmitter (after enable edge) |  |





Figure 7.4-5 I2S Master Mode Timing Diagram



Figure 7.4-6 I<sup>2</sup>S Slave Mode Timing Diagram



#### 8 APPLICATION CIRCUIT





#### 9 PACKAGE DIMENSIONS

### 9.1 LQFP 48L (7x7x1.4mm footprint 2.0mm)





### 9.2 QFN 48 (7x7x0.8mm)





### 9.3 LQFP 64L (7x7x1.4mm footprint 2.0mm)





# 9.4 QFN 88 (10x10x0.9mm)





|                        |                                         | SYMBOL   | MIN                      | NOM                                   | MAX      |
|------------------------|-----------------------------------------|----------|--------------------------|---------------------------------------|----------|
| TOTAL THICKNESS        |                                         | Α        | 0.8                      | 0.85                                  | 0.9      |
| STAND OFF              |                                         | A1       | 0                        | 0.035                                 | 0.05     |
| MOLD THICKNESS         |                                         | A2       | i i <del>salata</del> an | 0.65                                  | 0.67     |
| L/F THICKNESS          |                                         | A3       | 0.203 REF                |                                       |          |
| LEAD WIDTH             |                                         | ь        | 0.15                     | 0.2                                   | 0.25     |
| BODY SIZE              | X                                       | D        | 10 BSC                   |                                       |          |
|                        | Y                                       | E        | 10 BSC                   |                                       |          |
| LEAD PITCH             |                                         | e        | 0.4 BSC                  |                                       |          |
| EP SIZE                | X                                       | J        | 8                        | 8.1                                   | 8.2      |
|                        | Y                                       | К        | 8                        | 8.1                                   | 8.2      |
| LEAD LENGTH            |                                         | 4        | 0.35                     | 0.4                                   | 0.45     |
| PACKAGE EDGE TOLERANCE |                                         | aaa      | 0.1                      |                                       |          |
| MOLD FLATNESS          |                                         | bbb      | 0.1                      |                                       |          |
| COPLANARITY            |                                         | ccc      | 0.08                     |                                       |          |
| LEAD OFFSET            |                                         | ddd      | 0.1                      |                                       |          |
| EXPOSED PAD OFFSET     |                                         | eee      | 0.1                      |                                       |          |
|                        |                                         | Ø        | g i                      |                                       | ς.<br>«Υ |
|                        | :                                       | ş        |                          | <i>(</i> )                            | <i>(</i> |
|                        | ::::::::::::::::::::::::::::::::::::::: |          |                          |                                       |          |
| [ - 1                  |                                         | 4        |                          | · · · · · · · · · · · · · · · · · · · | 11       |
|                        |                                         | <u> </u> | <u> </u>                 |                                       | Š        |
|                        |                                         | 1        |                          |                                       |          |

#### NOTES

1.0 COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD.



# **10 REVISION HISTORY**

| Date            | Revision | Description                                                                                                                       |  |  |  |
|-----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2014.04.23 1.01 |          | Preliminary version                                                                                                               |  |  |  |
| 2015.05.28      | 1.02     | <ol> <li>Added new part number: NUC505DLA, NUC505YLA, and NUC505DSA in<br/>Chapter 4.</li> </ol>                                  |  |  |  |
|                 |          | 2. Updated embedded SPI Flash memory size to 512 KB for new part number.                                                          |  |  |  |
| 2015.11.04      |          | <ol> <li>Added a note to indicate that NUC505DS13Y only supports Headphone Out in<br/>section 4.1.1.</li> </ol>                   |  |  |  |
|                 | 4.04     | <ol> <li>Added a note to indicate the packages are not pin-to-pin compatible in section<br/>4.1.1.</li> </ol>                     |  |  |  |
|                 | 1.04     | 3. Added section 9.2 QFN 48 (7x7x0.8mm) package specification.                                                                    |  |  |  |
|                 |          | 4. Added part number NUC505YLA2Y in section 4.1.1, 4.2.4, and 4.3.4.                                                              |  |  |  |
|                 |          | <ol><li>Replaced power mode name of Sleep mode and Deep-sleep mode with Idle<br/>mode and Power-down mode respectively.</li></ol> |  |  |  |
| 2016.05.09      | 1.05     | 1. Added a note to Pin Diagram and Pin Description for QFN 48/88-pin packages.                                                    |  |  |  |
| 2016.12.02      | 1.06     | <ol> <li>Corrected the typo in the Pin Configuration section 4.2.4/4.2.5/4.2.6 and Pin<br/>Description section 4.3.5.</li> </ol>  |  |  |  |
|                 |          | 2. Modified section 4.1.1 NUC505DLA and NUC505YLA SPI should be two.                                                              |  |  |  |
|                 |          | 3. Modified pin name from VBUS to VBUS33.                                                                                         |  |  |  |
| 2017.08.15      | 1.07     | Modified VBUS33 pin description.                                                                                                  |  |  |  |
|                 |          | 2. Modified USB transceiver power description in section 6.2.4.                                                                   |  |  |  |
|                 |          | 3. Modified USB Host clock source only from PLL in section 6.3.2.                                                                 |  |  |  |
|                 |          | <ol> <li>Modified VCMBF pin description in section 4.3.7.</li> </ol>                                                              |  |  |  |
|                 |          | 5. Fixed VFS unit typo in section 7.4.2.                                                                                          |  |  |  |
| 2018.07.26      | 1.08     | Revised the SWD interface in chapter 8.                                                                                           |  |  |  |
|                 | 1.00     | 2. Fixed idle mode operating current in section 7.2.                                                                              |  |  |  |

nuvoton

#### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.