# CURRICULUM VITAE Dave Westwood

#### Skills

## **Digital Hardware Expertise**

- FPGA & ASIC design & implementation, mostly Xilinx Zynq, Virtex & Ultrascale +, Altera Stratix-V, Actel/MicroSemi Pro-Asic 3 and RTAX
- DAS and digital signal processing
- High-Speed FPGA assisted financial trading
- Space and High-Rel / High-Radiation environments
- High-speed serial, SerDes, PCIexpress, AXI and Avalon
- Embedded CPUs, ARM, PIC, AVR, x86, 68K, Power-PC
- Digital Video, MIPI, broadcast, compression
- Network, Ethernet 100M/1G/10G, WiFi
- Memory SDRAM, DDR2,3 & 4, Flash, QSPI etc
- VOIP & Video Conference, H.261, H.263, SIP, MGCP

## **Analogue Hardware Expertise**

- RF, ISM, Zigbee, Bluetooth
- High Performance amplifiers
- High Performance Audio & Video
- Linear & Switching power supplies

## **Software Expertise**

- VHDL, Verilog, Xilinx Vivado & ISE, Mentor HDL Designer, Altera Max & Quartus, Actel, Libero
- C, Assembly, VB
- SQL, PHP, HTML
- Email systems, SMTP, POP, IMAP, LDAP
- Linux, Windows, Greenhills VelOSity.
- Cadence, Orcad, Mentor, DX Designer, PADS (Power PCB) & Altium

### **Protocol Expertise**

- TCP/IP, SMTP, HTTP, FTP, CGI, PHP, Spacewire, MIL-STD-1553
- PCI express Gen 1, 2 & 3
- GSM, UMTS, Zigbee, Bluetooth, 802.15.4, 802.11
- MPEG1, 2 & 4, JPEG, Wavelet, H.261, H.263, H.323, H.324, G708
- D1, HDTV, DVB, ATSC, HDMI, MIPI CSI-2, SDI and Cameralink
- Financial protocols FIX, ArrowHead, Ouch

## **Project Management**

- Project requirement capturing and definition
- Timescale and budget planning
- Project timeline definition and maintenance (MS Project)
- Time and budget slippage management
- Experience of organising small (4 people +) to large (30 people +) teams
- Selection & Implementation of Workflow Management Systems and Engineering Database System

# Languages

- French & Mandarin Chinese
- Some Spanish & Thai

# **Work Record**

| FPGA Design Engineer – Focus Sensors, Southampton                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Position involves processing DAS information at high speed through IIR, FIR fitlers, IQ demodulation and CORDIC, implemented in Virtex 6                                                                                                                                                                                                                                         |
| FPGA Design Engineer – RFEL, Isle of Wight                                                                                                                                                                                                                                                                                                                                       |
| Position involved image processing with CameraLink HD optical cameras and IR Thermal cameras, scaling, distortion correction, fusion etc for military vehicles, implemented in Xilinx Zynq7000, extensive AXI                                                                                                                                                                    |
| FPGA Design Engineer – DXC Fixnetix, London                                                                                                                                                                                                                                                                                                                                      |
| Position involved maintaining, testing and improving Fixnetix's range of FGPA enhanced trading and risk management financial solutions based on Altera Stratix-V devices using Quartus Prime, Xilinx Virtex Ultrascale+ using Vivado and QuestaSim on Linux.                                                                                                                     |
| TCP/IP in FPGA over 10/40/100G Ethernet, DDR3/DDR4/QDR and PCIexpress                                                                                                                                                                                                                                                                                                            |
| FPGA Design Engineer – Surrey Satellite Technology, Guildford                                                                                                                                                                                                                                                                                                                    |
| Position involved developing an integrated FPGA / multi-processor system implemented on Xilinx Zynq UltraScale+. Utilising H.265 compression, MIPI CSI-2, PCIexpress, SPI, I <sup>2</sup> C, DDR4 etc. Including testing, verification and validation. VHDL coding of PCIexpress drivers, MIPI receiver, de-bayer, colour space conversion and image processing                  |
| Project Engineer – Mullard Space Science Laboratory, Dorking, Surrey                                                                                                                                                                                                                                                                                                             |
| Position involved developing FPGA solutions for spacecraft scientific missions using Mentor Graphics HDL designer.  These included CCD control, DAC / ADC control, serial interfacing, command interpretation, video processing and memory control.  Devices used were typically Actel radiation tolerant, but also included Xilinx for higher-speed and higher density projects |
|                                                                                                                                                                                                                                                                                                                                                                                  |

| 2000 2010   | Contract Engineer Deach Converts Createurs Float Homeshins                  |  |  |
|-------------|-----------------------------------------------------------------------------|--|--|
| 2009 - 2010 | Contract Engineer – Bosch Security Systems, Fleet, Hampshire                |  |  |
|             | Position involved modernising very out of date product range,               |  |  |
|             | implementing structured design methodology, and document control.           |  |  |
|             | Design of newer, slimline, higher power and more feature-rich PSUs as       |  |  |
|             | well as bespoke test solutions and Designing and developing the next        |  |  |
|             | generation of IP-Enabled video camera solutions                             |  |  |
|             | 8                                                                           |  |  |
| 2008 - 2009 | Project Manager - Solarflare Communications, Cambridge                      |  |  |
|             | Position involved project management for Solarflare's 10G Ethernet          |  |  |
|             | products, implemented as 10GBase-T and SFP+ on 8-lane PCI-Express           |  |  |
|             | Defining project timeline in MS Project, defining validation tests,         |  |  |
|             | organising timescales and budget and managing milestones                    |  |  |
|             | organizating visites and cauges and managing minestones                     |  |  |
| 2004 – 2008 | Senior Design Engineer - Tyco Electronics, North Wales                      |  |  |
|             | Position involved design of various products into Tyco's                    |  |  |
|             | telecommunication and network product range including control systems       |  |  |
|             | for telecom exchange broadband test solutions, network connectivity         |  |  |
|             | analyser, 802.15.4 RF network for industrial control and automated          |  |  |
|             | metering, Wi-Fi (802.11) and GSM/GPRS access point for extending the        |  |  |
|             | reach of this RF network, liaison with customer, capture of                 |  |  |
|             | requirements/specifications, timescales and budget, team selection,         |  |  |
|             | management of slippage.                                                     |  |  |
|             | management of suppage.                                                      |  |  |
| 2001 – 2004 | Special Projects Manager - System X10 Ltd, Hong Kong                        |  |  |
|             | Position was primarily one of developing custom ASIC solutions for high     |  |  |
|             | power, low cost consumer electronics. Position also entailed digital design |  |  |
|             | and schematic capture. Plus a good deal of network administration –         |  |  |
|             | Including setting up T1 WAN connection, configuration and maintenance       |  |  |
|             | of Cisco routers, setting up IPLC to international office, and phone        |  |  |
|             | administration via VOIP                                                     |  |  |
|             |                                                                             |  |  |
| 2000 – 2001 | Design Engineer - Digital Acoustics Sdn Bhd, Malaysia                       |  |  |
|             | Position entailed the layout and design of Digital Acoustics' range of high |  |  |
|             | end consumer AV equipment. This involved schematic capture with Orcad       |  |  |
|             | and custom chip design on a variety of Lattice and Altera FPGAs using       |  |  |
|             | Altera Max-Plus-2, Quartus and Lattice ISP-Expert. Design entry was a       |  |  |
|             | combination of schematic Able and VHDL                                      |  |  |
| 1998 - 2000 | Technical Manager - Drake Automation Ltd, Malaysia                          |  |  |
| 2000        |                                                                             |  |  |
|             | Position was based in Malaysia, though working directly for UK based        |  |  |
|             | head office. Primarily involved design, analysis and installation of        |  |  |
|             | networked fully redundant automation systems for broadcast TV.              |  |  |
|             |                                                                             |  |  |

| 1996 – 1998                | Technical Manager - Snell & Wilcox Ltd, Twickenham, Malaysia                                                                                                                                                                                                                                       |  |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                            | My time with Snell & Wilcox entailed intimate knowledge of all Snell & Wilcox products with specific focus on MPEG and standards conversion, along with extensive travel in and around the area.                                                                                                   |  |  |
| 1995 – 1996                | Chief Design Engineer - Digital Graffiti Ltd, Rayners Lane                                                                                                                                                                                                                                         |  |  |
|                            | Development of cards for video keying and broadcast integration, JPEG Digital Video Compression / Decompression, Audio sampling and playback, SCSI disk control, MPEG decompression for Amiga Zorro 3 and PC PCI slots.                                                                            |  |  |
| 1994 – 1995                | Sole Proprietor - DJW Microsystems, Shrewsbury                                                                                                                                                                                                                                                     |  |  |
|                            | Developed Graphics system for the Amiga. Employed six staff and furthered my knowledge of Amigas and Graphics systems.                                                                                                                                                                             |  |  |
|                            |                                                                                                                                                                                                                                                                                                    |  |  |
| 1988 – 1994                | Taking BSc and MSc (degree)                                                                                                                                                                                                                                                                        |  |  |
| 1988 – 1994<br>1986 – 1988 | , c c i                                                                                                                                                                                                                                                                                            |  |  |
|                            | Taking BSc and MSc (degree)                                                                                                                                                                                                                                                                        |  |  |
|                            | Taking BSc and MSc (degree)  Sales Manager - Amiga Centre Scotland, Edinburgh  Position entailed extensive worldwide sales of Amiga and Amiga Related products. I Partially helped, during my time here, develop the Harlequin Graphics board that was the first 24-bit Frame Buffer for the Amiga |  |  |

## **Educational Grades Attained**

14 GCE O Levels 5 A Level BSc Electronic Engineering MSc Electronic Engineering

## **Contact Details**

Name David John Westwood

Address 28 Weybridge Mead, Yateley, Hampshire, GU46 7UY

Telephone 07951 778836

E-Mail <u>dave@westwood.org</u>

Date of Birth
Marital Status

Tst May 1965
Married

Children 2

## References

I would be more than happy for any prospective employer to contact any of my previous positions and I am confident any of them will give a glowing report, however, for ease, these are the contact people at my previous 3 positions

| Mr Amar Singh                       | Mr Dan Goldsmith       | Mr Ed Austin        |
|-------------------------------------|------------------------|---------------------|
| Project Manager                     | Snr Project Manager    | CEO                 |
| DXC Fixnetix                        | RFEL                   | Focus Sensors       |
| 31 <sup>st</sup> Floor, The Gherkin | Unit-B, The Apex       | 39 Mitchell Point   |
| St Mary Axe                         | St Cross Business Park | Ensign Way          |
| London                              | Newport, Isle of Wight | Hamble, Southampton |
| EC3A 8EP                            | PO30 5XW               | SO31 4RF            |
|                                     |                        |                     |
| Tel 0203 008 5031                   | Tel 01983 216600       | Tel 02381 843541    |

### **Interests**

Electronics, I design and construct my own products including computer parts and Engine ECU on my current car

I am in the process of building my own car from the ground up including 14 custom ECUs covering engine management, driveline control, instrumentation and infotainment

Travel, Reading, Music, Cinema, Off-Road driving and all forms of Water Sport, especially diving and power boats.