







| Ra                                      | <b>ckchi</b><br>瑞芯微电 |              | Rockchip Electronics Co., Ltd |        |         |  |
|-----------------------------------------|----------------------|--------------|-------------------------------|--------|---------|--|
| Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |                      |              |                               |        |         |  |
| File:                                   | e: A01.Power_DC IN   |              |                               |        |         |  |
| Date:                                   | Monday, Augu         | st 08, 2022  |                               | Rev:   | V1.2    |  |
| Designed by:                            | Zhangdz              | Reviewed by: | Default                       | Sheet: | 2 of 31 |  |

| Rockchi  | ip Confidential | ı |
|----------|-----------------|---|
| NOCKCIII | p cominacina    |   |

### VCC5V0\_BD1



### VCC5V0\_BD2



## VCC3V3\_BD



| Rockchip Electronics Co., Ltd<br>瑞芯微电子  |             |                         |         |        |         |  |  |
|-----------------------------------------|-------------|-------------------------|---------|--------|---------|--|--|
| Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |             |                         |         |        |         |  |  |
| File:                                   | A02.Pow     | A02.Power Sequence      |         |        |         |  |  |
| Date:                                   | Monday, Aug | Monday, August 08, 2022 |         |        | V1.2    |  |  |
| Designed by:                            | Zhangdz     | Reviewed by:            | Default | Sheet: | 3 of 31 |  |  |









## RK3568 F (DDR PHY)



| Ra           | <b>ckchi</b><br>瑞芯微电                    |              | Rockchip Electronics Co., Ltd |        |         |  |
|--------------|-----------------------------------------|--------------|-------------------------------|--------|---------|--|
| Project:     | Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |              |                               |        |         |  |
| File:        | : B02.RK3568_DDR PHY                    |              |                               |        |         |  |
| Date:        | Monday, Augu                            | ıst 08, 2022 |                               | Rev:   | V1.2    |  |
| Designed by: | Zhangdz                                 | Reviewed by: | Default                       | Sheet: | 8 of 31 |  |



#### Note:

Caps of between dashed green lines and U1000 should be placed under the U1000 package.
Other caps should be placed close to the U1000 package

**Rockchip Confidential** 

| Ra           | ckch<br>瑞芯微电                            |                          | Rockchip Electronics Co., Ltd |        |         |  |
|--------------|-----------------------------------------|--------------------------|-------------------------------|--------|---------|--|
| Project:     | Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |                          |                               |        |         |  |
| File:        | B03.RK3                                 | B03.RK3568_OSC/PLL/PMUIO |                               |        |         |  |
| Date:        | Monday, August 08, 2022                 |                          |                               | Rev:   | V1.2    |  |
| Designed by: | 7hanadz                                 | Reviewed by:             | Default                       | Sheet: | 9 of 31 |  |



## RK3568 J(VCCIO3 Domain)



| Ra           | <b>ckch</b><br>瑞芯微电                     |                                | Rockchip Electronics Co., Ltd |        |          |  |
|--------------|-----------------------------------------|--------------------------------|-------------------------------|--------|----------|--|
| Project:     | Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |                                |                               |        |          |  |
| File:        | B04.RK3                                 | B04.RK3568_Flash/SD Controller |                               |        |          |  |
| Date:        | Monday, August 08, 2022                 |                                |                               | Rev:   | V1.2     |  |
| Designed by: | Zhangdz                                 | Reviewed by:                   | Default                       | Sheet: | 10 of 31 |  |

#### RK3568\_U(USB3.0/SATA/QSGMII/PCIe2.0 x1) RK3568\_V(USB2.0 HOST) 90 Ohm ±10% USB3.0 USB2.0 HOST USB3\_OTG0\_D USB3\_OTG0\_D OTGO HS/FS/LS 90 Ohm ±10% (USB3\_OTG0\_VBUSDET USB3 OTG0 VBUSDE (USB Download) C1400 100nF USB3 OTG0 ID 90 Ohm ±10% 90 Ohm ±10% USB2 HOST3 D N 10V C0402 USB3.0 HOST1 HS/FS/LS USB3\_HOST1\_D USB\_AVDD\_0V9 USB3.0 USB3 AVDD OV USB AVDD 1V8 USB2 AVDD 0V9 OTG0/HOST1 HS/FS/LS USB\_AVDD\_1V8 USB3 AVDD 1V Power VCC 3V3 USB2\_AVDD\_1V8 USB3 AVDD 3V C1401 C1402 100nF USB2 AVDD 3V X5R X5R MULTI\_PHY0/1/2 6.3V C0201 6.3V C1404 100nF 100nF BGA636\_19R00X19R00X1R20 USB3.0 OTG0 SS and SATAO Mux C0201 C0201 C0201 90 Ohm ±10% USB3\_OTG0\_SSTXP/SATA0\_TX SUSB3\_OTG0\_SSTXN USB3 OTG0 SSTXN/SATA0 TX 90 Ohm ±10% USB3\_OTG0\_SSRXP/SATA0\_RXI USB3\_OTG0\_SSRXN/SATA0\_RXI USB3\_OTG0\_SSRXN RK3568 W(PCIe3.0 x2) USB3.0 HOST1 SS and SATA1 and QSGMII MO Mux USB3\_HOST1\_SSTXP/SATA1\_TXP/QSGMII\_TXP\_MUUSB3\_HOST1\_SSTXN/SATA1\_TXN/QSGMII\_TXN\_MU SUSB3 HOST1 SSTXN 100 Ohm ±10% USB3\_HOST1\_SSRXP/SATA1\_RXP/QSGMII\_RXP\_M USB3\_HOST1\_SSRXN/SATA1\_RXN/QSGMII\_RXN\_M $PCIe3.0 \times 2$ USB3\_HOST1\_SSRXN 100 Ohm ±10% 85 Ohm ±10% PCIE30\_TX0P PCIE30\_TX0 PCIe2.0 and SATA2 >>PCIE30 TX1P 85 Ohm ±10% PCIE30\_TX1 and QSGMII M1 Mux SPCIE30\_TX1N PCIE30 TX1 100 Ohm ±10% //PCIE30 RX0P 85 Ohm ±10% PCIE20\_TXP/SATA2\_TXP/QSGMII\_TXP\_M: PCIE20\_TXN/SATA2\_TXN/QSGMII\_TXN\_M: PCIE30 RX0 PCIE30\_RX0N 100 Ohm ±10% 85 Ohm ±10% PCIE30\_RX1P PCIE30\_RX1N PCIE20\_RXP/SATA2\_RXP/QSGMII\_RXP\_M PCIE30\_RX1 PCIE20 RXN/SATA2 RXN/QSGMII RXN M PCIE30 RX1 100 Ohm ±10% PCTE20 REPCTER POTERN REPOLKE PCIE30 REFCLKN IN PCIE20 REFCLKN PCIE30 REFCLKN I J19 PCIE30\_RESREF R1406 1 MULTI PHY MULTI PHY0 REFCLK PCIE30 RESRE REFCLK MULTI PHY1 REPCLED MULTI\_PHY1\_REFCLKN PCIE30\_AVDD\_0V9\_: PCIE30\_AVDD\_0V9\_: VDDA 0V9 VCCA 1V8 MULTI\_PHY\_AVDD\_0V9\_: MULTI\_PHY\_AVDD\_0V9\_: PCIE30\_AVDD\_1V8 MULTI\_PHY\_AVDD\_1V C1408 C1409 C1410 BGA636 19R00X19R00X1R20 C1411 C1412 C1414 4.7uF \_\_\_4.7uF X5R \_4.7uF X5R RK3568 BGA636 19R00X19R00X1R20 6.3V C0402 C0402 Note: Caps of between dashed green lines and U1000 Rackchio Rockchip Electronics Co., Ltd should be placed under the U1000 package. 瑞芯微电子 Other caps should be placed close to the U1000 package RK\_NVR\_DEMO\_RK3568\_DDR4P216SD4 B05.RK3568 USB/PCIe/SATA PHY **Rockchip Confidential** Monday, August 08, 2022 Rev: Designed by: Zhangdz Reviewed by: Default Sheet:

V1.2

# RK3568\_K(VCCIO4 Domain)



## RK3568 N(VCCIO7 Domain)



# RK3568 O(SARADC/OTP)





#### Note:

Caps of between dashed green lines and U1000 should be placed under the U1000 package

| Ra           | <b>ckchi</b><br>瑞芯微电                    |                         | Rockchip Electronics Co., Ltd |        |          |  |  |
|--------------|-----------------------------------------|-------------------------|-------------------------------|--------|----------|--|--|
| Project:     | Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |                         |                               |        |          |  |  |
| File:        | B06.RK3568_SARADC/GPIO                  |                         |                               |        |          |  |  |
| Date:        | Monday, Augu                            | Monday, August 08, 2022 |                               |        | V1.2     |  |  |
| Designed by: | Zhangdz                                 | Reviewed by:            | Default                       | Sheet: | 12 of 31 |  |  |
|              |                                         |                         |                               |        |          |  |  |

**Rockchip Confidential** 

## RK3568\_P(MIPI\_CSI\_RX)



| Option1 | Sensorl x4Lane      | MIPI_CSI_RX_D0-3<br>MIPI_CSI_RX_CLK0 |
|---------|---------------------|--------------------------------------|
| Option2 | Sensor1 x2Lane<br>+ | MIPI_CSI_RX_D0-1<br>MIPI_CSI_RX_CLK0 |
|         | Sensor2 x2Lane      | MIPI_CSI_RX_D2-3<br>MIPI_CSI_RX_CLK1 |

### RK3568\_M(VCCIO6 Domain)



| Mode    | 16bit | 12bit | 10bit | 8bit |
|---------|-------|-------|-------|------|
| CIF_D0  | D0    |       |       |      |
| CIF_D1  | D1    |       |       |      |
| CIF_D2  | D2    |       |       |      |
| CIF_D3  | D3    |       |       |      |
| CIF_D4  | D4    | D0    |       |      |
| CIF_D5  | D5    | D1    |       |      |
| CIF_D6  | D6    | D2    | D0    |      |
| CIF_D7  | D7    | D3    | D1    |      |
| CIF_D8  | D8    | D4    | D2    | D0   |
| CIF_D9  | D9    | D5    | D3    | D1   |
| CIF_D10 | D10   | D6    | D4    | D2   |
| CIF_D11 | D11   | D7    | D5    | D3   |
| CIF_D12 | D12   | D8    | D6    | D4   |
| CIF_D13 | D13   | D9    | D7    | D5   |
| CIF_D14 | D14   | D10   | D8    | D6   |
| CIF_D15 | D15   | D11   | D9    | D7   |

**Rockchip Confidential** 

Usport B7601 YCbCr 422 8bit input upport B7656 YCbCr 422 8bit input upport B7656 YCbCr 422 8bit input upport B71120 YCbCr 422 8/10/12/16bit input, single/dual-edge sampling upport B71120 YCbCr 422 8/10/12/16bit input, single/dual-edge sampling upport B71120 YCbCr 422 8/10/12/16bit input

Caps of between dashed green lines and U1000 should be placed under the U1000 package. Other caps should be placed close to the U1000 package

Rockchip Electronics Co., Ltd 瑞志飨电子 Project: RK\_NVR\_DEMO\_RK3568\_DDR4P216SD4 File: B07.RK3568\_VI Interface

# RK3568\_R(MIPI\_DSI\_TX0/LVDS\_TX0)



## RK3568 S(MIPI DSI TX1)



## RK3568 T(eDP TX)



#### Note:

Caps of between dashed green lines and U1000 should be placed under the U1000 package. Other caps should be placed close to the U1000 package

**Rockchip Confidential** 

# RK3568\_Q(HDMI2.0 TX)

#### **HDMI TMDS trace** 100 Ohm ±10%

RK\_NVR\_DEMO\_RK3568\_DDR4P216SD4 B08.RK3568 VO Interface 1

> Rev: V1.2 Sheet:

14 of 31

Monday, August 08, 2022

Designed by: Zhangdz Reviewed by: Default



# RK3568 L(VCCIO5 Domain)



#### Note:

Caps of between dashed green lines and U1000 should be placed under the U1000 package

# Rockchip Confidential

| Ro                         | J | <b>kchi</b><br>端芯微电 | <b>P</b> Ro  | ckchip Elec | ctronic | s Co., Ltd |
|----------------------------|---|---------------------|--------------|-------------|---------|------------|
| Project:                   | K | K_NVR               | _DEMO_F      | RK3568_DD   | R4P21   | 6SD4       |
| File:                      | E | 309.RK3             | 568_VO I     | nterface_2  |         |            |
| Date: Monday, August 08, 2 |   | ust 08, 2022        |              | Rev:        | V1.2    |            |
| Designed by:               | z | hangdz              | Reviewed by: | Default     | Sheet:  | 15 of 31   |
|                            |   |                     |              |             |         |            |











The USB differential trace impedance is 90 OHM. The USB2.0 trace length is less than 8 inch. The USB3.0 trace length is less than 5 inch.

# **USB HUB**



| Ro           | <b>ckch</b><br>瑞芯微电     | ?<br>译                         | Rockchip Electronics Co., Ltd |        |          |  |  |
|--------------|-------------------------|--------------------------------|-------------------------------|--------|----------|--|--|
| Project:     | RK_NVF                  | RK_NVR_DEMO_RK3568_DDR4P216SD4 |                               |        |          |  |  |
| File:        | D02.USI                 | D02.USB-HUB                    |                               |        |          |  |  |
| Date:        | Monday, August 08, 2022 |                                |                               | Rev:   | V1.2     |  |  |
| Designed by: | Zhangdz                 | Reviewed by:                   | Default                       | Sheet: | 21 of 31 |  |  |



| Ra           | Rockchip Electronics Co., Ltd 瑞芯微电子     |                            |         |        |          |  |  |  |
|--------------|-----------------------------------------|----------------------------|---------|--------|----------|--|--|--|
| Project:     | Project: RK_NVR_DEMO_RK3568_DDR4P216SD4 |                            |         |        |          |  |  |  |
| File:        | D03.VO-HDMI2.0 TX                       |                            |         |        |          |  |  |  |
| Date:        | Friday, Septer                          | Friday, September 02, 2022 |         |        | V1.2     |  |  |  |
| Designed by: | Zhangdz                                 | Reviewed by:               | Default | Sheet: | 22 of 31 |  |  |  |







ROCKCHIP ROCKCHIP Electronics Co., Ltd 期志被担于
Project RK\_NVR\_DEMO\_RK3568\_DDR4P216SD4
File: D95.LT8619C\_HDMI\_RX
Date: Manday, August 01, 2022 Rev. V1.2.













