





设计需求:

1.板卡尺寸: 按照U5:MXM2封装绘制板框, 定位孔不变, 板厚1.2mm

2.MIPIO、1, DSI, ETH, HDMI信号做差分等长处理, 阻抗100欧姆制作

3.SDIO0、1信号做等长,阻抗单端50欧姆制作

4.CVBS信号,阻抗单端50欧姆制作

5.USB/PCIE信号做差分等长,阻抗90欧姆制作

| The type and specification o | f the components refer to the BOM |        |            |
|------------------------------|-----------------------------------|--------|------------|
|                              |                                   | NA NA  |            |
|                              |                                   | ECA NO | DATE       |
| DESIGNED                     |                                   |        |            |
| REVIEWED                     | SS928V100DMEB                     |        |            |
|                              | VER PART_NUMBER                   | SHE    | ET 5 of 22 |
|                              | Α                                 |        |            |

# Power Supply1



## 

# Power IN



|          |     |                 | NA     |              |
|----------|-----|-----------------|--------|--------------|
|          |     |                 | ECA NO | DATE         |
| DESIGNED |     |                 |        |              |
| REVIEWED | SSS | 928V100DMEB     |        |              |
|          | VER | VER PART NUMBER |        | IEET 6 of 22 |
|          | A   |                 |        |              |



12A



|          |     |             | 1      |      |             |    |
|----------|-----|-------------|--------|------|-------------|----|
|          |     |             | NA.    |      |             |    |
|          |     |             | ECA NO |      | DATE        |    |
| DESIGNED |     |             |        |      |             |    |
| REVIEWED | SSS | 28V100DMEB  |        |      |             |    |
|          | VER | PART_NUMBER | SI     | IEET | 7 <b>of</b> | 22 |
|          | Α   |             |        |      |             |    |

# Power Supply3



Independent via into the Inner GND layer on PCB

NOTES:the precision of these resistors must be +/-1% Need to check SVB configuration ,please reference to deliverables 02.only for reference\SVB\svb\_check\_tool

Vout(max)=1.05V Vout(min)=0.6V



|          |     |             | NA     |      |             |    |
|----------|-----|-------------|--------|------|-------------|----|
|          |     |             | ECA NO |      | DATE        |    |
| DESIGNED |     | -           |        |      |             |    |
|          | l   |             |        |      |             |    |
| REVIEWED | SSS | 928V100DMEB |        |      |             |    |
|          |     |             |        |      |             |    |
|          | VER | PART_NUMBER | SH     | IEET | 8 <b>of</b> | 22 |
|          | Α   |             |        |      |             |    |
|          |     |             |        |      |             |    |

# LPDDR4/4X Power sequence



### Note: The power sequence is a protocol specification for LPDDR4/4X.



### power up sequence

| After         | Applicable Conditions                |
|---------------|--------------------------------------|
| Ta is reached | VDD1 must be greater than VDD2       |
|               | VDD2 must be greater than VDDQ-200mV |

Ta is the point when any power supply first reaches 300mV

### power down sequence

| After     | Applicable Conditions                |
|-----------|--------------------------------------|
|           | VDD1 must be greater than VDD2       |
| Tx and Tz | VDD2 must be greater than VDDQ-200mV |

Tx is the point where any power supply drops below the mini value specified. Tz is the point where all power supply are below 300mV.After Tz,the device is power off.

| ne type and specification of the components refer to the bow |   |     |             |        |      |     |    |    |  |
|--------------------------------------------------------------|---|-----|-------------|--------|------|-----|----|----|--|
|                                                              |   |     |             |        |      |     |    |    |  |
|                                                              |   |     |             | NA     |      |     |    |    |  |
|                                                              |   |     |             | ECA NO |      | DAT | ΓE |    |  |
| DESIGNED                                                     |   |     |             |        | _    |     |    |    |  |
|                                                              |   |     |             |        |      |     |    |    |  |
| REVIEWED                                                     | • | SS9 | 28V100DMEB  |        |      |     |    |    |  |
|                                                              |   |     |             |        |      |     |    |    |  |
|                                                              |   | VER | PART_NUMBER | SI     | IEET | 9   | of | 22 |  |
|                                                              |   | Α   |             |        |      |     |    |    |  |



|          |     |             | NA     |               |
|----------|-----|-------------|--------|---------------|
|          |     |             | ECA NO | DATE          |
| DESIGNED |     | -           |        | -             |
|          | l   |             |        |               |
| REVIEWED | SS  | 928V100DMEB |        |               |
|          |     |             |        |               |
|          | VER | PART_NUMBER | SH     | IEET 10 of 22 |
|          | Α   |             |        |               |

#### 600R@100Mhz\_0.65R\_0.2A\_0402 600R@100Mhz\_0.65R\_0.2A\_0402 Power of core DVDD\_CORE DVDD\_NPU C74 LB22 LB28 O DVDD\_CORE 뒫 护 DVDD\_NPU1 DVDD\_NPU2 DVDD\_NPU3 DVDD\_NPU4 AA16 AA17 AB12 DVDD\_CORE1 DVDD\_CORE2 M14 DVDD\_CORE3 DVDD\_CORE4 DVDD\_NPU4 AB12 DVDD\_NPU6 AB14 DVDD\_NPU6 AB17 DVDD\_NPU8 AC14 DVDD\_NPU8 AC14 DVDD\_NPU10 AC14 DVDD\_NPU11 AC17 DVDD\_NPU11 AC17 DVDD\_NPU13 V16 DVDD\_NPU13 V16 DVDD\_CORES DVDD\_CORE7 DVDD\_CORE8 DVDD\_CORE9 1V8\_SOC 1V8\_SOC DVDD CORE10 DVDD\_CORE11 600R@100Mhz\_0.65R\_0.2A\_0402 600R@100Mhz\_0.65R\_0.2A\_0402 DVDD\_CORE12 DVDD\_CORE13 P18 V16 V17 DVDD\_CORE14 DVDD\_CORE15 DVDD\_NPU14 DVDD\_NPU15 DVDD\_NPU16 DVDD\_NPU17 DVDD\_NPU17 LB4 DVDD NPU DVDD CORE16 W16 W17 Y12 Y14 DVDD\_CORE17 DVDD\_CORE18 DVDD\_CORE19 DVDD\_NPU18 DVDD\_NPU19 T13 뒤 DVDD\_CORE20 DVDD\_NPU20 DVDD CORE21 DVDD NPU21 DVDD\_CORE22 DVDD\_NPU22 U1J DVDD\_MEDIA VDDIO\_DDR 470nF 470nF 470nF 2.2UF <DEVICE> D31 E30 F29 G28 H27 K16 K17 VDDIO\_DDR1 VDDIO\_DDR2 VDDIO\_DDR3 DVDD MEDIA1 1V8\_SOC DVDD\_MEDIA2 DVDD\_MEDIA3 DVDD CORE 10 AA23 DVDD\_MEDIA4 DVDD\_MEDIA5 VDDIO\_DDR4 VDDIO\_DDR5 600R@100Mhz\_0.65R\_0.2A\_0402 600R@100Mhz\_0.65R\_0.2A\_0402 ₽ DVDD\_MEDIA6 DVDD\_MEDIA7 VDDIO\_DDR3 VDDIO\_DDR6 VDDIO\_DDR7 DVDD\_MEDIA AB23 AC19 AC20 K18 K19 K20 DVDD\_MEDIA8 VDDIO\_DDR8 LB16 LB901 VDDIO\_DDR9 VDDIO\_DDR10 VDDIO\_DDR11 DVDD MEDIA9 MISC Interface DVDD\_MEDIA10 DVDD\_MEDIA11 K22 K23 K24 L25 AC23 AD19 AD20 Ē 듣 DVDD\_MEDIA12 VDDIO\_DDR12 DVDD\_MEDIA13 DVDD\_MEDIA14 VDDIO\_DDR13 VDDIO\_DDR14 AD22 AD23 AG27 AG28 AG29 M25 N25 P25 T25 U25 DVDD\_MEDIA15 DVDD\_MEDIA16 VDDIO\_DDR15 VDDIO\_DDR16 DVDD\_MEDIA17 DVDD\_MEDIA18 VDDIO\_DDR17 VDDIO\_DDR18 DVDD\_MEDIA19 DVDD\_MEDIA20 VDDIO\_DDR19 VDDIO DDR20 DVDD\_MEDIA21 DVDD\_MEDIA22 AG32 AG33 AG34 AH25 VDDIO DDR21 DVDD\_MEDIA23 VDDIO\_DDR0\_CK U24 Independent via into the Inner GND layer on PCB DVDD\_MEDIA24 DVDD\_MEDIA25 AH26 AH27 AH28 DVDD\_MEDIA26 DVDD\_MEDIA27 1V8\_SOC VDDIO\_DDR DVDD\_MEDIA28 DVDD\_MEDIA29 AH29 AH30 DVDD\_MEDIA30 DVDD\_MEDIA31 AC8 AH19 DVDD18 1 DVDD18\_2 DVDD18\_3 DVDD18\_4 DVDD18\_4 G8 DVDD\_MEDIA32 DVDD\_MEDIA33 AH33 AH34 T19 T20 C106 C10 DVDD\_MEDIA34 DVDD\_MEDIA35 DVDD\_MEDIA36 DVDD18 DVDD18\_RGMII0\_SDIO1\_UART1 100NF DVDD\_MEDIA37 DVDD\_MEDIA38 2.2UF DVDD18\_RGMII0\_SDIO1\_UART2 2.2UF 2.2UF DVDD\_MEDIA39 DVDD\_MEDIA40 L21 AVDD18 DDR0 PLL R24 AVDD18 DDR1 PLL V19 V20 V22 W19 AVDD18\_DDR0\_PLL DVDD\_MEDIA41 DVDD\_MEDIA42 AVDD18\_DDR1\_PLL DVDD\_MEDIA43 DVDD\_MEDIA44 AVSS\_DDR0\_PLL DVDD\_MEDIA45 DVDD\_MEDIA46 DVDD\_MEDIA47 1V8\_SOC Y20 Y22 DVDD\_MEDIA48 AVDD08 PLL AVDD18\_PLL AVSS\_PLL 2.2UF The type and specification of the components refer to the BOM DATE ECA NO DESIGNED SS928V100DMEB REVIEWED VER PART NUMBER SHEET 11 of 22

VDDIO DDR

VDDIO\_DDR

### **GND** of core



| The type and openion | <u> </u> |               | 1      |               |
|----------------------|----------|---------------|--------|---------------|
|                      |          |               | NA     |               |
|                      |          |               | ECA NO | DATE          |
| DESIGNED             |          | •             |        |               |
| REVIEWED             | ss       | SS928V100DMEB |        |               |
|                      | VER      | PART_NUMBER   | SH     | IEET 12 of 22 |
|                      | A        |               |        |               |

### DDRC0 of core



|          |     |             | NA     |               |
|----------|-----|-------------|--------|---------------|
|          |     |             | ECA NO | DATE          |
| DESIGNED |     | •           |        |               |
| REVIEWED | SS  | 928V100DMEB |        |               |
|          | VER | PART_NUMBER | SH     | IEET 13 of 22 |
|          | Α   |             |        | •             |
|          |     |             |        |               |

### DDRC1 of core



| positionation of the compet |     | 1           |                                |                                   |
|-----------------------------|-----|-------------|--------------------------------|-----------------------------------|
|                             |     |             | NA                             |                                   |
|                             |     |             | ECA NO                         | DATE                              |
|                             |     | -           |                                |                                   |
|                             | SSS | 28V100DMEB  |                                |                                   |
|                             | VER | PART_NUMBER | SH                             | IEET <sub>15</sub> of 22          |
|                             | A   |             |                                |                                   |
|                             |     | SSS         | SS928V100DMEB  VER PART NUMBER | SS928V100DMEB  VER PART_NUMBER SI |



### **VI&SENSOR CONTROL**

The MIPI RX differential trace impedance is 100ohm. notes:(verv important!) For more detail information of VI scenario please refer to 1V8\_SOC the document 'SS928V100 Hardware Design User Guide' 0 R2814 MIPI\_RX0\_CK0N/GPIO14\_7 AVDD18\_MIPIRX1 MIPI\_RX0\_CK0P/GPIO15\_0 MIPI\_RX0\_CK1N/GPIO15\_1 AVDD18\_MIPIRX2 AP28 AN28 AN31 For debug. According to the measured signal quality MIPI\_RX0\_CK1P/GPIO15\_2 MIPI\_RX0\_D0N/GPIO14\_3 AP31 MIPI\_RX0\_D0P/GPIO14\_4 MIPI\_RX0\_D1N/GPIO15\_3 Щ AVSS18 MIPIRX1 AJ22 AJ23 MIPI\_RX0\_D1P/GPIO15\_4 AVSS18\_MIPIRX2 AVSS18\_MIPIRX3 MIPI\_RX0\_D2N/GPIO14\_5 MIPI RX0 AJ24 AJ25 AJ26 AL30 AK28 MIPI RX0 D2P/GPIO14 6 AVSS18 MIPIRX4 MIPL RX0 D3N/GPIO15 AVSS18\_MIPIRX5 AVSS18\_MIPIRX6 MIPI\_RX0\_D3P/GPIO15\_6 AJ27 AVSS18\_MIPIRX7 AVSS18\_MIPIRX8 AVSS18\_MIPIRX9 AVSS18\_MIPIRX10 MIPI\_RX1\_CI MIPI RX1 CK0N/GPIO13 3 AK23 VI\_DATA1/HT\_PS MIPI\_RX1\_CK0P/GPIO13\_4 AVSS18\_MIPIRX11 AVSS18\_MIPIRX12 MIPL RX1 \_CKUP/GFIO13\_+
VI\_DATA2/HT\_DO4
MIPL RX1 \_CK1N/GPIO13\_5
VI\_DATA11/HT\_DO3
MIPL\_RX1 \_CK1P/GPIO13\_6 AVSS18\_MIPIRX13 VI DATA11 AP27 AVSS18 MIPIRX14 AK31 AVSS18\_MIPIRX15 AN27 AVSS18 MIPIRX16 U<sub>1</sub>D MIPI\_RX1\_D0 AP24 AL27 MIPI\_RX1\_D0N/GPIO12\_7/VI\_VS VI\_DATA15/HT\_VS AVSS18 MIPIRX18 AVSS18\_MIPIRX19 MIPI\_RX1\_D <DEVICE> AN24 AL31 AM23 MIPI\_RX1\_D0P/GPIO13\_0/VI\_DATA0 AVSS18\_MIPIRX20 AVSS18\_MIPIRX21 VI\_DATA12 AP26 AM24 MIPI\_RX1\_D1N/GPIO13\_7 AVSS18\_MIPIRX22 AVSS18\_MIPIRX23 VI\_DATA13 AN26 1V8\_PER MIPI\_RX1\_D1P/GPIO14\_0/VI\_DATA13 MIPI\_RX1\_D2N/GPIO13\_1/VI\_HS AVSS18\_MIPIRX24 AVSS18\_MIPIRX25 AM28 AVSS18\_MIPIRX26 MIPI\_RX1\_I AM29 AM30 AK24 MIPI\_RX1\_D2P/GPIO13\_2/VI\_DATA3 AVSS18 MIPIRX27 VI\_DATA9 AL26 AM31 MIPI\_RX1\_D3N/GPIO14\_1/VI\_DATA9 AVSS18 MIDIRY20 AVSS18\_MIPIRX30 VI\_DATA8 AK26 MIPI\_RX1\_D3P/GPIO14\_2/VI\_DATA8 AVSS18\_MIPIRX31 AVSS18\_MIPIRX32 10 AVSS18\_MIPIRX33 of R99 33 \$19N72 AL32 SENSOR0\_CLK/UPS\_MODE0 SENSOR0 CLK/GPIO15 7 AN33 SENSORO\_HS/GPIO16\_1/SENSOR1\_HS SENSOR2\_HS/PWM0\_OUT3\_0\_P SPI0\_CSN/I2C3\_SDA SPI0\_CSN/GPIO16\_6/I2C3\_SDA SPI0\_SCLK/GPIO16\_3/I2C2\_SCL SPI\_3WIRE\_CLF SENSORO VS/FMC READRETRY AM33 9N46 33<sub>A A A</sub>R2812 erf SENSORO VS/GPIO16 2/SENSOR1 VS SENSOR2\_VS/PWM0\_OUT2\_0\_F FMC\_READRETRY SPI\_3WIRE\_CLR
SPI0\_SDI/GPI016\_5/I2C3\_SCL
SPI\_3WIRE\_DATA
SPI0\_SDO/GPI016\_4/I2C2\_SDA
SPI\_3WIRE\_CSN AL33 SPI0 SDI/I2C3 SCL SENSORO RSTN SENSOR0\_RSTN/GPIO16\_0 AL34 SENSOR1\_RSTN/SENSOR2\_RSTN O AK22 VI\_CLK () SPI1\_CSN0/GPIO12\_3/I2C4\_SDA SENSOR1\_HS/SENSOR0\_HS SENSOR2\_HS/VI\_CLK/HT\_SD2 SENSOR1\_CLK/PCIE\_DEEMPH\_SEL R100 AAA33 \$19N73 AP21 SENSOR1 HS/SENSOR3 LS/SENSOR3 CLK/HT SD2 SENSOR2 HS/M CLK/HT SD2 SPTI\_CSN1/GPI012\_2/SENSOR3\_CLK SENSOR1\_CLK/GPIO12\_1 SENSOR0\_CLK/SENSOR2\_CLK AK21 \$19N48 33<sub>\\\\</sub>R2802 VI\_DATA7 WM0\_OUT6\_0\_P/PCIE\_DEEMPH\_SEL PWM0\_OUT5\_0\_P/VI\_DATA7/HT\_SD3 SENSOR1 HS/PCIE REFCLK SEL AP22 SENSOR1\_HS/GPIO11\_6/SENSOR0\_HS VI DATA6 SENSOR1 HS/SPIO11 ISSENSORO HS SENSOR2 HS/PWM0\_OUT9\_0\_P PCIE\_REFCLK\_SEL/HT\_SD1 SENSOR1\_VS/GPIO11\_/YSENSOR0\_VS SENSOR2\_VS/PWM0\_OUT8\_0\_P PCIE\_SLV\_BOOT\_MODE/HT\_SD0 SENSOR1\_RSTN/GPIO12\_0 SENSOR1\_RSTN/GPIO12\_0 AL21 \$19N47 33 R2801 SPI1 SCLK/GPIO12 6/I2C5 SCL SENSOR1\_CLK/SENSOR0\_CLK

SENSOR2\_CLK/VI\_DATA6 SPI1\_SDI/GPIO12\_4/I2C4\_SCL

SENSOR1\_VS/SENSOR0\_VS SENSOR2\_VS/VI\_DATA

SPI1 SDO/GPIO12 5/I2C5 SDA SENSOR1\_RSTN/SENSOR0\_RSTN SENSOR2\_RSTN/VI\_DATA4

PWM0 OTITA 0

AL22

AN22

AM21

SENSORO\_RSTN/SENSOR2\_RSTN PWM0\_OUT7\_0\_P/HT\_RSTN

#### The type and specification of the components refer to the BOM

SPI1\_SDI/I2C4\_SCL

SPI1\_SDO/I2C5\_SDA

| The type and . | specification of the compe | iiciica ic |             |        |               |
|----------------|----------------------------|------------|-------------|--------|---------------|
|                |                            |            |             | NA.    |               |
|                |                            |            |             | ECA NO | DATE          |
| DESIGNED       |                            |            | •           |        |               |
| REVIEWED       |                            | SS         | 928V100DMEB |        |               |
|                |                            | VER        | PART_NUMBER | SH     | IEET 18 of 22 |
|                |                            | Α          |             |        |               |
|                |                            |            |             |        |               |



|          |     |             | NA     |               |
|----------|-----|-------------|--------|---------------|
|          |     |             | ECA NO | DATE          |
| DESIGNED |     | -           |        |               |
|          | l   |             |        |               |
| REVIEWED | SS  | 928V100DMEB |        |               |
|          |     |             |        |               |
|          | VER | PART_NUMBER | SH     | IEET 19 of 22 |
|          | Α   |             |        |               |

### Peripheral1



| mo typo ana | opositioadori or are compe |     | nor to the both |        |               |
|-------------|----------------------------|-----|-----------------|--------|---------------|
|             |                            |     |                 | NA.    |               |
|             |                            |     |                 | ECA NO | DATE          |
| DESIGNED    |                            |     | •               |        |               |
| REVIEWED    |                            | SSS | 928V100DMEB     |        |               |
|             |                            | VER | PART_NUMBER     | SH     | IEET 20 of 22 |
|             |                            | Α   |                 |        |               |
|             |                            |     |                 |        |               |



|          |     |             | NA NA  |               |
|----------|-----|-------------|--------|---------------|
|          |     |             | ECA NO | DATE          |
| DESIGNED |     | •           |        |               |
|          |     |             |        |               |
| REVIEWED | SS  | 928V100DMEB |        |               |
|          |     |             |        |               |
|          | VER | PART_NUMBER | SI     | IEET 21 of 22 |
|          | Α   |             |        |               |
|          |     |             |        |               |

#### LPDDR4X Power 1V8\_PER VDDIO\_DDR U24A <DEVICE> VDD1\_1 VDD1\_2 VDD1\_3 VDD1\_4 VDD1\_5 VDD1\_6 VDD1\_7 $\tilde{c}$ VDDQ1 VDDQ2 C128 C138 C137 C136 VDDQ3 VDDQ4 470NF 470NF 100NF 470NF 100NF VDDQ5 100NF VDD06 Ή 뷰 井 뷰 VDDQ7 VDDQ8 VDDQ9 VDD1\_8 LPDDR4 4X 1V1 က VDD2\_1 VDD2\_2 VDD2\_3 VDD2\_4 VDDQ10 VDDQ11 ð VDDIO\_DDR VDDQ12 VDDQ13 F8 H1 H5 H8 H12 K1 K3 VDD2\_4 VDD2\_5 VDD2\_6 VDD2\_7 VDD2\_8 VDD2\_9 VDD2\_10 VDD2\_11 VDD2\_12 2 C23 VDDQ14 8 VDDQ15 W12 AA3 AA5 AA8 **PWR Interface** VDDQ16 C13 5 100NF VDDO17 470NF 470NF NOO. 100NF VDDQ18 K3 VDD2 10 K10 VDD2 10 K12 VDD2 11 N1 VDD2 13 N3 VDD2 13 N10 VDD2 14 N12 VDD2 15 R1 VDD2 16 R1 VDD2 16 R5 VDD2 18 R8 VDD2 18 R12 VDD2 19 R8 VDD2 19 R12 VDD2 19 VDD2 1 VDDQ19 VDDQ20 AA10 부부 LPDDR4\_4X\_1V1 ÷ C271 C180 C240 C32 U8 AB4 AB9 VDD2\_22 VDD2\_23 VDD2\_24 170NF 100NF 100NF 뉴

**GND** 



Ю



|          |     |             | NA     |                     |
|----------|-----|-------------|--------|---------------------|
|          |     |             | ECA NO | DATE                |
| DESIGNED |     | -           |        |                     |
| REVIEWED | ss  | 928V100DMEB |        |                     |
|          | VER | PART_NUMBER | SHE    | ET <sub>14</sub> of |
|          | А   |             |        |                     |

#### LPDDR4X Power 1V8\_PER U2A VDDIO\_DDR <DEVICE> VDD1\_1 VDD1\_2 VDD1\_3 VDD1\_4 VDD1\_5 VDD1\_6 VDD1\_7 C27 C264 F1 F12 G4 G9 T4 T9 U1 U12 VDDQ1 VDDQ2 C167 C187 C125 C2 VDDQ3 VDDQ4 70NF 70NF 70NF 100NF 귀 VDDO6 片 뉴 1 F Ä 100NF VDDQ7 VDDQ8 VDDQ9 VDD1\_8 VDD2 1 VDD2 2 VDD2 3 VDD2 4 VDD2 5 VDD2 7 VDD2 7 VDD2 8 VDD2 9 VDD2 10 VDD2 11 VDD2 12 LPDDR4\_4X\_1V1 VDDQ10 VDDQ11 VDDQ12 VDDQ13 o F8 H1 H5 H8 H12 K1 K3 VDDIO\_DDR 2 C299 C278 VDDQ14 VDDQ15 **PWR Interface** W12 AA3 AA5 AA8 AA10 VDDQ16 VDDQ17 470NF 100NF 4.7UF Ä VDDQ18 VDDQ19 VDDQ20 K10 K12 N1 N3 N10 N12 R1 R5 R8 R12 U5 VDD2\_11 VDD2\_12 VDD2\_13 VDD2\_14 VDD2\_15 VDD2\_16 VDD2\_17 VDD2\_18 VDD2\_19 VDD2\_20 VDD2\_21 1uF HF LPDDR4\_4X\_1V1 038 C34 C93 U8 AB4 AB9 VDD2\_22 VDD2\_23 VDD2\_24 4.7UF 470NF 100NF H H 뉴 **GND** U2C <DEVICE> A3 VSS1 C11 VSS2 C21 VSS2 C32 VSS4 C32 VSS4 C32 VSS7 C32 VSS7 C34 VSS8 C35 VSS1 C41 VSS9 C51 VSS1 C51 VSS2 C51 VSS1 C51 VSS2 C51 VSS30 N9 VSS31 N11 VSS31 P1 VSS33 P3 VSS33 P3 VSS35 P12 VSS35 P12 VSS36 P12 VSS37 T3 VSS37 T3 VSS37 T3 VSS38 T5 VSS38 T6 VSS41 T12 VSS41 T12 VSS44 V8 VSS45 V12 VSS45 V12 VSS46 VSS47 W4 VSS46 V2 VSS47 W4 VSS48 W5848 W1 VSS48 W1 VSS48 W1 VSS48 W1 VSS49 W1 VSS49 W1 VSS49 W1 VSS49 W1 VSS49 W1 VSS50 V1 VSS50 V1 VSS51 V5 VSS50 V1 VSS51 V5 VSS50 V1 VSS51 V5 VSS55 V8 VSS55 AB5 VSS55 AB5 VSS55 AB6 AB8 б VSS Interface 3 VSS22 VSS23 VSS24 VSS25 VSS26 VSS27 VSS28 VSS29

IO



|          | • | •  |               |           |        |      |              |
|----------|---|----|---------------|-----------|--------|------|--------------|
|          |   |    | -             |           | NA.    | -    |              |
|          |   |    |               |           | ECA NO |      | DATE         |
| DESIGNED |   |    |               |           |        |      |              |
| REVIEWED |   | =  | SS928V100DMEB |           |        |      |              |
|          |   | VE | R PA          | RT_NUMBER | S      | HEET | 16 <b>of</b> |
|          |   | А  |               |           |        |      |              |



# Reset



|          |     |             | NA     |              |
|----------|-----|-------------|--------|--------------|
|          |     |             | ECA NO | DATE         |
| DESIGNED |     |             |        |              |
|          |     |             |        |              |
| REVIEWED | SSS | 928V100DMEB |        |              |
|          |     |             |        |              |
|          | VER | PART_NUMBER | SH     | EET 22 of 22 |
|          | A   |             |        |              |
|          |     |             |        |              |

# **EMMC**



|          |     |             | NA     |               |
|----------|-----|-------------|--------|---------------|
|          |     |             | ECA NO | DATE          |
| DESIGNED |     | •           |        |               |
| REVIEWED |     | 928V100DMEB |        |               |
|          | VER | PART_NUMBER | SI     | IEET 23 of 22 |
|          | Α   |             |        |               |
|          |     |             |        |               |



## PHY Address Config.



## RGMII0 TXC/RXC Delay Config.



### Enable/Disable PLL @ ALDPS



| RGMII0 Power Source    | CFG_EXT | CFG_LDO[1:0] |
|------------------------|---------|--------------|
| External 3.3V(default) | 1'b1    | 2'b00        |
| External 1.8V          | 1'b1    | 2'b10        |
| Internal 1.8V          | 1'b0    | 2'b10        |

<DEVICE>

| PHY Address | PHYAD[2:0]       |
|-------------|------------------|
| 1           | 3'b001 (default) |

Pull-up disable PLL@ALDPS mode

### RXDLY=1 Add 2ns delay to RXC for RXD latching TXDLY=1 Add 2ns delay to TXC for TXD latching

#### The type and specification of the components refer to the BOM

REG\_OUT\_1.0V

LED2\_1000M/CFG\_LDO1

|          |   |               |                 | NA.    | 5.455         |
|----------|---|---------------|-----------------|--------|---------------|
|          |   |               |                 | ECA NO | DATE          |
| DESIGNED |   |               |                 |        |               |
| REVIEWED |   | SS928V100DMEB |                 |        |               |
|          | - | VED           | VER PART NUMBER |        | FFT 04 4 00   |
|          |   | VER           | PART NUMBER     | SF     | IEET 24 of 22 |
|          |   | Α             |                 |        |               |





| BOOT_SEL[1:0] | SFC_EMMC_BOOT_MODE | MODE                  |
|---------------|--------------------|-----------------------|
| 00            | 0                  | SPI Nor Flash 3Byte   |
| 00            | 1                  | SPI Nor Flash 4Byte   |
| 01            | 0                  | SPI Nand Flash 1 wire |
| 01            | 1                  | SPI Nand Flash 4 wire |
| 10            | X                  | Parallel NAND         |
| 11            | 0                  | EMMC 4bit             |
| 11            | 1                  | EMMC 8bit             |

| FAST_BOOT_MODE | MODE        |
|----------------|-------------|
| 0              | Normal BOOT |
| 1              | Fast BOOT   |

| UPS_MODE[1:0] | PCIe/U3 MODE          |
|---------------|-----------------------|
| 00            | PCle X2               |
| 01            | doule USB3            |
| 10            | PCle lane0+USB3 port1 |

| PCIE_SLV_BOOT_MODE: | Function               |
|---------------------|------------------------|
| 0                   | Disable boot from PCle |
| 1                   | Boot from PCle         |

| PCIE_DEEMPH_SEL | PCIe PHY deemphasis |
|-----------------|---------------------|
| 0               | -3.5dB              |
| 1               | -6dB                |

|          |   |     |                        | NA     |               |
|----------|---|-----|------------------------|--------|---------------|
|          |   |     |                        | ECA NO | DATE          |
| DESIGNED |   |     | •                      |        | -             |
|          |   | 1   |                        |        |               |
| REVIEWED |   | SS9 | 28V100DMEB             |        |               |
|          |   |     |                        |        |               |
|          |   | VER | PART_NUMBER            | SH     | IEET 26 of 22 |
|          | 1 | _ A |                        |        |               |
|          |   |     |                        |        |               |
| REVIEWED |   | 1 1 | 28V100DMEB PART_NUMBER | SI     | IEET 26 of 22 |

Hardware Configuration



| UART1_2_VD3318_SEL | UART1_2 IO VOLTAGE |
|--------------------|--------------------|
| 0                  | 3.3V               |
| 1                  | 1.8V               |

| SDIO1_VD3318_SEL | SDIO1 IO VOLTAGE |
|------------------|------------------|
| 0                | 3.3V             |
| 1                | 1.8V             |

| POR_ENABLE | Function |
|------------|----------|
| 0          | disable  |
| 1          | enable   |



notes: FMC\_READRETRY is enabled for MLC nand flash that support readretry.If nand flash do not support readretry,FMC\_READRETRY is disabled

| FMC_READRETRY | Function |
|---------------|----------|
| 0             | disable  |
| 1             | enable   |

| RGMII0_VDD33_SEL | Function |
|------------------|----------|
| 0                | 3.3V     |

| PCIE0_REFCLK_SEL: | Function        |
|-------------------|-----------------|
| 0                 | internal clock. |
| 1                 | external clock. |



| UPDATE_MODE_N | Function     |
|---------------|--------------|
| 0             | UPDATE MODE. |
| 1             | NORMAL MODE. |

| ,, ,     | •  |               | -          |        |      |          |  |
|----------|----|---------------|------------|--------|------|----------|--|
|          |    |               |            |        |      |          |  |
|          |    |               |            | NA     |      |          |  |
|          |    |               |            | ECA NO |      | DATE     |  |
| DESIGNED |    |               |            |        |      |          |  |
|          |    | SS928V100DMEB |            |        |      |          |  |
| REVIEWED | :  |               |            |        |      |          |  |
|          |    |               |            |        |      |          |  |
|          | VE | R P           | ART_NUMBER | SI     | IEET | 27 of 22 |  |
|          | A  | Г             |            |        |      |          |  |
|          |    | 丄             |            |        |      |          |  |
|          |    |               |            |        |      |          |  |