Drew Pulliam: DTP180003

CS 3340.004

Assignment #6

Question #4

Figure 4.2 in the textbook shows all of the basic components of the MIPS architecture. It

shows a PC counter that is connected to an adder to always add 4 to the program counter. This is

then connected to a multiplexor that will decide whether there was a branch/jump command or

whether it just needs to add 4 to the program counter.

There are also the basic instruction memory, register, and data memory blocks. The PC

determines which instruction to run in instruction memory. This instruction then goes to the

control unit which sets all of the required control lines. A simple example is whether we need to

read or write to data memory. There are two different control lines for either option, and the

control unit will determine which one to set.

The last important piece is the ALU. The ALU inputs are connected to the register block.

One of the inputs is actually connected to a MUX which will allow for commands such as add

immediate. The immediate number is not actually stored in a register and must be used instead

of a register in that case, so the control unit determines which input to use. The ALU output is

then sent to either data memory or back into the register block through use of another MUX.

This is determined by the control unit again.

A structural hazard is when instructions cannot execute because the hardware does not support that specific combination of instructions. An example would be if two separate commands try to use the ALU at the same time. This also works with other parts of hardware such as memory or registers. MIPS solves this problem by having separate data and instruction memories, which would otherwise conflict with later commands.

A data hazard occurs when a command does not have the correct data to execute. This is easily seen by two consecutive add commands. The second add command uses the result of the first as one of the arguments. The second command must wait until the first completely finishes before it can use the result. This ends up wasting multiple pipeline clock cycles.