# Adding 32 KB of Serial SRAM to a Stellaris® Microcontroller

## **Application Note**



## Copyright

Copyright © 2006–2009 Texas Instruments, Inc. All rights reserved. Stellaris and StellarisWare are registered trademarks of Texas Instruments. ARM and Thumb are registered trademarks, and Cortex is a trademark of ARM Limited. Other names and brands may be claimed as the property of others.

Texas Instruments 108 Wild Basin, Suite 350 Austin, TX 78746 Main: +1-512-279-8800 Fax: +1-512-279-8879 http://www.luminarymicro.com







## **Table of Contents**

| Introduction           | 4  |
|------------------------|----|
| Electrical Connections |    |
| Practical Issues       |    |
| Example Application    | 5  |
| Example Source Code    | 6  |
| Conclusion             |    |
| References             | 13 |

#### Introduction

This application note describes how to interface an AMI Semiconductor, Inc., 32 KB serial SRAM device to a Stellaris® microcontroller using a Synchronous Serial Interface (SSI). It contains example source code and an examination of practical implementation issues.

Although Stellaris microcontrollers have generous internal SRAM capabilities, certain applications may have data storage requirements that exceed the 8 KB limit of the Stellaris LM3S8xx series devices. Since microcontrollers do not have an external parallel data-bus, serial memory options must be considered. Until recently, the ubiquitous serial EEPROM/flash device was the only serial memory solution. The major limitations of EEPROM and flash technology are slow write speed, slow erase times, and limited write/erase endurance.

Recently, serial SRAM devices have become available as a solution for high-speed data applications. The N256S08xxHDA series of devices, from AMI Semiconductor, offer 32 K x 8 bits of low-power data storage, a fast Serial Peripheral Interface (SPI) serial bus, and unlimited write cycles. The parts are available in 8-pin SOIC and compact TSSOP packages.

#### **Electrical Connections**

The AMI serial SRAM connects directly to any LM3Sxxx device's SSI port. No discrete components are necessary to complete the interface.

Figure 1. Wiring a Stellaris MCU to a Serial SRAM



This implementation does not require the use of the serial SRAM's hold feature. The hold signal is typically used if there is more than one device on the SSI and the application needs to interrupt a serial SRAM access with another bus transaction. If needed, the nHOLD signal could be routed to a Stellaris GPIO pin.

The serial clock (SCK) signal is normally low with data (SI, SO) being sampled on the rising edge. This corresponds to the Motorola SPI Mode 0 on Stellaris Microcontrollers.

The AMI serial SRAM has low operating and standby power. Our tests confirmed the standby current (SPI inactive) at 1 uA and operating current (SPI active with 4 MHz clock) at just 825 uA.

#### **Practical Issues**

The first and most obvious issue with serial SRAM is that, because it is not memory mapped, all data operations require a certain amount of microprocessor SRAM. The second consideration is access speed which, not surprisingly, is up to 500 times slower than internal SRAM.

Neither issue presents a problem when migrating a design from serial EEPROM to serial SRAM. Read times are comparable to EEPROMs while write times are significantly faster. Both are entirely adequate for applications that need to store configuration and calibration data.

That said, serial SRAM is ideal for storing large data structures that are used infrequently, accessed sequentially, or require battery back-up. For sequential use, such as storing serial communication packets, serial SRAM can accommodate data rates in excess of 250 kB/second.

| Serial SRAM Access Type           | Write Time (us) | Read Time<br>(us) |
|-----------------------------------|-----------------|-------------------|
| Random Access of 1-byte ("char")  | 9               | 9                 |
| Random Access of 2-byte ("short") | 11              | 11                |
| Sequential Access of 32 bytes     | 78              | 78                |
| Sequential Access of 1 KB         | 2310            | 2310              |
| Seguential Access of 32 KB        | 73734           | 73734             |

Table 1. Serial SRAM Access Times with 4 MHz Clock

The second application area is as a supplement to internal SRAM. Speed and memory map issues mean that serial SRAM may not always be a panacea for an application where internal SRAM is exhausted. However, the example source code and Table 1 show that serial SRAM access is fast enough to be used for routine variable storage.

### **Example Application**

The "Example Source Code" section on page 6 contains example source code for a Stellaris EKK811 Evaluation Kit which has been wired to an AMI Semiconductor 32 KB serial SRAM. The software runs a continuous write/read/verify test which displays the test count and result on the OLED display.

The example code initializes the SSI module in master mode with a 4 MHz clock—the fastest allowed by Stellaris devices for bi-directional communication.

The serial SRAM device is then configured for 8-bit burst mode operation. In burst mode, any number of bytes can be read or written once the command and base address have been sent. This is the most efficient method for quickly accessing large data structures.

The example code also shows how to use serial SRAM to store static variables that would otherwise consume internal SRAM. The *UpdateTestCounter()* function tracks how many test cycles have been completed. Without a serial SRAM, the counter variable would be defined as 'static unsigned char' and would require a byte of internal SRAM. By defining the counter as 'unsigned char', the counter can be read into an ARM core register from serial SRAM.

Before the counter variable was moved to serial SRAM, the example required 384 bytes of internal SRAM (compiled with ARM RealView compiler). With the counter in serial SRAM, the example requires 376 bytes of internal SRAM. In fact, the compiler was able to save 8 bytes because of padding between data sections and the stack. This simple example demonstrates that even small variables can be moved from internal SRAM to serial SRAM. It can be easily extended to store more variables.

When using serial SRAM to store variables, keep in mind that exception events, such as interrupts, could result in the register being saved to the stack if the associated function is being executed. This will have only a minor impact on internal SRAM usage in most applications.

#### **Example Source Code**

```
// serial_sram.c - Example for accessing an external serial SRAM device -
//
                AMI Semiconductor's 256Kb N256S0818HDA
//
                Runs on EKK-LM3S811 Eval kit
//
// Copyright (c) 2006 Luminary Micro, Inc. All rights reserved.
//
// Software License Agreement
// Luminary Micro, Inc. (LMI) is supplying this software for use solely and
// exclusively on LMI's Stellaris Family of microcontroller products.
//
// The software is owned by LMI and/or its suppliers, and is protected under
// applicable copyright laws. All rights are reserved. Any use in violation
// of the foregoing restrictions may subject the user to criminal sanctions
// under applicable laws, as well as to civil liability for the breach of the
// terms and conditions of this license.
// THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
// OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
// MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
// LMI SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
// CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
//**********************************
#include "hw memmap.h"
#include "hw types.h"
#include "gpio.h"
#include "sysctl.h"
#include "ssi.h"
#include "osram96x16.h"
//****************************
//
// This code writes an incremental value to every location in serial SRAM then
// verifies the write operation. Byte-wide burst mode is used. This allows
// the entire memory contents to be written/read in a single operation (if
// required).
//****************************
//
// The GPIO port A pin numbers for the various SSI signals.
                          GPIO_PIN_3
#define SSI CS
#define SSI CLK
                            GPIO PIN 2
```

```
#define SSI TX
                   GPIO PIN 5
#define SSI RX
                   GPIO PIN 4
// Commands that can be sent to the AMI N256S08018HDA
//***************************
              0x03 // Read data memory
0x02 // Write data memory
0x05 // Read status register
0x01 // Write status register
#define AMI RAM RD
#define AMI_RAM WR
#define AMI_RAM_RDSR
#define AMI_RAM_WRSR
// Configuration options that can be written to the status register
//
//****************************
                 #define MODE WORD
#define MODE PAGE
#define MODE BURST
#define MODE X8
#define MODE X16
//
// Other AMI SRAM defines
#define TEST_COUNTER_ADDRESS 0x7fff // Store test counter here
#define AMI DUMMY WRITE
                          // Used to read-in data
                   0
// Global variables
//***************************
                           // Use to compile a line of text
char g_pcText[17];
//***************************
//
// SramInit puts the SRAM device in burst mode then polls the status register
// for a valid status response. Returns True if successful.
int
SramInit(void)
  unsigned long ulStatus;
  unsigned long ulDummyRead;
  //
  // Assert the SSI chip select.
  GPIOPinWrite(GPIO PORTA BASE, SSI CS, 0);
  //
```

```
// Send the 'write status' instruction
   //
   SSIDataPut(SSI BASE, AMI RAM WRSR);
   SSIDataGet(SSI BASE, &ulDummyRead);
   // Send the status register data
   //
   SSIDataPut(SSI_BASE, MODE_BURST + MODE_X8);
   SSIDataGet(SSI BASE, &ulDummyRead);
   //
   // Release the SSI chip select to terminate the status register write op.
   //
   GPIOPinWrite(GPIO_PORTA_BASE, SSI_CS, SSI_CS);
   //
   // Assert the SSI chip select.
   GPIOPinWrite(GPIO_PORTA_BASE, SSI_CS, 0);
   // Send the 'read status' instruction
   SSIDataPut(SSI_BASE, AMI_RAM_RDSR);
   SSIDataGet(SSI_BASE, &ulDummyRead);
   // Get the status register data
   SSIDataPut(SSI BASE, AMI DUMMY WRITE);
   SSIDataGet(SSI_BASE, &ulStatus);
   // Release the SSI chip select to terminate the status register read op.
   GPIOPinWrite(GPIO PORTA BASE, SSI CS, SSI CS);
   //
   // Check Status and return
   return ((ulStatus == MODE_BURST + MODE_X8) ? 1 : 0);
//*****************************
//
// SramWriteBurst
//
//***********************
SramWriteBurst (unsigned long ulAddress, unsigned long ulLength,
          unsigned char *pucDataToWrite)
   unsigned long ulDummyRead;
   //
```

```
// Assert the SSI chip select.
   //
   GPIOPinWrite(GPIO PORTA BASE, SSI CS, 0);
   // Send the write instruction
   SSIDataPut(SSI_BASE, AMI_RAM_WR);
   SSIDataGet(SSI_BASE, &ulDummyRead);
   //
   // Send the 16-bit address as two bytes
   //
   SSIDataPut(SSI_BASE, (ulAddress >> 8) & 0xff);
   SSIDataGet(SSI BASE, &ulDummyRead);
   SSIDataPut(SSI BASE, ulAddress & 0xff);
   SSIDataGet(SSI_BASE, &ulDummyRead);
   // Now the data field
   while (ulLength--)
       SSIDataPut(SSI_BASE, *pucDataToWrite++);
       SSIDataGet(SSI BASE, &ulDummyRead);
   }
   //
   // Release the SSI chip select.
   GPIOPinWrite(GPIO PORTA BASE, SSI CS, SSI CS);
}
//
// SramReadBurst
//
//************************
SramReadBurst (unsigned long ulAddress, unsigned long ulLength,
           unsigned char *pucBuffer)
   unsigned long ulDummyRead;
   unsigned long ulReadData;
   //
   // Assert the SSI chip select.
   GPIOPinWrite(GPIO_PORTA_BASE, SSI_CS, 0);
   //
   \ensuremath{//} Send the read instruction
   SSIDataPut(SSI BASE, AMI RAM RD);
   SSIDataGet(SSI_BASE, &ulDummyRead);
```

```
//
  // Send the 16-bit address as two bytes
  SSIDataPut(SSI BASE, (ulAddress >> 8) & 0xff);
  SSIDataGet(SSI BASE, &ulDummyRead);
  SSIDataPut(SSI_BASE, ulAddress & 0xff);
  SSIDataGet(SSI BASE, &ulDummyRead);
   // Now the data field
  //
  while (ulLength--)
      //
     // Do a dummy write then get and store the data
     SSIDataPut(SSI_BASE, AMI_DUMMY_WRITE);
     SSIDataGet(SSI_BASE, &ulReadData);
      *pucBuffer++ = (unsigned char)ulReadData;
   }
   //
  // Release the SSI chip select.
  GPIOPinWrite(GPIO PORTA BASE, SSI CS, SSI CS);
}
//****************************
// SramWrite writes a single byte to the specified address
SramWrite(unsigned long ulAddress, unsigned char ucDataToWrite)
{
  SramWriteBurst(ulAddress, 1, &ucDataToWrite);
//
// SramRead reads a single byte from the specified address
unsigned char
SramRead(unsigned long ulAddress)
  unsigned char ucData;
  SramReadBurst(ulAddress, 1, &ucData);
  return ucData;
}
// UpdateTestCounter keeps track of the number of times the SRAM test has
// run. Normally the counter variable would be a static variable which uses
```

```
// one location in on-chip SRAM. In this implementation, the counter is stored
// in serial SRAM to save a byte of on-chip SRAM and demonstrate how serial
// SRAM can be used for routine variable storage.
//
//************************
void
UpdateTestCounter(void)
   unsigned char ucTestCount;
   // Read last counter value from serial SRAM and increment it
   ucTestCount = SramRead(TEST_COUNTER_ADDRESS) + 1;
   //
   // Write counter value to OLED display
   //
   g_pcText[0] = '0' + ((ucTestCount / 100) % 10);
   g_pcText[1] = '0' + ((ucTestCount / 10) % 10);
   g_pcText[2] = '0' + (ucTestCount % 10);
   g pcText[3] = ' \ 0';
   OSRAMStringDraw(g_pcText, 78, 1);
   //
   // Store counter value for next time
   SramWrite(TEST COUNTER ADDRESS, ucTestCount);
}
//
// This example writes then reads data to the serial SRAM
//***************************
int
main(void)
   unsigned long ulAddress;
   unsigned long ulResult;
   //
   //\ \mbox{Set} the system clock to run at 50\mbox{MHz}
   SysCtlClockSet(SYSCTL SYSDIV 4 | SYSCTL USE PLL | SYSCTL OSC MAIN |
                 SYSCTL_XTAL_6MHZ);
   //
   // Initialize the OLED display and display Title.
   OSRAMInit(false);
   OSRAMStringDraw("32KB Serial SRAM", 0, 0);
   OSRAMStringDraw("Example", 0, 1);
   //
   // Enable the peripherals used by this example.
```

```
//
SysCtlPeripheralEnable(SYSCTL_PERIPH_GPIOA);
SysCtlPeripheralEnable(SYSCTL PERIPH SSI);
//
// Configure the appropriate pins to be SSI instead of GPIO. Note that
// the chip select is kept as a GPIO to guarantee the appropriate
\ensuremath{//} signalling to the AMI SRAM device.
GPIODirModeSet (GPIO PORTA BASE, SSI CS, GPIO DIR MODE OUT);
GPIOPinWrite(GPIO_PORTA_BASE, SSI_CS, SSI_CS);
GPIOPinTypeSSI(GPIO_PORTA_BASE, SSI_CLK | SSI_TX | SSI_RX);
//
// Configure and enable the SSI port for master mode.
// Operate at 4.17MHz - the fastest rate LM3S8xx devices can support
SSIConfig(SSI_BASE, SSI_FRF_MOTO_MODE_0, SSI_MODE_MASTER, 4167000, 8);
SSIEnable(SSI BASE);
// Loop forever writing and verifying data
//
while(1)
 {
     // Initialize and confirm
    ulResult = SramInit();
     //
     // Write test data
     //
     for (ulAddress=0; ulAddress < TEST COUNTER ADDRESS; ulAddress++)
         SramWrite(ulAddress, (unsigned char)ulAddress);
     }
     //
     // Verify test data
    //
     for (ulAddress=0; ulAddress < TEST_COUNTER_ADDRESS; ulAddress++)</pre>
        ulResult &= (SramRead(ulAddress) == (unsigned char)ulAddress) ? 1 : 0;
     }
     //
     // Display result on OLED display
     //
     if (ulResult)
     {
        OSRAMStringDraw("PASS", 48, 1);
     }
     else
     {
        OSRAMStringDraw("FAIL", 48, 1);
```

```
//
   // Update Test Counter on OLED display
   //
   UpdateTestCounter();
}
```

#### Conclusion

As the example code shows, low-cost serial SRAM devices can effectively store standard static variables that would not otherwise fit in internal SRAM.

It is also now possible to use serial SRAMs with microcontrollers to store large data structures. Stellaris ARM Cortex-M3 based microcontrollers have significant processing capabilities useful in data acquisition and communications applications. A serial SRAM complements this capability by enabling data processing beyond the 8 KB internal SRAM.

#### References

The following are available for download at www.luminarymicro.com:

■ Stellaris microcontroller data sheet, Publication Number DS-LM3Snnn (where nnn is the part number for that specific Stellaris family device)

In addition, the following document may be useful:

 AMI Semiconductor data sheet, 64Kb Low Power Serial SRAMs (order number N64S0818HDA/ N64S0830HDA)

#### **Important Notice**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products Applications Amplifiers** Audio www.ti.com/audio amplifier.ti.com **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Broadband www.ti.com/broadband DSP dsp.ti.com Digital Control www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Military www.ti.com/military Logic logic.ti.com Optical Networking www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Microcontrollers microcontroller.ti.com Telephony www.ti.com/telephony RFID www.ti-rfid.com Video & Imaging www.ti.com/video RF/IF and ZigBee® Solutions Wireless www.ti.com/wireless www.ti.com/lprf

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated