MIT OpenCourseWare http://ocw.mit.edu

6.004 Computation Structures Spring 2009

For information about citing these materials or our Terms of Use, visit: http://ocw.mit.edu/terms.

### Pipelining our Cray taught the lau

what Seymour Cray taught the laundry industry



Due Thursday: Lab #3

6.004 - Spring 2009 3/3/09 modified 2/23/09 10-45 LOB - Pipelining 1

# One load at a time

Everyone knows that the real reason that MIT students put off doing laundry so long is not because they procrastinate, are lazy, or even have better things to do.

The fact is, doing one load at a time is not smart.

6.004 - Spring 2009





Figure by MIT OpenCourseware.

Total = Washer<sub>PD</sub> + Dryer<sub>PD</sub>  $= 90 \qquad \text{mins}$ 

3/3/09 LO8-Pipelining 3

### Forget circuits... lets solve a "Real Problem"

INPUT: dirty laundry



OUTPUT:

6 more weeks

6.004 - Spring 2009



Device: Washer

Function: Fill, Agitate, Spin

Washer<sub>PD</sub> = 30 mins



Device: Dryer

Function: Heat, Spin

 $Dryer_{PD} = 60 mins$ 



Figure by MIT OpenCourseware.

3/3/09 LO8 - Pipelining 2

# Doing N loads of laundry

3/3/09

Here's how they do laundry at Harvard, the "combinational" way.

(Of course, this is just an urban legend. No one at Harvard actually does laundry. The butlers all arrive on Wednesday morning, pick up the dirty laundry and return it all pressed and starched in time for afternoon tea)



Image by MIT OpenCourseWare.

6.004 - Spring 2009

Step 1:









Figure by MIT OpenCourseware.

 $Total = N^*(Washer_{PD} + Dryer_{PD})$ 

= <u>N\*90</u> mins

LO8 - Pipelining 4

# Doing N Loads... the MIT way

MIT students "pipeline" the laundry process.



That's why we wait!



Actually, it's more like N\*60 + 30 if we account for the startup transient correctly. When doing pipeline analysis, we're mostly interested in the "steady state" where we assume we have an infinite supply of inputs.



Figure by MIT OpenCourseware.

 $Total = N * Max(Washer_{PD}, Dryer_{PD})$ 

6.004 - Spring 2009 3/3/09 L08 - Pipelining 5

### Latency:

The delay from when an input is established until the output associated with that input becomes valid.

Performance Measures

(Harvard Laundry = 
$$\frac{90}{120}$$
 mins)  
( MIT Laundry =  $\frac{120}{120}$  mins)

Assuming that the wash is started as soon as possible and waits (wet) in the washer until dryer is available.

### Throughput:

The rate at which inputs or outputs are processed.

(Harvard Laundry = 
$$1/90$$
 outputs/min)  
( MIT Laundry =  $1/60$  outputs/min)

6.004 – Spring 2009 LO8 - Pipelining 6

# Okay, back to circuits...



For combinational logic:  $latency = t_{PD}$ ,  $throughput = 1/t_{PD}$ .

We can't get the answer faster, but are we making effective use of our hardware at all times?

LO8 - Pipelining 7



F&G are "idle", just holding their outputs stable while H performs its computation

# Pipelined Circuits

use registers to hold H's input stable!



Now F & G can be working on input  $X_{i+1}$  while H is performing its computation on  $X_i$ . We've created a 2-stage *pipeline*: if we have a valid input X during clock cycle j, P(X) is valid during clock j+2.

Suppose F, G, H have propagation delays of 15, 20, 25 ns and we are using ideal zero-delay registers:

|                  | <u>latency</u> | throughput |
|------------------|----------------|------------|
| unpipelined      | 45             | 1/45       |
| 2-stage pipeline | 50             | 1/25       |
| - 11             | worse          | better     |

6.004 – Spring 2009 3/3/09 LO8 - Pipelining 8

### Pipeline diagrams



The results associated with a particular set of input data moves diagonally through the diagram, progressing through one pipeline stage each clock cycle.

6.004 - Spring 2009 3/3/09 LO8 - Pipelining 9

# III-formed pipelines

Consider a BAD job of pipelining:



For what value of K is the following circuit a K-Pipeline? ANS:

#### Problem:

**Successive inputs get mixed**: e.g.,  $B(A(X_{i+1}), Y_i)$ . This happened because some paths from inputs to outputs have 2 registers, and some have only 1!

This CAN'T HAPPEN on a well-formed K pipeline!

# Pipeline Conventions

#### **DEFINITION:**

a K-Stage Pipeline ("K-pipeline") is an acyclic circuit having exactly K registers on every path from an input to an output.

a COMBINATIONAL CIRCUIT is thus an O-stage pipeline.

#### CONVENTION:

Every pipeline stage, hence every K-Stage pipeline, has a register on its OUTPUT (not on its input).

#### ALWAYS:

The CLOCK common to all registers must have a period sufficient to cover propagation over combinational paths PLUS (input) register  $t_{PD}$  PLUS (output) register  $t_{SETUP}$ .

The LATENCY of a K-pipeline is K times the period of the clock common to all registers.

The THROUGHPUT of a K-pipeline is the frequency of the clock.

6.004 – Spring 2009 3/3/09 LOB - Pipelining 10

# A pipelining methodology

#### Step 1:

Draw a line that crosses every output in the circuit, and mark the endpoints as terminal points.

#### Step 2:

Continue to draw new lines between the terminal points across various circuit connections, ensuring that every connection crosses each line in the same direction. These lines demarcate pipeline stages.

Adding a pipeline register at every point where a separating line crosses a connection will always generate a valid pipeline.

#### STRATEGY:

Focus your attention on placing pipelining registers around the slowest circuit elements (BOTTLENECKS).



6.004 – Spring 2009 3/3/09 LO8 - Pipelining 12

# Pipeline Example



|         | LATENCY | THROUGHPU |
|---------|---------|-----------|
| O-pipe: | 4       | 1/4       |
| 1-pipe: | 4       | 1/4       |
| 2-pipe: | 4       | 1/2       |
| 3-pipe: | 6       | 1/2       |

### OBSERVATIONS:

- 1-pipeline improves neither L or T.
- T improved by breaking long combinational paths, allowing faster clock.
- Too many stages cost L, don't improve T.
- Back-to-back registers are often required to keep pipeline well-formed.

6.004 - Spring 2009 3/3/09 LO8 - Pipelining 13

# Pipelining Summary

#### Advantages:

 Allows us to increase thruput, by breaking up long combinational paths and (hence) increasing clock frequency

### Disadvantages:

- May increase latency...
- Only as good as the weakest link: slowest step constrains system thruput.

This bottleneck is the only problem

Isn't there a way around this "weak link" problem?

6.004 - Spring 2009 3/3/09 LO8 - Pipelining 14

# Pipelined Components



4-stage pipeline, thruput=1

but... but... How can I pipeline a clothes dryer???

# Pipelined systems can be hierarchical:

- Replacing a slow combinational component with a k-pipe version may increase clock frequency
- Must account for new pipeline stages in our plan

### How do 6.004 Aces do Laundry?



They work around the bottleneck. First, they find a place with twice as many dryers as washers.

Throughput =  $\frac{1/30}{1}$  loads/min

Latency =  $\frac{90}{}$  mins/load

Figure by MIT OpenCourseware.

6.004 - Spring 2009 3/3/09 LO8 - Pipelining 15 6.004 - Spring 2009 3/3/09 LO8 - Pipelining 16

### Back to our bottleneck...

### Recall our earlier example...

- C the slowest component limits clock period to 8 ns.
- HENCE throughput limited to 1/8ns.

#### We could improve throughput by

- Finding a pipelined version of C;
   OR ...
- · interleaving multiple copies of C!



6.004 - Spring 2009 3/3/09 LO8 - Pipelining 17

### Circuit Interleaving

We can simulate a pipelined version of a slow component by replicating the critical element and alternate inputs between the various copies.

This is a simple 2-state FSM that alternates between O and 1 on each clock





6.004 – Spring 2009 LO8 - Pipelining 18

# Circuit Interleaving

We can simulate a pipelined version of a slow component by replicating the critical element and alternate inputs between the various copies.

When Q is 1 the lower path is combinational (the latch is open), yet the output of the upper path will be enabled onto the input of the output register ready for the NEXT clock edge.

Meanwhile, the other latch maintains the input from the last clock.

6.004 - Spring 2009



# Circuit Interleaving



N-way interleaving is equivalent to N pipeline Stages...

N registers

N-way
interleave



#### Latency = 2 clocks

- Clock period O: X<sub>O</sub> presented at input, propagates thru upper latch, C<sub>O</sub>.
- Clock period 1:  $X_1$  presented at input, propagates thru lower latch,  $C_1$ .  $C_0(X_0)$  propagates to register inputs.
- Clock period 2:  ${\rm X_2}$  presented at input, propagates thru upper latch, C.  ${\rm C_O(X_O)}$  loaded into register, appears at output.

3/3/09

LO8 - Pipelining 20

# Combining techniques

We can combine interleaving and pipelining. Here, C' interleaves two C elements with a propagation delay of 8 nS.

The resulting C' circuit has a throughput of 1/4 nS, and latency of 8 nS. This can be considered as an extra pipelining stage that passes through the middle of the C' module. One of our separation lines must pass through this pipeline stage.

By combining interleaving with pipelining we move the bottleneck from the C element to the Felement.



3/3/09 6.004 - Spring 2009 LO8 - Pipelining 21

# And a little parallelism...



We can combine interleaving and pipelining with parallelism.

Throughput = 2/30 = 1/15 load/min Latency = 90 min

3/3/09 6.004 - Spring 2009 LO8 - Pipelinina 22

# Control Structure Approaches

### Synchronous

ALL computation "events" occur at active edges of a periodic clock: time is divided into fixed-size discrete intervals.

# RIGID

Globally Timed

Timing dictated by centralized FSM according to a fixed schedule.

### Asynchronous

Events -- eq the loading of a register -- can happen at at arbitrary times.

### Laid Back

Each module takes a START signal, generates a FINISHED signal. Timing is dynamic, data dependent.

Locally Timed

3/3/09 6.004 - Spring 2009 LO8 - Pipelining 23

### Control Structure Alternatives



Asynchronous, locally-timed system using transition signaling:

Synchronous, globally-timed:



6.004 - Spring 2009 LO8 - Pipelining 24

# Self-timed Example

a glimpse of an asynchronous, locally-time discipline



Elegant, timing-independent design:

- Each component specifies its own time constraints
- Local adaptation to special cases (eg, multiplication by O)
- · Module performance improvements automatically exploited
- Can be made asynchronous (no clock at all!) or synchronous

6.004 - Spring 2009 LO8 - Pipelining 25

# Summary

- · Latency (L) = time it takes for given input to arrive at output
- Throughput (T) = rate at each new outputs appear
- For combinational circuits:  $L = t_{PD}$  of circuit, T = 1/L
- For K-pipelines (K > O):
  - always have register on output(s)
  - · K registers on every path from input to output
  - · Inputs available shortly after clock i, outputs available shortly after clock (i+K)
  - $T = 1/(t_{PD,REG} + t_{PD})$  of slowest pipeline stage +  $t_{SETUP}$ 
    - more throughput  $\rightarrow$  split slowest pipeline stage(s)
    - use replication/interleaving if no further splits possible
  - L=K/T
    - pipelined latency ≥ combinational latency

6.004 - Spring 2009 3/3/09 LO8 - Pipelining 27

# Control Structure Taxonomy



LO8 - Pipelinina 26