|            | Instruction |            | Name  | Description | Туре                                  | Opcod                                          | e          | Funct3 | Funct7 |     |     |      |
|------------|-------------|------------|-------|-------------|---------------------------------------|------------------------------------------------|------------|--------|--------|-----|-----|------|
|            | add         | rd rs1 rs2 |       | rs2         | ADD                                   | R[rd] = R[rs1] + R[rs2]                        | R          | 011    | 0011   | 000 | 000 | 0000 |
|            | sub         | rd         | rs1   | rs2         | SUBtract                              | R[rd] = R[rs1] - R[rs2]                        | R          | 011    | 0011   | 000 | 010 | 0000 |
|            | and         | rd         | rs1   | rs2         | bitwise AND                           | R[rd] = R[rs1] & R[rs2]                        | R          | 011    | 0011   | 111 | 000 | 0000 |
|            | or          | rd         | rs1   | rs2         | bitwise OR                            | R[rd] = R[rs1]   R[rs2]                        | R          | 011    | 0011   | 110 | 000 | 0000 |
|            | xor         | rd         | rs1   | rs2         | bitwise XOR                           | R[rd] = R[rs1] ^ R[rs2]                        | R          | 011    | 0011   | 100 | 000 | 0000 |
|            | sll         | rd         | rs1   | rs2         | Shift Left Logical                    | R[rd] = R[rs1] << R[rs2]                       | R          | 011    | 0011   | 001 | 000 | 0000 |
|            | srl         | rd         | rs1   | rs2         | Shift Right Logical                   | R[rd] = R[rs1] >> R[rs2]<br>(Zero-extend)      | R          | 011    | 0011   | 101 | 000 | 0000 |
|            | sra         | rd         | rs1   | rs2         | Shift Right Arithmetic                | R[rd] = R[rs1] >> R[rs2]<br>(Sign-extend)      | R          | 011    | 0011   | 101 | 010 | 0000 |
|            | slt         | rd         | rs1   | rs2         | Set Less Than (signed)                | if (R[rs1] < R[rs2]) {    R[rd] = 1;           | R          | 011    | 0011   | 010 | 000 | 0000 |
| ţi         | sltu        | rd         | rs1   | rs2         | Set Less Than<br>(Unsigned)           | <pre>} else {   R[rd] = 0; }</pre>             | R          | 011    | 0011   | 011 | 000 | 0000 |
| Arithmetic | addi        | rd         | rs1   | imm         | ADD Immediate                         | R[rd] = R[rs1] + imm                           | ı          | 001    | 0011   | 000 |     |      |
| Arit       | andi        | rd         | rs1   | imm         | bitwise AND<br>Immediate              | R[rd] = R[rs1] & imm                           | I          | 001    | 0011   | 111 |     |      |
|            | ori         | rd         | rs1   | imm         | bitwise OR Immediate                  | R[rd] = R[rs1]   imm                           | ı          | 001    | 0011   | 110 |     |      |
|            | xori        | rd         | rs1   | imm         | bitwise XOR<br>Immediate              | R[rd] = R[rs1] ^ imm                           | I          | 001    | 0011   | 100 |     |      |
|            | slli        | rd         | rs1   | imm         | Shift Left Logical<br>Immediate       | R[rd] = R[rs1] << imm                          | <b> </b> * | 001    | 0011   | 001 | 000 | 0000 |
|            | srli        | rd         | rs1   | imm         | Shift Right Logical<br>Immediate      | R[rd] = R[rs1] >> imm<br>(Zero-extend)         | *          | 001    | 0011   | 101 | 000 | 0000 |
|            | srai        | rd         | rs1   | imm         | Shift Right Arithmetic<br>Immediate   | R[rd] = R[rs1] >> imm<br>(Sign-extend)         | <b> </b> * | 001    | 0011   | 101 | 010 | 0000 |
|            | slti        | rd         | rs1   | imm         | Set Less Than<br>Immediate (signed)   | if (R[rs1] < imm) {     R[rd] = 1;             | I          | 001    | 0011   | 010 |     |      |
|            | sltiu       | rd         | rs1   | imm         | Set Less Than<br>Immediate (Unsigned) | <pre>} else {   R[rd] = 0; }</pre>             | I          | 001    | 0011   | 011 |     |      |
|            | 1b          | rd         | imm(  | (rs1)       | Load Byte                             | R[rd] = M[R[rs1] + imm][7:0]<br>(Sign-extend)  | I          | 000    | 0011   | 000 |     |      |
|            | 1bu         | rd         | imm(  | (rs1)       | Load Byte (Unsigned)                  | R[rd] = M[R[rs1] + imm][7:0]<br>(Zero-extend)  | ı          | 000    | 0011   | 100 |     |      |
|            | 1h          |            |       | (rs1)       | Load Half-word                        | R[rd] = M[R[rs1] + imm][15:0]<br>(Sign-extend) | I          |        | 0011   |     |     |      |
| _          | lhu         | rd         | imm(  | (rs1)       | Load Half-word<br>(Unsigned)          | R[rd] = M[R[rs1] + imm][15:0]<br>(Zero-extend) | ı          | 000    | 0011   | 101 |     |      |
| Memory     | lw          | rd         | imm(  | (rs1)       | Load Word                             | R[rd] = M[R[rs1] + imm][31:0]                  | I          | 000    | 0011   | 010 |     |      |
| Mer        | sb          | rs2        | imn   | n(rs1)      | Store Byte                            | M[R[rs1] + imm][7:0] =<br>R[rs2][7:0]          | S          | 010    | 0011   | 000 |     |      |
|            | sh          | rs2        | imn   | n(rs1)      | Store Half-word                       | M[R[rs1] + imm][15:0] =<br>R[rs2][15:0]        | S          |        | 0011   |     |     |      |
|            | sw          | rs2        | 2 imn | n(rs1)      | Store Word                            | M[R[rs1] + imm][31:0] =<br>R[rs2][31:0]        | S          | 010    | 0011   | 010 |     |      |

|         | Instruction        | า             | Name                                                                                                   | Description                                       | Туре | Opcode    | Funct3 |
|---------|--------------------|---------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----------|--------|
|         | beq rs1 rs2 label  |               | Branch if EQual                                                                                        | <pre>if (R[rs1] == R[rs2]) PC = PC + offset</pre> | В    | 110 0011  | 000    |
|         | bne                | rs1 rs2 label | Branch if Not Equal                                                                                    | <pre>if (R[rs1] != R[rs2]) PC = PC + offset</pre> | В    | 110 0011  | 001    |
|         |                    |               | Branch if Less Than (signed)                                                                           | if (R[rs1] < R[rs2])                              | В    | 110 0011  | 100    |
| Control |                    |               | Branch if Less Than (Unsigned)                                                                         | PC = PC + offset                                  | В    | 110 0011  | 110    |
| Cor     | bge rs1 rs2 label  |               | Branch if Greater or Equal (signed)                                                                    | if (R[rs1] >= R[rs2])                             | В    | 110 0011  | 101    |
|         | bgeu rs1 rs2 label |               | Branch if Greater or Equal (Unsigned)                                                                  | PC = PC + offset                                  | В    | 110 0011  | 111    |
|         | jal rd label       |               | al rd label Jump And Link                                                                              |                                                   | J    | 110 1111  |        |
|         | jalr rd rs1 imm    |               | Jump And Link Register                                                                                 | R[rd] = PC + 4<br>PC = R[rs1] + imm               | I    | 110 0111  | 000    |
|         | auipc              | rd immu       | Add Upper Immediate to PC                                                                              | imm = immu << 12<br>R[rd] = PC + imm              | U    | 001 0111  |        |
| Other   | lui rd immu        |               | Load Upper Immediate                                                                                   | imm = immu << 12<br>R[rd] = imm                   | U    | 011 0111  |        |
| ਰ       | ebreal             | k             | Environment BREAK                                                                                      | Asks the debugger to do something $(imm = 0)$     | I    | 111 0011  | 000    |
|         | ecall              |               | ecall Environment CALL                                                                                 |                                                   | I    | 111 0011  | 000    |
| Ĕ       | mul rd rs1 rs2     |               | something (imm = 1)  nul rd rs1 rs2 Multiply (part of mul ISA extension) $R[rd] = (R[rs1]) * (R[rs2])$ |                                                   |      | (omitted) |        |

| #      | Name                                       | Description                      | #   | Name | Desc            |  |  |  |  |  |
|--------|--------------------------------------------|----------------------------------|-----|------|-----------------|--|--|--|--|--|
| x0     | zero                                       | Constant 0                       | x16 | a6   | Args            |  |  |  |  |  |
| x1     | ra                                         | Return<br>Address                | x17 | a7   |                 |  |  |  |  |  |
| x2     | sp                                         | Stack<br>Pointer                 | x18 | s2   |                 |  |  |  |  |  |
| х3     | gp                                         | Global<br>Pointer                | x19 | s3   |                 |  |  |  |  |  |
| x4     | tp                                         | Thread<br>Pointer                | x20 | s4   | ers             |  |  |  |  |  |
| x5     | t0                                         | _                                | x21 | s5   | gist            |  |  |  |  |  |
| х6     | t1                                         | Temporary<br>Registers           | x22 | s6   | Re              |  |  |  |  |  |
| x7     | t2                                         | Negisters                        | x23 | s7   | Saved Registers |  |  |  |  |  |
| x8     | s0                                         | Saved                            | x24 | s8   | Sa              |  |  |  |  |  |
| х9     | s1                                         | Registers                        | x25 | s9   | 1               |  |  |  |  |  |
| x10    | a0                                         | Function                         | x26 | s10  | 1               |  |  |  |  |  |
| x11    | a1                                         | Arguments<br>or Return<br>Values | x27 | s11  |                 |  |  |  |  |  |
| x12    | a2                                         |                                  | x28 | t3   | ies             |  |  |  |  |  |
| x13    | a3                                         | Function                         | x29 | t4   | Temporaries     |  |  |  |  |  |
| x14    | a4                                         | Arguments                        | x30 | t5   | трс             |  |  |  |  |  |
| x15    | a5                                         |                                  | x31 | t6   |                 |  |  |  |  |  |
| Caller | saved                                      | registers                        |     |      |                 |  |  |  |  |  |
| Calle  | Callee saved registers (except x0, gp, tp) |                                  |     |      |                 |  |  |  |  |  |

Immediates are sign-extended to 32 bits, except in I\* type instructions

| Pseudoinstruction | Name                         | Description                          | Translation           |  |
|-------------------|------------------------------|--------------------------------------|-----------------------|--|
| beqz rs1 label    | Branch if EQuals<br>Zero     | if (R[rs1] == 0)<br>PC = PC + offset | beq rs1 x0 label      |  |
| bnez rs1 label    | Branch if Not<br>Equals Zero | if (R[rs1] != 0)<br>PC = PC + offset | bne rs1 x0 label      |  |
| j label           | Jump                         | PC = PC + offset                     | jal x0 label          |  |
| jal label         | Jump and Link                | PC = PC + offset<br>R[ra] = PC + 4   | jal ra label          |  |
| jr rs1            | Jump Register                | PC = R[rs1]                          | jalr x0 rs1 0         |  |
| la rd label       | Load absolute<br>Address     | R[rd] = &label                       | auipc, addi           |  |
| li rd imm         | Load Immediate               | R[rd] = imm                          | lui (if needed), addi |  |
| mv rd rs1         | MoVe                         | R[rd] = R[rs1]                       | addi rd rs1 0         |  |
| neg rd rs1        | NEGate                       | R[rd] = -(R[rs1])                    | sub rd x0 rs1         |  |
| nop               | No OPeration                 | do nothing                           | addi x0 x0 0          |  |
| not rd rs1        | bitwise NOT                  | R[rd] = ~(R[rs1])                    | xori rd rs1 -1        |  |
| ret               | RETurn                       | PC = R[ra]                           | jalr x0 ra 0          |  |

| 3 | 1 25             | 24 20         | 19 15      | 14 12  | 11 7        | 6 0    |
|---|------------------|---------------|------------|--------|-------------|--------|
| R | funct7           | rs2           | rs1        | funct3 | rd          | opcode |
| I | imm[11           | rs1           | funct3     | rd     | opcode      |        |
| * | funct7           | imm[4:0]      | rs1        | funct3 | rd          | opcode |
| S | imm[11:5]        | rs2           | rs1        | funct3 | imm[4:0]    | opcode |
| В | imm[12 10:5] rs2 |               | rs1 funct3 |        | imm[4:1 11] | opcode |
| U |                  | imm[31:1      | rd         | opcode |             |        |
| J | in               | nm[20 10:1 11 | 19:12]     |        | rd          | opcode |

#### Selected ASCII values

| HEX  | DEC | CHAR    | HEX  | DEC | CHAR | HEX  | DEC | CHAR | HEX  | DEC | CHAR | HEX  | DEC | CHAR | HEX  | DEC | CHAR |
|------|-----|---------|------|-----|------|------|-----|------|------|-----|------|------|-----|------|------|-----|------|
| 0x20 | 32  | {SPACE} | 0x30 | 48  | 0    | 0x40 | 64  | @    | 0x50 | 80  | Р    | 0x60 | 96  | `    | 0x70 | 112 | р    |
| 0x21 | 33  | į.      | 0x31 | 49  | 1    | 0x41 | 65  | Α    | 0x51 | 81  | Q    | 0x61 | 97  | а    | 0x71 | 113 | q    |
| 0x22 | 34  | =       | 0x32 | 50  | 2    | 0x42 | 66  | В    | 0x52 | 82  | R    | 0x62 | 98  | b    | 0x72 | 114 | r    |
| 0x23 | 35  | #       | 0x33 | 51  | 3    | 0x43 | 67  | С    | 0x53 | 83  | S    | 0x63 | 99  | С    | 0x73 | 115 | S    |
| 0x24 | 36  | \$      | 0x34 | 52  | 4    | 0x44 | 68  | D    | 0x54 | 84  | Т    | 0x64 | 100 | d    | 0x74 | 116 | t    |
| 0x25 | 37  | %       | 0x35 | 53  | 5    | 0x45 | 69  | Е    | 0x55 | 85  | U    | 0x65 | 101 | е    | 0x75 | 117 | u    |
| 0x26 | 38  | &       | 0x36 | 54  | 6    | 0x46 | 70  | F    | 0x56 | 86  | ٧    | 0x66 | 102 | f    | 0x76 | 118 | ٧    |
| 0x27 | 39  | -       | 0x37 | 55  | 7    | 0x47 | 71  | G    | 0x57 | 87  | W    | 0x67 | 103 | g    | 0x77 | 119 | W    |
| 0x28 | 40  | (       | 0x38 | 56  | 8    | 0x48 | 72  | Н    | 0x58 | 88  | Х    | 0x68 | 104 | h    | 0x78 | 120 | Х    |
| 0x29 | 41  | )       | 0x39 | 57  | 9    | 0x49 | 73  | I    | 0x59 | 89  | Υ    | 0x69 | 105 | i    | 0x79 | 121 | у    |
| 0x2A | 42  | *       | 0x3A | 58  | :    | 0x4A | 74  | J    | 0x5A | 90  | Z    | 0x6A | 106 | j    | 0x7A | 122 | z    |
| 0x2B | 43  | +       | 0x3B | 59  | ;    | 0x4B | 75  | K    | 0x5B | 91  | [    | 0x6B | 107 | k    | 0x7B | 123 | {    |
| 0x2C | 44  | ,       | 0x3C | 60  | <    | 0x4C | 76  | L    | 0x5C | 92  | \    | 0x6C | 108 | 1    | 0x7C | 124 |      |
| 0x2D | 45  | -       | 0x3D | 61  | =    | 0x4D | 77  | М    | 0x5D | 93  | ]    | 0x6D | 109 | m    | 0x7D | 125 | }    |
| 0x2E | 46  |         | 0x3E | 62  | >    | 0x4E | 78  | N    | 0x5E | 94  | ۸    | 0x6E | 110 | n    | 0x7E | 126 | ~    |
| 0x2F | 47  | /       | 0x3F | 63  | ?    | 0x4F | 79  | 0    | 0x5F | 95  | _    | 0x6F | 111 | 0    | 0x00 | 0   | NULL |

#### **IEEE 754 Floating Point Standard**

| Exponent (pre-bias; binary) | Significand | Meaning      |
|-----------------------------|-------------|--------------|
| 0000                        | Any Value   | Denormalized |
| 0001 → 1110                 | Any Value   | Normal       |
| 1111                        | 0           | ±∞           |
| 1111                        | Non-zero    | NaN          |

### C Format String Specifiers

| Specifier | Output                                                |
|-----------|-------------------------------------------------------|
| d or i    | Signed decimal integer                                |
| u         | Unsigned decimal integer                              |
| О         | Unsigned octal                                        |
| Х         | Unsigned hexadecimal integer,<br>lowercase            |
| X         | Unsigned hexadecimal integer, uppercase               |
| f         | Decimal floating point,<br>lowercase                  |
| F         | Decimal floating point, uppercase                     |
| е         | Scientific notation (significand/exponent), lowercase |
| E         | Scientific notation (significand/exponent), uppercase |
| С         | Character                                             |
| s         | String of characters                                  |
| p         | Pointer address                                       |

| _                | Sign  | Exponent               | Significand |
|------------------|-------|------------------------|-------------|
| Single Precision | 1 bit | 8 bits (bias = -127)   | 23 bits     |
| Double Precision | 1 bit | 11 bits (bias = -1023) | 52 bits     |

Standard exponent bias:  $-(2^{E-1}-1)$  where E is the number of exponent bits

Normalized floats: Value =  $(-1)^{Sign} \times 2^{Exp + Bias} \times 1$ . Significand

Denormalized floats: Value =  $(-1)^{\text{Sign}} \times 2^{\text{Bias} + 1} \times 0.\text{Significand}_2$ 

#### SI Prefixes

|                   | 5 enxee |        |                  |        |        |                 |        |        |  |  |  |  |  |
|-------------------|---------|--------|------------------|--------|--------|-----------------|--------|--------|--|--|--|--|--|
| Size              | Prefix  | Symbol | Size             | Prefix | Symbol | Size            | Prefix | Symbol |  |  |  |  |  |
| 10 <sup>-3</sup>  | milli-  | m      | 10 <sup>3</sup>  | kilo-  | k      | 2 <sup>10</sup> | kibi-  | Ki     |  |  |  |  |  |
| 10 <sup>-6</sup>  | micro-  | μ      | 10 <sup>6</sup>  | mega-  | М      | 2 <sup>20</sup> | mebi-  | Mi     |  |  |  |  |  |
| 10 <sup>-9</sup>  | nano-   | n      | 10 <sup>9</sup>  | giga-  | G      | 230             | gibi-  | Gi     |  |  |  |  |  |
| 10 <sup>-12</sup> | pico-   | р      | 10 <sup>12</sup> | tera-  | Т      | 240             | tebi-  | Ti     |  |  |  |  |  |
| 10 <sup>-15</sup> | femto-  | f      | 10 <sup>15</sup> | peta-  | Р      | 2 <sup>50</sup> | pebi-  | Pi     |  |  |  |  |  |
| 10 <sup>-18</sup> | atto-   | а      | 10 <sup>18</sup> | еха-   | E      | 260             | exbi-  | Ei     |  |  |  |  |  |
| 10 <sup>-21</sup> | zepto-  | z      | 10 <sup>21</sup> | zetta- | Z      | 2 <sup>70</sup> | zebi-  | Zi     |  |  |  |  |  |
| 10 <sup>-24</sup> | yocto-  | у      | 10 <sup>24</sup> | yotta- | Υ      | 280             | yobi-  | Yi     |  |  |  |  |  |

#### Laws of Boolean Algebra

$$egin{array}{lll} x\cdot \overline{x} &= 0 & x+\overline{x} &= 1 & (xy)z &= x \,(yz) \ x\cdot 0 &= 0 & x+1 &= 1 & (x+y)+z &= x+(y+z) \ x\cdot 1 &= x & x+0 &= x & x \,(y+z) &= xy+xz \ x\cdot x &= x & x+x &= x & x+yz &= (x+y) \,(x+z) \ x\cdot y &= y\cdot x & x+y &= y+x & \overline{x\cdot y} &= \overline{x}+\overline{y} \ xy+x &= x & (x+y)x &= x & \overline{(x+y)} &= \overline{x}\cdot \overline{y} \end{array}$$

# Single-Cycle Datapath Diagram



## 5-Stage Datapath Diagram

