# COMPUTER ARCHITECTURE AND COMPUTER ORGANIZATION

- Attributes of a system that are visible to the programmer.
- Have a direct impact on the logical execution of a program

**Computer Architecture** 

 Instruction set, number of bits used to represent various data types, I/O mechanisms, techniques for addressing memory

Architectural attributes include:

 Hardware details transparent to the programmer, control signals, interfaces between the computer and peripherals, memory technology used Organizational attributes include:

**Computer Organization** 

 The operational units and their interconnections that realize the architectural specifications

© 2016 Pearson Education, Inc., Hoboken, NJ. All rights reserved.

Architecture – ISA – Programmers specification

Programmer visible state (Memory & Register)

Operations (Instructions and how they work)

Data Types/Sizes

Execution Semantics (interrupts)

Transparent to programmer (Hardware details)

How to implement ISA (and tradeoffs on 3Ps)

- Pipeline depth,
- cache size
- Bus widths, ALU width,...

μarchitecture – HW designers specification

#### **DIGRESSION**

• How many of you have taken the Introduction to computing or any Equivalent programming course?

• What is a Code? A Program?

How does a program get executed?

# How does a Program Execute?



# BIT, BYTE, WORD AND SENTENCES IN COMPUTER

| Byte System      |                                    |                                   |  |  |
|------------------|------------------------------------|-----------------------------------|--|--|
| Name<br>(symbol) | Power of<br>10 Value<br>(in bytes) | Power of<br>2 Value<br>(in bytes) |  |  |
| kilobyte (kB)    | 10 <sup>3</sup>                    | 2 <sup>10</sup>                   |  |  |
| megabyte (MB)    | 10 <sup>6</sup>                    | 2 <sup>20</sup>                   |  |  |
| gigabyte (GB)    | 10 <sup>9</sup>                    | 230                               |  |  |
| terabyte (TB)    | 10 <sup>12</sup>                   | 2 <sup>40</sup>                   |  |  |
| petabyte (PB)    | 10 <sup>15</sup>                   | 250                               |  |  |
| exabyte (EB)     | 10 <sup>18</sup>                   | 2 <sup>60</sup>                   |  |  |
| zettabyte (ZB)   | 10 <sup>21</sup>                   | 2 <sup>70</sup>                   |  |  |
| yottabyte (YB)   | 10 <sup>24</sup>                   | 280                               |  |  |

| Examples and comparisons with SI prefixes |                                                           |  |  |  |
|-------------------------------------------|-----------------------------------------------------------|--|--|--|
| one kibibit                               | 1 Kibit = $2^{10}$ bit = <b>1024 bit</b>                  |  |  |  |
| one kilobit                               | 1 kbit = $10^3$ bit = <b>1000 bit</b>                     |  |  |  |
| one byte                                  | $1 B = 2^3 bit = 8 bit$                                   |  |  |  |
| one <b>mebibyte</b>                       | 1 MiB = $2^{20}$ B = 1 048 576 B                          |  |  |  |
| one <b>megabyte</b>                       | $1 \text{ MB} = 10^6 \text{ B} = 1 000 000 \text{ B}$     |  |  |  |
| one gibibyte                              | 1 GiB = $2^{30}$ B = 1 073 741 824 B                      |  |  |  |
| one gigabyte                              | $1 \text{ GB} = 10^9 \text{ B} = 1 000 000 000 \text{ B}$ |  |  |  |

| Factor          | Name | Symbol | Origin                                      | Derivation                            |
|-----------------|------|--------|---------------------------------------------|---------------------------------------|
| 2 <sup>10</sup> | kibi | Ki     | kilobinary: (2 <sup>10</sup> ) <sup>1</sup> | kilo: (10 <sup>3</sup> ) <sup>1</sup> |
| $2^{20}$        | mebi | Mi     | megabinary: $(2^{10})^2$                    | mega: $(10^3)^2$                      |
| $2^{30}$        | gibi | Gi     | gigabinary: $(2^{10})^3$                    | giga: (10 <sup>3</sup> ) <sup>3</sup> |
| $2^{40}$        | tebi | Ti     | terabinary: $(2^{10})^4$                    | tera: (10 <sup>3</sup> ) <sup>4</sup> |
| 2 <sup>50</sup> | pebi | Pi     | petabinary: $(2^{10})^5$                    | peta: (10 <sup>3</sup> ) <sup>5</sup> |
| $2^{60}$        | exbi | Ei     | exabinary: (2 <sup>10</sup> ) <sup>6</sup>  | exa: (10 <sup>3</sup> ) <sup>6</sup>  |

Source: https://physics.nist.gov/cuu/Units/binary.html

https://groups.ischool.berkeley.edu/archive/how-much-info/datapowers.html http://www.ccsf.caltech.edu/~roy/dataquan/

## Understanding Performance

Chap 1.6

(COAHP –ed 5); Chap2: COAWS

Which Vehicle has the best performance?

| Automobile | Capacity<br>(#persons) | Speed<br>(Kmph) | Mileage<br>(Kmpl) |        | Throughput (persons/hr) | Fuel Efficiency (persons/ltr.) |
|------------|------------------------|-----------------|-------------------|--------|-------------------------|--------------------------------|
| Bike       | 2                      | 50              | 80                | 10 hrs | 0.2 pph                 | 0.32 ppl                       |
| Car        | 5                      | 100             | 30                | 5 hrs  | 1 pph                   | 0.30 ppl                       |
| Bus        | 50                     | 100             | 20                | 5 hrs  | 10 pph                  | 2 ppl                          |

- Time to do a task
  - Execution time/Response time/Latency
- Tasks performed per unit time (per day, hr, seconds)
  - Throughput

#### **Vehicle Throughput:**

The rate at which the persons reach the destination in a given vehicle.

- Other Metrics:
  - Efficiency (Energy consumed to per task) etc.

# RESPONSE TIME AND THROUGHPUT

- Response time (Latency)
  - How long it takes to do a task.
  - Execution time; Cycles per Instruction (CPI); Avg. Memory access time (AMAT)
- Throughput
  - Total work done per unit time.
    - e.g., tasks/transactions/... per hour
    - Transactions per second (TPS); Million Instructions per second (MIPS)
- How are response time and throughput affected by
  - Replacing the processor with a faster version?
  - Adding more processors?

## RELATIVE PERFORMANCE

• Define Performance = Unit of Things done per unit time. <Larger the better>

$$Performance(x) = 1/Execution time(x)$$

• "X is n time faster than Y" or "X is n times as fast as Y" or "From Y to X the speedup is n times"

```
Performanc e_x/Performanc e_y
= Execution time _y/Execution time _x = n
```

- Example: time taken to run a program (same program on different machines)
  - Program A takes 10s on Machine X, and 15s on Machine Y
  - Execution Time(Y) / Execution Time(X)= 15s/10s = 1.5
  - So X is 1.5 times faster than Y; Speedup(X/Y) = 1.5

#### **EXECUTION TIME**

# How do we measure the Execution time of a Program?

# Measuring Execution Time

# Elapsed time

- Total response time, including all aspects in the system.
  - Processing, I/O, OS overhead, idle time
- Determines the overall system performance

#### CPU time

- Time spent processing a given job
  - Discounts I/O time; other jobs' share of elapsed time
- CPU time comprises of two components (i) user CPU time and (ii) system CPU time
  - *User CPU time*: Time spent in the user program (all the processing in the user space).
  - System CPU time: Time spent in the system (OS) for doing tasks on behalf of user program.
- Different programs are affected differently by CPU and system performance

## **CPU CLOCKING**

Operation of digital hardware is governed by a constant-rate clock



- Clock period: duration of a clock cycle
  - e.g.,  $250ps = 0.25ns = 250 \times 10^{-12}s$
- Clock frequency (rate): cycles per second
  - e.g., 4.0GHz = 4000MHz =  $4.0 \times 10^9$ Hz

https://www.intel.in/content/www/in/en/gaming/resources/cpu-clock-speed.html

## CPU TIME — MORE FINE-GRAINED VIEW

```
CPU Time = CPU Clock Cycles \times Clock Cycle Time = \frac{\text{CPU Clock Cycles}}{\text{Clock Rate}}
```

- Performance can be improved (Lower the CPU Time) by:
  - Reducing number of CPU clock cycles (good algorithm or hardware design)
  - Increasing clock rate (good technology) or Reducing the Clock Cycle Time

# HARDWARE DESIGNER'S PERSPECTIVE

Let's say "Computer A": with 2GHz clock, takes 10s CPU time

- Goal: Designing a Faster "Computer B" that would take only 6s CPU time.
  - Target for 6s CPU time
  - Consider that Computer B causes 20% increase in clock cycles. (i.e. 1.2 × clock cycles(A))
- How fast must Computer B clock be?

Clock Rate 
$$_{B} = \frac{\text{Clock Cycles}_{B}}{\text{CPU Time}_{B}} = \frac{1.2 \times \text{Clock Cycles}_{A}}{6\text{s}}$$

Clock Cycles  $_{A} = \text{CPU Time}_{A} \times \text{Clock Rate}_{A}$ 
 $= 10\text{s} \times 2\text{GHz} = 20 \times 10^{9}$ 

Clock Rate  $_{B} = \frac{1.2 \times 20 \times 10^{9}}{6\text{s}} = \frac{24 \times 10^{9}}{6\text{s}} = 4\text{GHz}$ 

# Instruction Count, CPI and MIPS

CPU Time = CPU Clock Cycles × Clock Cycle Time

Clock Cycles = Instructio n Count × Cycles per Instructio n

CPU Time = Instructio n Count  $\times$  CPI $\times$  Clock Cycle Time

 $= \frac{\text{Instructio n Count} \times \text{CPI}}{\text{Clock Rate}}$ 

- Instruction Count (IC) for a program
  - Is determined by program, ISA and compiler
- Average cycles per instruction (CPI)
  - Is determined by CPU hardware

 $MIPS = Instruction\ Count/(Execution\ Time \times 10^6)$ 

- If different instructions have different CPI
  - Average CPI is affected by instruction mix

# CPI IN MORE DETAIL

If different instruction classes take different numbers of cycles

Clock Cycles = 
$$\sum_{i=1}^{n} (CPI_i \times Instructio n Count_i)$$

# Weighted average CPI

$$CPI = \frac{Clock \ Cycles}{Instruction \ Count} = \sum_{i=1}^{n} \left( CPI_i \times \frac{Instruction \ Count}{Instruction \ Count} \right)$$
Relative frequency

# Influence on CPI — Compiler and Programmers Choice

- Consider compiled code sequences using instructions in classes A, B, C
- On two machines with Clock Rate of 1Ghz

| Class            | А | В | С |
|------------------|---|---|---|
| CPI for class    | 1 | 2 | 3 |
| IC in sequence 1 | 2 | 1 | 2 |
| IC in sequence 2 | 4 | 1 | 1 |

- Sequence 1: IC = 5
  - Clock Cycles= 2×1 + 1×2 + 2×3= 10
  - Avg. CPI = 10/5 = 2.0

Ex Time = 
$$(5)*(2)*(10^-9)$$
s = 10ns

MIPS = 
$$(1x10^9)/(2)*(10^-6) = 500$$
 MIPS

- Sequence 2: IC = 6
  - Clock Cycles= 4×1 + 1×2 + 1×3= 9
  - Avg. CPI = 9/6 = 1.5

Ex Time =  $(6)*(1.5)*(10^-9)$ s = 9ns

MIPS =  $(1x10^9)/(1.5)*(10^-6) = 667$ MIPS

# PERFORMANCE SUMMARY

# The BIG Picture

$$CPU Time = \frac{Instructions}{Program} \times \frac{Clock \ cycles}{Instruction} \times \frac{Seconds}{Clock \ cycle}$$

CPU Time = 
$$IC \times CPI \times T_c$$

- Performance depends on different aspects:
  - Algorithm: affects Instruction count (IC), possibly CPI
  - Programming language: affects IC, CPI
  - Compiler: affects IC, CPI
  - Instruction set architecture: affects IC, CPI, T<sub>c</sub>
  - Computer Organization: affects CPI, T<sub>c</sub>

# **Hw-Sw Interface**





# MEMORY MAP/LAYOUT OF A PROGRAM

- Instructions (also called *text*)
  - Set of Instructions to be executed.
- Data
  - Global/static: allocated before program begins
  - Dynamic: allocated within program
  - Stack: Intermediate/temporary store
- Everything is stored in Memory
  - How big is the memory?
  - What is the address range?
  - How to access data in this memory?



## Example Program: C Code to Assembly Map

```
int x, y, z; // global variables
int sum(int a, int b) {
  return (a + b);
}
int main(void) {
  x = 2;
  y = 3;
  z = sum(x, y);
  return z;
}

Y
```

| Symbol | Address    |  |  |
|--------|------------|--|--|
| X      | 0x10000000 |  |  |
| Y      | 0x10000004 |  |  |
| Z      | 0x10000008 |  |  |
| Main   | 0x00400000 |  |  |
| sum    | 0x0040002C |  |  |

```
.data
x:
y:
z:
.text
main:
 addi $sp, $sp, -4 # stack frame
     $ra, 0($sp) # store $ra
 addi $a0, $0, 2 # $a0 = 2
     $a0, x # x = 2
 addi $a1, $0, 3 # $a1 = 3
     SW
 jal sum # call sum
 sw $v0, z # z = sum()
 lw $ra, 0($sp) # restore $ra
 addi $sp, $sp, 4  # restore $sp
     $ra # return to OS
 jr
sum:
     v0, a0, a1 # v0 = a + b
 add
     $ra # return
 jr
```

# **EXAMPLE PROGRAM: EXECUTABLE**

| Executable file header | Text Size       | Data Size      |
|------------------------|-----------------|----------------|
|                        | 0x34 (52 bytes) | 0xC (12 bytes) |
| Text segment           | Address         | Instruction    |
|                        | 0x00400000      | 0x23BDFFFC     |
|                        | 0x00400004      | 0xAFBF0000     |
|                        | 0x00400008      | 0x20040002     |
|                        | 0x0040000C      | 0xAF848000     |
|                        | 0x00400010      | 0x20050003     |
|                        | 0x00400014      | 0xAF858004     |
|                        | 0x00400018      | 0x0C10000B     |
|                        | 0x0040001C      | 0xAF828008     |
|                        | 0x00400020      | 0x8FBF0000     |
|                        | 0x00400024      | 0x23BD0004     |
|                        | 0x00400028      | 0x03E00008     |
|                        | 0x0040002C      | 0x00851020     |
|                        | 0x00400030      | 0x03E00008     |
| Data segment           | Address         | Data           |
|                        | 0x10000000      | X              |
|                        | 0x10000004      | У              |
|                        | 0x10000008      | Z              |

addi \$sp, \$sp, -4
sw \$ra, 0 (\$sp)
addi \$a0, \$0, 2
sw \$a0, 0x8000 (\$gp)
addi \$a1, \$0, 3
sw \$a1, 0x8004 (\$gp)
jal 0x0040002C
sw \$v0, 0x8008 (\$gp)
lw \$ra, 0 (\$sp)
addi \$sp, \$sp, -4
jr \$ra
add \$v0, \$a0, \$a1
jr \$ra



# PROCESSOR DESIGN — A MICROARCHITECTURAL CONCEPT

• Microarchitecture: how to implement an architecture in hardware

- Processor:
  - Datapath: functional blocks
  - Control: control signals
- Multiple implementations for a single architecture:
  - Single-cycle: Each instruction executes in a single cycle
  - Multicycle: Each instruction is broken into series of shorter steps and executed over multiple cycles.
  - Pipelined: Each instruction broken up into series of steps
     & multiple (different) instructions can execute at once.



# Instruction Execution Model



Fetch → Decode → Execute "cycle"



- Program is just "data in memory"
  - Makes computers programmable ("universal")
- The computer is just finite state machine
  - Registers (few of them, but fast)
  - Memory (lots of memory, but slower)
  - Program counter (next instruction to execute)
- A computer executes instructions
  - **Fetches** next instruction from memory
  - Decodes it (figure out what it does)
  - Reads its inputs (registers & memory)
  - Executes it (adds, multiply, etc.)
  - Write its outputs (registers & memory)
  - Next insn (adjust the program counter)

## DATA PATH AND CONTROL PATH



Fetch → Decode → Execute "cycle"

Datapath: consists of all the elements in a processor that are dedicated to storing, retrieving, and processing data such as register files, memory, and the ALU

#### Datapath performs computation

ISA specific: can implement every instruction (single-cycle: in one pass!)

**Control path**: control unit that generates the appropriate signals to control the movement of data and execution of instructions in the data path.

#### determines which computation is performed

Routes data through the data path (which regs, which ALU operation)

## Typical Instruction execution Steps



# Steps involved in MIPS Instruction Execution

Step1: Instruction Fetch

Step2: Instruction Decode + Read Register + Inc PC

Step3: Execute Instruction (ALU Operation)

Step4: Data Memory Operation

Step5: Write back (to register)



# HIGH LEVEL VIEW OF 5 STEPS MIPS INSTRUCTION EXECUTION



Instruction

Read Register

Execute

**MemAccess** 

1000: Start: add \$t0, \$t1, \$t2

1004: beq \$t0, \$t1, Start

1008: addi \$t2, \$t2, 2

1012: lw \$t1, 20(\$s0)

1016: beq \$t0, \$t1, Redo

1020: sw \$t1, 4(\$t0)

IF + INC PC
ID + Reg Rd
Execute
Mem Access
Writeback

## SINGLE-CYCLE MACHINE: APPRAISAL

- All instructions complete in one clock cycle (CPI = 1)
- Some instructions take more steps than others
  - lw is most expensive (5 steps), vs. sw (4 steps)
  - R-type instructions take 4 for R-type
  - 3 steps for beq
- Clock cycle must cover longest instruction ⇒ inefficient
  - suppose mul is added?
  - 32-shift/add steps ⇒ would delay every other instruction



# **EXAMPLE QUESTIONS**

• Assume 2ns for instruction/data memory, 1ns for decode/register read, 2ns for ALU and 1 ns for register write.

Single-cycle datapath clock period = ?

| I-type | IF | ID | EX | Mem | WB | Total |
|--------|----|----|----|-----|----|-------|
| R-type |    |    |    |     |    |       |
| LW (I) |    |    |    |     |    |       |
| SW (I) |    |    |    |     |    |       |
| BR (I) |    |    |    |     |    |       |

• Assume memory read takes 6ns, memory write takes 10ns, register read/write takes 2ns, ALU operation takes 2ns and rest 1ns. Compute the best possible clock frequency for this single cycle MIPS processor.

Clock Frequency = ?

# MULTICYCLE IMPLEMENTATION

- Change: Each <u>step</u> will take one clock cycle (not each instruction) [CPI > 1]
- ⇒ shorter clock cycle: cycle time constrained by longest *step*, not longest insn.
- simpler instructions take fewer cycles
- ⇒ higher overall performance
- complex control: <u>finite state machine</u>
- Datapath changes
  - one memory: both instructions and data (because can access on separate steps)
  - one ALU (eliminate extra adders)
  - extra "invisible" registers to capture intermediate (per-step) datapath results
- Controller changes
  - controller must fire control lines in correct sequence and correct time
  - ⇒controller must remember current execution step, advance to next step

## CLOCKING: SINGLE-CYCLE VS. MULTICYCLE PROCESSOR

I1: lw \$t0, 0(\$t1)

12: add \$t0, \$t1, \$t2

13: beg \$t0, \$t1, Lab





#### Multicycle Implementation



• Multicycle Implementation → less waste & higher performance (most often)

# SUMMARY: SINGLE CYCLE VS MULTICYCLE PROCESSOR DESIGN

# **Single Cycle Design**

- All instructions execute in single cycle.
  - CPI = 1
  - Instruction execution may still be carried out in multiple states (5/6 stages) all within one cycle.
- Clock cycle is determined by the longest execution time of the instruction.
- Different Instruction types need different amount of time
  - Results in wastage of portion of cpu cycles
- Control unit is simple and can generate all control signals for entire instruction at once.

# Multi-Cycle Design

- All instructions execute in 3-5 cycles
  - 3 cycles: beq
  - 4 cycles: R-type, sw
  - 5 cycles: lw
- Clock cycle is determined by the critical steps in the instruction execution.
- Allows to reuse some of the hardware blocks.
- Control unit is complex, needs to track current state (FSM) to generate appropriate control signals.
- Demands extra memory elements to keep track of intermediate state.

# HENRY FORD'S BIG IDEA: ASSEMBLY LINE (PIPELINED ASSEMBLY)



**IIT Gandhinagar** 

CS 612: Computer Systems: Module1 Computer Organization & Architecture

# PIPELINING INSTRUCTION EXECUTION

Similar to the use of an assembly line in a manufacturing plant/Laundry



To apply this concept to instruction execution:

We must recognize that an instruction has a number of stages.

 $Stage_{(i)}$  is the Producer and  $Stage_{(i+1)}$  is the Consumer

## STAGES OF EXECUTION IN PIPELINED MIPS

- 5 stage instruction pipeline
- 1) <u>I-fetch</u>: Fetch Instruction, Increment PC
- 2) <u>Decode:</u> Instruction, <u>Read</u> Registers
- 3) Execute:

Mem-reference: Calculate Address

R-format: Perform ALU Operation

4) Memory:

Load: Read Data from Data Memory

Store: Write Data to Data Memory

5) Write Back: Write Data to Register



# PIPELINE DIAGRAM



- To simplify pipeline, every instruction takes same number of steps, called <u>stages</u>
- One clock cycle per stage

# ADVANTAGE OF PIPELINING

- We keep all parts of the data path, busy all the time
- Let us assume that all the 5 stages do the same amount of work
  - Without pipelining, every T seconds, an instruction completes its execution
  - With pipelining, every T/5 seconds, a new instruction completes its execution
    - Throughput vs. Latency of Instruction Execution?
- CPI for a single cycle processor = 1; Multi-cycle processor = k(3,4,or 5)
- CPI for an ideal pipeline(no hazards)?
  - Assume we have *n* instructions, and *k* stages
  - The first instruction enters the pipeline in cycle 1
  - It leaves the pipeline in cycle k
  - The rest of the (n-1) instructions leave in the next (n-1) consecutive cycles

$$CPI_{pipelined} = \frac{n+k-1}{n}$$

Time per stage  $\rightarrow t_{max} / k$ 

#### REVIEW: SINGLE-CYCLE DATAPATH FOR MIPS



• Use datapath figure to represent pipeline





(right half highlighted means read, left half write)

#### **PIPELINING**



#### PIPELINE DIAGRAM

• Pipeline diagram: shorthand for what we just saw

Across: cycles

• Down: insns

assuming no stalls (discussed later)

|                 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
|-----------------|---|---|---|---|---|---|---|---|---|
| add \$3,\$2,\$1 | F | D | Χ | М | W |   |   |   |   |
| lw \$4,8(\$5)   |   | F | D | Χ | М | W |   |   |   |
| sw \$6,4(\$7)   |   |   | F | D | Χ | М | W |   |   |

#### **EXAMPLE PIPELINE PERF. CALCULATION**

- Single-cycle
  - Clock period = 50ns, CPI = 1
  - Performance = 50ns/insn
- 5-stage pipelined
  - Clock period = 12ns approx. (50ns / 5 stages) + overheads
  - + CPI = 1 (each insn takes 5 cycles, but 1 completes each cycle)
    - + Performance = 12ns/insn
  - Well actually ... CPI = 1 + some penalty for pipelining (next)
    - CPI = 1.5 (on average insn completes every 1.5 cycles)
    - Performance = 18ns/insn
    - Much higher performance than single-cycle

#### Q1: WHY IS PIPELINE CLOCK PERIOD ...

- ... > (delay thru datapath) / (number of pipeline stages)?
  - Three reasons:
    - Registers add delay
    - Pipeline stages have different delays, clock period is max delay
    - Extra datapaths for pipelining (bypassing paths)
  - These factors have implications for ideal number pipeline stages
    - Diminishing clock frequency gains for longer (deeper) pipelines

# PIPELINE SPEEDUP

- If all stages are balanced
  - i.e., all take the same time

$$Speedup_{(pipelined)} = \frac{\textit{Time between Instructions}_{\textit{nonpipelined}}}{\textit{Number of pipeline stages}}$$

If not balanced, speedup would be less.

Note: Speedup is due to increased throughput:

- Latency (time for each instruction) does not decrease
- In fact, it might increase...

Science is always wrong. It never solves a problem without creating ten more.

George Bernard Shaw

#### DEPENDENCES AND HAZARDS

- Dependence: relationship between two instructions.
  - **Data**: two instructions use same storage location
  - **Control**: one instruction affects whether another executes or not
  - Not a bad thing, programs would be boring without them
  - Enforced by making older instruction go before younger one
    - Happens naturally in single-/multi-cycle designs
- Hazard: dependence & possibility of wrong instruction order
  - Effects of wrong instruction order must not be externally visible
    - Stall: for order by keeping younger instruction in same stage
  - Hazards are a bad thing: stalls reduce performance

# DATA DEPENDENCIES

# Flow dependence

- READ after WRITE (RAW) (True/Value dependence)
- Read from a register after a previous instruction wrote into the register

# Anti Dependence

- WRITE after READ (WAR)
- Write to a register after a previous instruction read from the register

# Output dependence

- WRITE after WRITE (WAW)
- Write to a register after a previous instruction wrote into the register

#### PIPELINING HAZARDS

- <u>Hazards</u> prevent next instruction from executing during its designated clock cycle, thus limiting the speedup
  - <u>Structural hazards</u>: HW cannot support this combination of instructions (single person to fold and put clothes away)
  - <u>Control hazards</u>: conditional branches & other instructions may <u>stall</u> the pipeline delaying later instructions (must check detergent level before washing next load)
  - <u>Data hazards</u>: Instruction depends on result of prior instruction still in the pipeline (matching socks in later load)

#### STRUCTURAL HAZARD

#### Structural Hazard

When there is a resource conflict or some functional unit is not accessible.

load t0, 0(t1) add t2 t3 t4 sub t5 t6 t7 and t8 t9 t0

Consider Memory unit has single Read port

| Instr | Cycle 1 | Cycle 2 | Cycle 3 | Cycle 4 | Cycle 5 | Cycle 6 | Cycle 7 | Cycle 8 |
|-------|---------|---------|---------|---------|---------|---------|---------|---------|
| Lw    | IF      | ID      | EX      | MEM     | WB      |         |         |         |
| Add   | -       | IF      | ID      | EX      | MEM     | WB      |         |         |
| Sub   |         |         | IF      | ID      | EX      | MEM     | WB      |         |
| And   |         |         |         | IF      | ID      | EX      | MEM     | WB      |

#### STRUCTURAL HAZARD — HOW TO RESOLVE

#### Structural Hazard

When there is a resource conflict or some functional unit is not accessible.

```
load t0, 0(t1)
add t2 t3 t4
sub t5 t6 t7
and t8 t9 t0
```

- Consider Memory unit has single Read port
- Stall the pipeline → Results in bubbles across stages

| Instr | Cycle 1 | Cycle2 | Cycle 3 | Cycle4 | Cycle5 | Cycle 6 | Cycle 7 | Cycle 8 | Cycle 9 |
|-------|---------|--------|---------|--------|--------|---------|---------|---------|---------|
| Lw    | IF      | ID     | EX      | MEM    | WB     |         |         |         |         |
| Add   | -       | IF     | ID      | EX     | MEM    | WB      |         |         |         |
| Sub   |         |        | IF      | ID     | EX     | MEM     | WB      |         |         |
| STALL |         |        |         | Bubble | Bubble | Bubble  | Bubble  | Bubble  |         |
| And   |         |        |         | STALL  | IF     | ID      | EX      | MEM     | WB      |

#### DATA HAZARD CLASSIFICATION

#### Flow dependence --- RAW Hazard

- READ after WRITE (RAW) (*True/Value dependence*)
- [Req] Read from a register after a previous instruction wrote into the register
- RAW Hazard occurs if read by  $(I_{n+1})$  occurs before write by  $(I_n)$  "read too soo

I1: ld t0, 100(t1)

12: add t2, t2, t0

I3: sw t2 100(t1)

I4: or t6 t7 t0

15: xor t8 t9 t0

#### Output dependence – WAW Hazard

- WRITE after WRITE (WAW)
- [Req] Write to a register after a previous instruction wrote into the register
- WAW Hazard occurs if write by  $(I_{n+1})$  occurs before write by  $(I_n)$  "written out of order"

#### Anti Dependence – WAR HAZARD

- WRITE after READ (WAR)
- [Req] Write to a register after a previous instruction read from the register
- WAR Hazard occurs if write by  $(I_{n+1})$  occurs before write by  $(I_n)$  "write too soon"

#### DATA HAZARD

#### Data Hazard

• When there is a data dependency i.e. read/write access to operands in specific

torded to, t1 t2

12: sub t2 t3 t0

13: and t4 t5 t0

14: or t6 t7 t0

15: xor t8 t9 t0

- T0 register is written in I1 and read by others
- T0 register will be updated at end of Cycle 5.
- To register will be read by I2, I3, I4 in cycles 2,3,5.

| Instr | Cycle 1 | Cycle 2 | Cycle 3  | Cycle 4  | Cycle 5  | Cycle 6  | Cycle 7  | Cycle 8  |
|-------|---------|---------|----------|----------|----------|----------|----------|----------|
|       |         |         |          |          |          |          |          |          |
| Add   | IF (I1) | ID (I1) | EX (I1)  | MEM (I1) | WB (I1)  |          |          |          |
| Sub   | -       | IF (I2) | IDs (I2) | EX (I2)  | MEM (I2) | WB (I2)  |          |          |
| And   |         |         | IF (I3)  | IDs (I3) | EX (I3)  | MEM (I3) | WB (I3)  |          |
| OR    |         |         |          | IF (I4)  | IDs (I4) | EX (I4)  | MEM (I4) | WB (I4)  |
| XOR   |         |         |          |          | IF (I5)  | ID (I5)  | EX (I5)  | MEM (I5) |

#### DATA HAZARD

#### Data Hazard

• When there is a data dependency i.e. read/write access to operands in specific

lorded to, t1 t2

12: sub t2 t3 t0

13: and t4 t5 t0

14: or t6 t7 t0

15: xor t8 t9 t0

- T0 register is written in I1 and read by others
- T0 register will be updated at end of Cycle 5.
- To register will be read by I2, I3, I4 in cycles

Cycle 3 Cycle 2 Cycle 1 Cycle 4 Instr Cycle 5 Cycle 6 Cycle 7 Cycle 8 ID (I1) EX (I1) WB (I1) Add IF (I1) MEM (I1) IF (I2) sub **Bubble Bubble Bubble** Bubble STALL Bubble Bubble Bubble Bubble STALL Bubble Bubble Bubble Bubble Bubble STALL Bubble Bubble Bubble EX (I2) IF (I3) ID (I2) MEM (12) sub

# CODE ORDERING (RECAP: INSTRUCTIONS: MORE COMPLEX CODE)

#### High-level code

$$a = b + c - d;$$

#### MIPS assembly code

More complex code is handled by multiple MIPS instructions.

$$a = b + c + d + e;$$

- •A single line of C code is converted into multiple lines of assembly code
- There can be multiple ways to execute the same HLI

- Some sequences are better than others...
- the second sequence needs one more temporary variables (t2), while it (can perform first two instructions in parallel)

Some sequences are  $\rightarrow$  better suited fore pipelined execution.

# ADDRESSING DATA HAZARDS: FORWARDING (AKA BYPASSING)

- Use result when it is computed
  - Don't wait for it to be stored in a register
  - Requires extra connections in the datapath



#### CONTROL HAZARDS

- What is the fundamental operating principle of pipelining?
  - Fetch and Execute new Instruction on every Cycle.
- However pipeline can't always fetch/execute correct instruction.
  - We have already seen the Structural and Data Hazards.

| Instr | Cycle 1 | Cycle2 | Cycle 3 | Cycle4 | Cycle5 | Cycle 6 | Cycle 7 | Cycle 8 | Cycle 9 |
|-------|---------|--------|---------|--------|--------|---------|---------|---------|---------|
|       |         |        |         |        |        |         |         |         |         |
| Lw    | IF      | ID     | EX      | MEM    | WB     |         |         |         |         |
| Add   | -       | IF     | ID      | EX     | MEM    | WB      |         |         |         |
| Sub   |         |        | IF      | ID     | EX     | MEM     | WB      |         |         |
| STALL |         |        |         | Bubble | Bubble | Bubble  | Bubble  | Bubble  |         |
| And   |         |        |         | STALL  | IF     | ID      | EX      | MEM     | WB      |

- What is control dependence?
  - To determine which instruction to execute next...

# **BRANCH TYPES**

| <b>Instruction Type</b>                                           | Branch<br>decision at<br>IF/ID time | # of possible next fetch addresses?                  | Next fetch requires  | When is next fetch address resolved? |
|-------------------------------------------------------------------|-------------------------------------|------------------------------------------------------|----------------------|--------------------------------------|
| Conditional Branch Example: beq \$s1 \$s2 loop bne \$s1 \$s2 loop | Unknown                             | IF(TRUE) go to loop;<br>ELSE do { <i>blah blah</i> } | Instruction and Data | Execution stage (register dependent) |
| Unconditional Example: <i>J</i> 2500                              | Always taken                        | 1                                                    | Instruction          | Decode stage<br>(PC + offset)        |
| Call<br>Example: <i>Jal 2500</i>                                  | Always taken                        | 1                                                    | Instruction          | Decode stage<br>(PC + offset)        |
| Return<br>Example: <i>Jr \$ra</i>                                 | Always taken                        | Many                                                 | Instruction and Data | Execution stage (register dependent) |

#### Branching — Forward and Backward Branches

#### High-level code

```
sum=0;
i =0;
n=10;
for (i=0; i<=n; i++) {
    Sum +=i;
}
printf("Sum of %d...");</pre>
```

# IF/ID ID/EX EX/MEM MEM/WB Add Add Add result left 2 Address Read add add 1 regular result left 2 Write data 2 register 2 Write data 2 Regs data 2 Write data 2 Regs data 2 Write data 2 Regs data 3 Write data 2 Regs data 4 Regs data 5 I Multiple data 5 Read data 6 Write data 6 Regs data 1 I Multiple data 6 Write data 6 I Multiple da

#### MIPS assembly code

```
add $s1, $0, $0  # sum = 0
add $s0, $0, $0  # i = 0
addi $t0, $0, 10  # $t0 = 10

for:
    beq $s0, $t0, done
    add $s1, $s1, $s0  # if i == 10, branch
    add $s1, $s1, $s0  # sum = sum + i
    addi $s0, $s0, 1
    j for

done:
    syscall print
```

# STALL ON BRANCH

Wait until branch outcome determined before fetching next instruction

| Instr | Cycle 1 | Cycle 2 | Cycle 3 | Cycle 4  | Cycle 5 | Cycle 6 | Cycle 7  | Cycle 8  |
|-------|---------|---------|---------|----------|---------|---------|----------|----------|
| BEQ   | IF (I1) | ID (I1) | EX (I1) | MEM (I1) | WB (I1) |         |          |          |
| STALL |         | Bubble  | Bubble  | Bubble   | Bubble  | Bubble  |          |          |
| STALL |         |         | Bubble  | Bubble   | Bubble  | Bubble  | Bubble   |          |
| add   |         |         |         | IF (I2)  | ID (I2) | EX (I2) | MEM (I2) |          |
| addi  |         |         |         |          | IF (I3) | ID (I3) | EX (I3)  | MEM (I3) |



- In our earlier MIPS Pipeline design, We would need about 2 stalls!
  - i.e. IF of next instruction can begin only after completion of EX/ALU stage.
- By adding extra HW, we can at-best reduce to 1 stall by computing in ID

# for: beq \$s0, \$t0, done add \$s1, \$s1, \$s0 addi \$s0, \$s0, 1 for done: syscall print

# STALL ON BRANCH

 Wait until branch outcome determined before fetching next instruction

| Instr | Cycle 1 | Cycle 2 | Cycle 3 | Cycle 4  | Cycle 5 | Cycle 6 | Cycle 7  | Cycle 8  |
|-------|---------|---------|---------|----------|---------|---------|----------|----------|
| BEQ   | IF (I1) | ID (I1) | EX (I1) | MEM (I1) | WB (I1) |         |          |          |
| STALL |         | Bubble  | Bubble  | Bubble   | Bubble  | Bubble  |          |          |
| STALL |         |         | Bubble  | Bubble   | Bubble  | Bubble  | Bubble   |          |
| add   |         |         |         | IF (I2)  | ID (I2) | EX (I2) | MEM (I2) |          |
| addi  |         |         |         |          | IF (I3) | ID (I3) | EX (I3)  | MEM (I3) |



- In our MIPS Pipeline design, We would need about 2 stalls!
  - i.e. IF of next instruction can begin only after completion of EX/ALU stage.
- By adding extra HW, we can at-best reduce to 1 stall by computing in ID

# Performance Analysis (Next PC = PC+4)

- correct PC  $\Rightarrow$  no penalty 86% of the time
- incorrect PC ⇒ 2 bubbles (baseline)
- Assume

no data hazards

20% control flow instructions

70% of control flow instructions are taken

CPI = [1 + (0.20\*0.7) \* 2] = [1 + 0.14 \* 2] = 1.28

probability of a wrong lnsn.

```
add $s1, $0, $0  # sum = 0

add $s0, $0, $0  # i = 0

addi $t0, $0, 10  # $t0 = 10

for:

beq $s0, $t0, done
add $s1, $s1, $s0  # if i == 10, branch
    addi $s0, $s0, 1  # sum = sum + i

    addi $s0, $s0, 1  # increment i

done:
    syscall print
```

```
What if we reduce the penalty to 1 cycle?

CPI = [1 + 0.14 * 1] = 1.14
```

Can we reduce either of the two penalty terms?

14% of the time

#### How to Handle Control Dependences

Potential solutions if the instruction is a control-flow instruction:

- Stall the pipeline until we know the next fetch address
- Employ delayed branching (branch delay slot)
- Guess the next fetch address (branch prediction)

#### **DELAYED BRANCHING**

- Change the semantics of a branch instruction
  - Branch after N instructions/N cycles
- Basic Idea: Delay the execution of a branch. N instructions (delay slots) that come after the branch are always executed regardless of branch direction.
- Problem: How do you find instructions to fill the delay slots?
  - Branch must be independent of delay slot instructions
- *Unconditional branch*: Easier to find instructions to fill the delay slot
- Conditional branch: Condition computation should not depend on instructions in delay slots →
  difficult to fill the delay slot

#### FILLING THE DELAY SLOT

Basic Idea: Reorder data Independent instructions which does not change the program semantics.



#### DELAYED BRANCHING

#### Normal code:



#### Timeline:



BC

6 cycles

G

#### Example:

A: add r1, r2, r3
B: add r4, r5, r6
C: add r1, r1, r7
BC: beq r5, r6, X
G: add r8, r9, r10

A: add r1, r2, r3
C: add r1, r1, r7
BC: beq r5, r6, X
B: add r4, r5, r6
G: add r8, r9, r10

A: add r1, r2, r3

BC: beq r5, r6, X

B: add r4, r5, r6

C: add r1, r1, r7

G: add r8, r9, r10

#### DELAYED BRANCHING

- Advantages:
  - + Keeps the pipeline full with useful instructions in a simple way assuming
    - 1. All delay slots can be filled with useful instructions
  - 2. Number of delay slots == number of instructions to keep the pipeline full before the branch resolves.

- Disadvantages:
  - -- Not easy to fill the delay slots (even with a 2-stage pipeline)
    - 1. Number of delay slots increases with pipeline depth, superscalar execution width
    - 2. Number of delay slots would vary for variable latency operations.
  - -- Ties ISA semantics to hardware implementation
    - -- SPARC, MIPS: 1 delay slot
    - -- What if pipeline implementation changes with the next design?

#### **BRANCH PREDICTION**

How do we keep the pipeline full in the presence of branches?

- Predict the next instruction when a branch instruction is fetched
- Requires two kind of information:
  - i) Direction of the Branch ← Predict with some intelligence.
  - ii) Associated Target of a branch ← can be computed from the Instruction



# FETCH STAGE WITH BTB AND DIRECTION PREDICTION



Cache of Target Addresses (BTB: Branch Target Buffer)

#### **BRANCH DIRECTION PREDICTION**

- Compile time (static)
  - Always not taken
  - Always taken
  - BTFN (Backward taken, forward not taken)
  - Profile/Program analysis/Programmer Hint based (likely direction)
- Run time (dynamic)
  - Last time prediction (single-bit)
  - N-bit counter based prediction
  - Two-level prediction (global vs. local)
  - Hybrid (counter and level)

# 1-BIT (BIMODAL) BRANCH PREDICTOR

- Very simple 1-bit direction predictor (0 = N, 1 = T)
  - Essentially: branch will go same way it went last time



• Problem: inner loop branch below

```
for (i=0;i<100;i++)
  for (j=0;j<3;j++)
    // some instructions</pre>
```

- Two "built-in" mis-predictions per inner loop iteration
- Branch predictor "changes its mind too quickly"



# Two-Bit Saturating Counters (2BC)

- Two-bit saturating counters (2bc) [Smith 1981]
  - Replace each single-bit prediction: (0,1,2,3) = (N,n,t,T)
  - One misprediction for each loop execution



Can we do even better?



# Two-Bit Saturating Counters (2BC)

#### Two-bit Hysteris counters

- Same as before: (0,1,2,3) = (N,n,t,T)
- Instead of saturation, use history of previously taken decision
- Force predictor to mis-predict twice before "changing its mind"



#### Branches may be correlated

Consider:

- Exploits observation that branch outcomes are correlated
- How do we incorporate history into our predictions?
  - Use PC xor BHR to index into BHT. Why?
- Maintains recent branch outcomes in Branch History Register (BHR)
  - In addition to BHT of counters (typically 2-bit sat. counters)

# TOURNAMENT PREDICTOR

- Tournament (Hybrid) predictor [McFarling 1993]
  - Idea: combine two predictors
    - Simple bimodal predictor for history-independent branches
    - Correlated predictor for branches that need history
    - Chooser assigns branches to one predictor or the other
    - Branches start in simple BHT, move mis-prediction threshold



More Branch Predictor works and competitions: <a href="https://www.jilp.org/vol13/index.html">https://www.jilp.org/vol13/index.html</a>