

## **LETTER • OPEN ACCESS**

## Demonstration of recycling process for GaN substrates using laser slicing technique towards cost reduction of GaN vertical power MOSFETs

To cite this article: Takashi Ishida et al 2024 Appl. Phys. Express 17 026501

View the article online for updates and enhancements.

## You may also like

- Gallium nitride vertical power devices on foreign substrates: a review and outlook Yuhao Zhang, Armin Dadgar and Tomás Palacios
- GaN FinFETs and trigate devices for power and RF applications: review and perspective

Yuhao Zhang, Ahmad Zubair, Zhihong Liu

- Progress in bulk GaN growth Ke Xu, , Jian-Feng Wang et al.



https://doi.org/10.35848/1882-0786/ad269d

## Demonstration of recycling process for GaN substrates using laser slicing technique towards cost reduction of GaN vertical power MOSFETs



Takashi Ishida<sup>1\*</sup>, Takashi Ushijima<sup>1</sup>, Shosuke Nakabayashi<sup>1</sup>, Kozo Kato<sup>1</sup>, Takayuki Koyama<sup>1</sup>, Yoshitaka Nagasato<sup>1,2</sup>, Junji Ohara<sup>1</sup>, Shinichi Hoshi<sup>1</sup>, Masatake Nagaya<sup>1</sup>, Kazukuni Hara<sup>1</sup>, Takashi Kanemura<sup>1</sup>, Masato Taki<sup>1</sup>, Toshiki Yui<sup>3</sup>, Keisuke Hara<sup>3</sup>, Daisuke Kawaguchi<sup>3</sup>, Koji Kuno<sup>3</sup>, Tetsuya Osajima<sup>3</sup>, Jun Kojima<sup>1,2</sup>, Tsutomu Uesugi<sup>2</sup>, Atsushi Tanaka<sup>2</sup>, Chiaki Sasaoka<sup>2</sup>, Shoichi Onda<sup>1,2</sup>, and Jun Suda<sup>2</sup>

Received November 27, 2023; revised January 14, 2024; accepted February 5, 2024; published online February 20, 2024

To address the issue of the high cost of GaN substrates, a recycling process for GaN substrates using a laser slicing technique was investigated. The channel properties of lateral MOSFETs and the reverse characteristics of vertical PN diodes, which represent the main components of vertical power devices, exhibited no degradation either before and after laser slicing or due to the overall GaN substrate recycling process. This result indicates that the proposed recycling process is an effective method for reducing the cost of GaN substrates and has the potential to encourage the popularization of GaN vertical power devices. © 2024 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd

allium nitride (GaN) is receiving increased attention as a post-silicon (Si) material for reducing the on-resistance of power devices as its critical electric field is ten times higher than Si. 1-3) In particular, GaN vertical devices are recognized as being potentially suitable for high power applications such as in-vehicle inverters that control main motors.<sup>4)</sup> To date, numerous device structures such as current aperture vertical electron transistors, 5-7) semipolar gate structure transistors, 8,9) junction FETs, <sup>10–13)</sup> fin FETs, <sup>14,15)</sup> planar-gate MOSFETs, <sup>16–20)</sup> and trench-gate MOSFETs<sup>21–31)</sup> have been investigated to experimentally demonstrate the advantage of GaN-based vertical power devices. The results of these experiments are also competitive against silicon carbide (SiC), another post-Si material with high potential. For instance, the MOS channel mobilities of GaN, which are one of the key properties that determine the performance of vertical power devices, are  $173-266 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ . These values are twice as high as SiC  $(80-125 \text{ cm}^2\text{V}^{-1}\text{s}^{-1})$ .  $^{32-34)}$ 

However, reducing device chip cost is one of the critical issues for the popularization of GaN vertical power devices. Although the cost of fabricating GaN devices is expected to be lower than that of SiC, owing to the low process temperature, the high cost of GaN substrates is a crucial issue. To address this issue, a recycling process for GaN substrates using a laser slicing technique has been developed. 35–38)

Figure 1 shows an overview of the GaN substrate recycling process. The thicknesses described in the figure represent the design values of the experiment in this study. The recycling process is as follows. After preparation of a new GaN substrate (No. 1 in Fig. 1), metalorganic vapor phase epitaxy (MOVPE) to grow the desired epitaxial layer structure (No. 2) and device fabrication (No. 3) are implemented in the conventional way. After device fabrication, a laser with a wavelength of 532 nm is irradiated onto the GaN substrate from the N-face and GaN is decomposed into metallic Gallium (Ga) and nitrogen gas at the focal plane by two-

photon absorption (No. 4). The depth of the focal plane can be adjusted to obtain thin device chips with a specific thickness. For instance, the focus depth can be set to  $65 \,\mu \text{m}$  from the surface of the GaN substrate considering the grinding and polishing of the N-face by 15  $\mu$ m, resulting in 50- $\mu$ m-thick device chips. After laser irradiation, the GaN substrate is separated into an upper side (thin device chips) and a lower side (GaN substrate without devices) at the GaN decomposition plane (No. 5). The combination of consecutive steps No. 4 and No. 5 is called "laser slicing." The Gaface of the GaN substrate and the N-faces of the device chips, namely, the separation planes, are ground and polished to obtain smooth surfaces (Nos. 6 and 10). The thin device chips are mounted to packages after metal deposition on the N-face (No. 11). In contrast, chemical mechanical polishing (CMP) is applied to the Ga-face of the GaN substrate (No. 7) for the following hydride vapor phase epitaxy (HVPE) process. In order to make the Ga-face ready for the epitaxial growth, the Ga-face of the GaN substrate after CMP should be atomically flat (RMS  $\leq 0.5$  nm), which is equivalent to a new substrate. The thickness of the GaN layer grown by HVPE is approximately 90  $\mu$ m (No. 8), which is designed to restore the original substrate thickness. After further Ga-face CMP (No. 9), the GaN substrate can be considered as a new GaN substrate. It is indispensable to avoid wafer cracks for the success of the recycling process. To avoid wafer cracks, the suppression of the wafer warp caused by thinning wafer thickness is necessary. In particular, the amount of Ga-face grinding and polishing after separation should be minimized.

Tanaka et al. has reported that GaN high electron mobility transistors exhibit similar electrical properties before and after laser slicing to a thickness of  $50 \, \mu \text{m}^{35)}$  and that a 8- $\mu \text{m}$ -thick epitaxial layer could be successfully grown on the GaN substrate after laser slicing. <sup>36)</sup> However, the electrical properties of the devices on a recycled wafer, which are essential to demonstrate the recyclability of a GaN substrate, have yet to be investigated.



<sup>&</sup>lt;sup>1</sup>MIRISE Technologies, Toyota, Aichi 470-0309, Japan

<sup>&</sup>lt;sup>2</sup>Nagoya University, Nagoya, Aichi 464-8601, Japan

<sup>&</sup>lt;sup>3</sup>Hamamatsu Photonics, Iwata, Shizuoka 438-0193, Japan

<sup>\*</sup>E-mail: takashi.ishida.j4m@mirise-techs.com



Fig. 1. Overview of the GaN substrate recycling process and the fabrication process of each sample: new wafer (before laser slicing), after laser slicing, and recycled wafer.

Before applying this method to vertical power devices, the effects of the laser slicing on the MOS channel and vertical PN junction structures must be investigated. This study examined the feasibility of this recycling process with vertical power devices by fabricating lateral MOSFETs and vertical PN diodes. First, the impact of the laser slicing process was investigated by comparing the electrical properties before and after laser slicing of a new wafer. Second, the feasibility of the overall GaN substrate recycling process was verified by comparing the electrical properties of new and recycled wafers.

Figure 2 shows cross-sections of the fabricated lateral MOSFET and vertical PN diode. These two structures were fabricated on the same wafer. The fabrication process is as follows. The layered structure on the 2-inch n<sup>+</sup>-GaN substrate consisting of a 4  $\mu$ m thick n-type drift layer and a 2  $\mu$ m thick p-type body layer grown by MOVPE with designed doping concentrations of 1  $\times$  10<sup>17</sup> cm<sup>-3</sup> and 5  $\times$  10<sup>17</sup> cm<sup>-3</sup>, respectively. Using a 100 nm thick SiO<sub>2</sub> through capping layer, the n<sup>+</sup> source regions of the lateral MOSFETs were formed by Si ion implantation with a dosage of 3  $\times$ 

10<sup>15</sup> cm<sup>-2</sup> and an acceleration energy of 60 keV, and a dosage of  $5 \times 10^{14} \, \text{cm}^{-2}$  and an acceleration energy of 70 keV, respectively. Activation annealing was then performed at 1050 °C in an N<sub>2</sub> ambient atmosphere for 5 min, which simultaneously activated the p-type body layer. After removing the SiO<sub>2</sub> through the capping layer and the resist patterning mask, negative beveled-mesa structures were fabricated by inductively coupled plasma reactive ion etching as the edge terminations of the vertical PN diodes. The bevel angle and the depth were approximately  $6^{\circ}$  and  $3 \,\mu\text{m}$ , respectively. Then, a 100 nm thick SiO<sub>2</sub> film was deposited as the gate oxide layer by plasma CVD and annealed at 800 ° C in an  $N_2$  ambient atmosphere for 5 min. A 160 nm thick Ni film was sputtered to form the gate, source, and drain electrodes of the lateral MOSFETs and the anode electrode of the vertical PN diodes simultaneously. Finally, a 500 nm thick Al film was sputtered to form the backside cathode electrode of the vertical PN diodes.

The  $I_{\rm d}$ – $V_{\rm g}$  and  $I_{\rm g}$ – $V_{\rm g}$  characteristics of the lateral MOSFETs and the reverse I-V characteristics of the vertical PN diodes were measured. These characteristics correspond



Fig. 2. Cross-sections of the fabricated devices: (a) lateral MOSFET and (b) vertical PN diode.



Fig. 3. (a) Top view, (b) cross-section of GaN substrate directly after laser slicing, and (c) bird's eye view of the  $50-\mu$ m-thick device chip.



Fig. 4. (a)  $I_d$ – $V_g$  and  $I_g$ – $V_g$  curves of lateral MOSFET and (b) reverse curves of vertical PN diode before and after laser slicing.

to the on-state and off-state of a vertical power MOSFET, respectively. The characteristics of the lateral MOSFETs were measured under the following conditions:  $V_{\rm d}=0.1\,{\rm V}$ ,  $V_{\rm s}=0\,{\rm V}$ , and  $V_{\rm g}=-20$  to 40 V at 300 K. In contrast, the characteristics of the vertical PN diodes were measured under the following conditions:  $V_{\rm a}=0\,{\rm V}$ ,  $V_{\rm c}=0\,{\rm V}$  to the voltage when  $I_{\rm c}=1\times10^{-6}\,{\rm A}$  at 300 K.

Figure 3 shows a top view and a cross-section of the GaN substrate directly after laser slicing, and a bird's eye view of the 50  $\mu$ m-thick device chip. The separated area was approximately 23.7 mm square, large enough to obtain nine thin device chips from one substrate in this experiment. The metallic Ga color and the morphology of the nitrogen gas bubble existed on the separated area of the substrate.

Figure 4 shows the  $I_{\rm d}$ – $V_{\rm g}$  and  $I_{\rm g}$ – $V_{\rm g}$  curves of a lateral MOSFET and the reverse curves of a vertical PN diode before and after laser slicing. The fabrication process of the samples before (new wafer) and after laser slicing are described in the lower part of Fig. 1. It should be noted

that the curves were measured from the same lateral MOSFET and vertical PN diode before and after laser slicing. The black lines and the red lines represent the curves before and after laser slicing, respectively. The solid lines and the dashed lines in Fig. 4(a) represent the  $I_{\rm d}$ – $V_{\rm g}$  and the  $I_{\rm g}$ – $V_{\rm g}$  curves, respectively. No apparent changes in characteristics occurred due to laser slicing, indicating that the devices are virtually unaffected by laser slicing, such as due to application of the heat generated by the laser onto the device surface and the stress of the separation process. The leakage current of a vertical PN diode in the voltage range of less than 100 V originated from transient current, i.e., the hole emission current of carbon-related defects  $(C_{\rm N})$ .

Table I shows the averages and standard deviations ( $\sigma$ ) of the characteristic values extracted from the measured curves before and after laser slicing. The characteristic values of the lateral MOSFETs were defined as follows. The threshold voltage was defined as the  $V_{\rm g}$  when  $I_{\rm d}=1\times10^{-9}\,{\rm A}$ . The drain leakage current was defined as the  $I_{\rm d}$  when  $V_{\rm g}=-15\,$  © 2024 The Author(s). Published on behalf of

The Japan Society of Applied Physics by IOP Publishing Ltd





Fig. 5. (a)  $I_d$ – $V_g$  and  $I_g$ – $V_g$  curves of lateral MOSFETs and (b) reverse curves of vertical PN diodes fabricated on new and recycled wafers.

**Table I.** Averages and standard deviations  $(\sigma)$  of the characteristic values extracted from the measured curves before and after laser slicing.

|                                                                          | Before laser slicing $(n = 55)$ |                       | After laser slicing $(n = 55)$ |                       |
|--------------------------------------------------------------------------|---------------------------------|-----------------------|--------------------------------|-----------------------|
| Characteristics (a) I                                                    | Average<br>Lateral MOS          | σ<br>FETs             | Average                        | σ                     |
| Drain leakage current/A                                                  | 8.8 × 10 <sup>-11</sup>         | $3.6 \times 10^{-11}$ | 3.0 ×<br>10 <sup>-12</sup>     | $2.0 \times 10^{-12}$ |
| $@V_{\rm g} = -15 \text{ V}$                                             |                                 |                       |                                |                       |
| Gate leakage current/A                                                   | 1.9 ×                           | $1.7 \times$          | 7.7 ×                          | $2.2 \times$          |
|                                                                          | $10^{-11}$                      | $10^{-11}$            | $10^{-12}$                     | $10^{-12}$            |
| $@V_{\rm g} = 40 \text{ V}$                                              |                                 |                       |                                |                       |
| Threshold voltage/V                                                      | -0.1                            | 0.5                   | 0.0                            | 0.8                   |
| $@I_{\rm d} = 1 \times 10^{-9} \text{ A}$                                |                                 |                       |                                |                       |
| Channel mobility/cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup><br>@max | 73.8                            | 2.3                   | 79.2                           | 4.2                   |

|                                                        | Before laser slicing $(n = 62)$ |                      | After laser slicing $(n = 62)$ |                      |
|--------------------------------------------------------|---------------------------------|----------------------|--------------------------------|----------------------|
| Characteristics                                        | $\sigma$ diodes                 | Average              | σ                              |                      |
| Blocking voltage/V $@I_c = 1 \times 10^{-7} \text{ A}$ | 369.9                           | 21.7                 | 367.9                          | 23.0                 |
| Leakage current/Acm <sup>-2</sup>                      | $2.0 \times 10^{-9}$            | $1.7 \times 10^{-9}$ | $3.3 \times 10^{-9}$           | $4.7 \times 10^{-9}$ |
| $@V_{\rm c} = 100 \text{ V}$                           |                                 |                      |                                |                      |

V. The gate leakage current was defined as the  $I_{\rm g}$  when  $V_{\rm g}=40\,{\rm V}$ . The channel mobility was calculated as the maximum field-effect mobility obtained from Eq. (1).

$$\mu_{\rm FE} = \frac{\partial I_{\rm d}}{\partial V_{\rm g}} \frac{L}{W} \frac{1}{C_{\rm ox}} \frac{1}{V_{\rm d}},\tag{1}$$

where, the channel length (L) and channel width (W) were  $100~\mu m$ , the gate oxide capacitance per unit area  $(C_{\rm ox})$  was  $3.5 \times 10^{-8}~{\rm Fcm}^{-2}$ , and  $V_{\rm d}=0.1~{\rm V}$ , respectively. For the vertical PN diodes, the blocking voltage (BV) was defined as the  $V_{\rm c}$  when  $I_{\rm c}=1\times 10^{-7}~{\rm A}$ , and the leakage current was defined as the  $I_{\rm c}$  when  $V_{\rm c}=100~{\rm V}$ , respectively. The results show that the characteristics of both devices exhibit no degradation due to laser slicing, and that laser slicing is a

stable process capable of separating the upper device chips and lower substrate.

Next, the entire GaN substrate recycling process was verified. The fabrication processes for new and recycled wafers are described in the lower part of Fig. 1. These processes (MOVPE growth as well as the device fabrication process) were conducted simultaneously for both wafers. In other words, the same wafer was not used before and after the recycling process. It should be noted that the wafers were purchased from the same manufacturer.

Figure 5 shows the  $I_{\rm d}$ – $V_{\rm g}$  and the  $I_{\rm g}$ – $V_{\rm g}$  curves of the lateral MOSFETs and the reverse curves of the vertical PN diodes fabricated on the new and recycled wafers. Both the lateral MOSFETs and vertical PN diodes exhibited similar characteristics on the new and recycled wafers. The difference in the gate leakages of the lateral MOSFETs before and after the recycling process is considered to be caused by the variation of the quality of the gate insulator. Table II shows the results for the devices on the new and recycled wafers. The results show that the characteristics exhibit no critical degradation after the GaN substrate recycling process, demonstrating that a recycled GaN substrate can be used in the same way as a new substrate.

In summary, this study demonstrated the feasibility of the laser slicing technique to reduce the cost of vertical GaN power devices. Lateral MOSFETs and vertical PN diodes were fabricated as test devices and the effects of laser slicing and the use of recycled wafers on the electrical properties of these devices were investigated. Virtually no differences occurred in electrical characteristics before and after laser slicing, which indicates that laser slicing has no impact on performance, such as due to application of the heat generated by the laser onto the device surface and the stress applied during the separation process. The characteristics of the devices on new and recycled wafers were almost the same, showing that a recycled GaN substrate can be used in the same way as a new substrate. By conducting this recycling process a sufficient number of times, the practical cost of GaN substrates can be dramatically reduced, indicating that this GaN substrate recycling process is a potentially effective method for encouraging the popularization of GaN vertical power devices.

© 2024 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd

**Table II.** Averages and standard deviations ( $\sigma$ ) of the characteristic values extracted from the measured curves on new and recycled wafers.

|                                                                          |                       |                         |                           | <u> </u>              |
|--------------------------------------------------------------------------|-----------------------|-------------------------|---------------------------|-----------------------|
| Characteristics                                                          | New wafers $(n = 89)$ |                         | Recycled wafers (n = 94)  |                       |
|                                                                          | Average (a            | σ<br>) Lateral MOSFETs  | Average                   | σ                     |
| Drain leakage current/A $@V_g = -15 \text{ V}$                           | $8.4 \times 10^{-11}$ | $3.1 \times 10^{-11}$   | $1.5 \times 10^{-10}$     | $2.9 \times 10^{-10}$ |
| Gate leakage current/A $@V_g = 40 \text{ V}$                             | $3.1 \times 10^{-10}$ | $5.1 \times 10^{-10}$   | $6.9 \times 10^{-11}$     | $6.9 \times 10^{-11}$ |
| Threshold voltage/V $@I_d = 1 \times 10^{-9} \text{ A}$                  | 0.8                   | 0.9                     | 0.0                       | 0.5                   |
| Channel mobility/cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup><br>@max | 76.4                  | 6.1                     | 75.6                      | 4.1                   |
|                                                                          | New wafers (n = 177)  |                         | Recycled wafers (n = 177) |                       |
| Characteristics                                                          | Average (b)           | σ<br>Vertical PN diodes | Average                   | σ                     |
| Blocking voltage/V $@I_c = 1 \times 10^{-7} \text{ A}$                   | 283.7                 | 16.2                    | 283.0                     | 15.8                  |
| Leakage current/Acm <sup>-2</sup> $@V_c = 100 \text{ V}$                 | $3.8 \times 10^{-7}$  | $3.0\times10^{-6}$      | $2.8\times10^{-7}$        | $2.0 \times 10^{-6}$  |

Acknowledgments Part of the device fabrication process was conducted at the CIRFE Transformative Electronics Facilities (C-TEFs) at Nagoya University.

- T. P. Chow, IEEE Workshop Wide-Bandgap Power Devices Appl. (WiPDA) 402. 2015.
- T. Maeda, T. Narita, S. Yamada, T. Kachi, T. Kimoto, M. Horita, and J. Suda, IEDM Tech. Dig., 2019, p. 4.2.1, 10.1109/IEDM19573.2019.8993438.
- T. Maeda, T. Narita, H. Ueda, M. Kanechika, T. Uesugi, T. Kachi, T. Kimoto, M. Horita, and J. Suda, IEEE Electron Device Lett. 40, 941 (2019).
- 4) T. Kachi, Jpn. J. Appl. Phys. 53, 100210 (2014).
- M. Kanechika, M. Sugimoto, N. Soejima, H. Ueda, O. Ishiguro, M. Kodama, E. Hayashi, K. Itoh, T. Uesugi, and T. Kachi, Jpn. J. Appl. Phys. 46, L503 (2007).
- H. Nie, Q. Diduck, B. Alvarez, A. P. Edwards, B. M. Kayes, M. Zhang, G. Ye, T. Prunty, D. Bour, and I. C. Kiziyalli, IEEE Electron Device Lett. 35, 939 (2014).
- D. Ji, A. Agarwal, H. Li, W. Li, S. Keller, and S. Chowdhury, IEEE Electron Device Lett. 39, 863 (2018).
- D. Shibata, R. Kajitani, M. Ogawa, K. Tanaka, S. Tamura, T. Hatsuda, M. Ishida, and T. Ueda, IEDM Tech. Dig., 2016, p. 10.1.1, 10.1109/IEDM. 2016,7838385.
- Y. Yin, J. Pinchbeck, C. O'Regan, I. Guiney, D. J. Wallis, and K. B. Lee, IEEE Electron Device Lett. 43, 1641 (2022).
- J. Liu, M. Xiao, Y. Zhang, S. Pidaparthi, H. Cui, A. Edwards, L. Baubutr, W. Meier, C. Coles, and C. Drowley, IEDM Tech. Dig., 2020, p. 23.2.1, 10.1109/IEDM13553.2020.9372048.
- 11) C. Yang et al., IEEE Trans. Electron Devices 67, 3972 (2020).
- 12) J. Liu, M. Xiao, R. Zhang, S. Pidaparthi, H. Cui, A. Edwards, M. Craven, L. Baubutr, C. Drowley, and Y. Zhang, IEEE Trans. Electron Devices. 68, 2025 (2021).
- 13) R. Zhang, J. Liu, Q. Li, S. Pidaparthi, A. Edwards, C. Drowley, and Y. Zhang, IEEE Trans. Power Electron. 37, 6253 (2022).
- 14) W. Li and S. Chowdhury, Phys. Status Solidi a 213, 2714 (2016).
- 15) M. Sun, Y. Zhang, X. Gao, and T. Palacios, IEEE Electron Device Lett. 38, 509 (2017).
- 16) R. Tanaka, S. Takashima, K. Ueno, H. Matsuyama, M. Edo, and K. Nakagawa, Appl. Phys. Express 12, 054001 (2019).
- 17) R. Tanaka, S. Takashima, K. Ueno, H. Matsuyama, and M. Edo, Jpn. J. Appl. Phys. 59, SGGD02 (2020).

- 18) H. T. Nguyen, H. Yamada, T. Yamada, T. Takahashi, and M. Shimizu, Materials 13, 899 (2020).
- H. Tomita, S. Harada, T. Okawa, Y. Nagasato, L. Liu, and T. Kawaharamura, JSAP Spring Meeting, 16p-Z07-7, 2021.
- 20) K. Ito, S. Iwasaki, K. Tomita, E. Kano, N. Ikarashi, K. Kataoka, D. Kikuta, and T. Narita, Appl. Phys. Express 16, 074002 (2023).
- 21) M. Kodama, M. Sugimoto, E. Hayashi, N. Soejima, O. Ishiguro, M. Kanechika, K. Itoh, H. Ueda, T. Uesugi, and T. Kachi, Appl. Phys. Express 1, 021104 (2008).
- T. Oka, T. Ina, Y. Ueno, and J. Nishii, Appl. Phys. Express 8, 054101 (2015).
- 23) R. Li, Y. Cao, M. Chen, and R. Chu, IEEE Electron Device Lett. 37, 1466 (2016).
- 24) T. Oka, T. Ina, Y. Ueno, and J. Nishii, Proc., 28th Int. Symp. Power Semiconductor Devices and ICs, 2016, p. 459, 10.1109/ISPSD.2016.7520877.
- 25) C. Gupta, S. H. Chan, A. Agarwal, N. Hatui, S. Keller, and U. K. Mishra, IEEE Electron Device Lett. 38, 1575 (2017).
- 26) D. Ji et al., IEEE Electron Device Lett. 39, 1030 (2018).
- 27) T. Oka, T. Ina, Y. Ueno, and J. Nishii, Proc., 31st Int. Symp. Power Semiconductor Devices and ICs, 2019, p. 303, 10.1109/ISPSD.2019.8757621.
- 28) T. Ishida, K. P. Nam, M. Matys, T. Uesugi, J. Suda, and T. Kachi, Appl. Phys. Express 13, 124003 (2020).
- 29) T. Ishida, K. Sakao, T. Kachi, and J. Suda, Appl. Phys. Express 14, 094002 (2021).
- 30) A. T. Binder, J. A. Cooper, J. Steinfeldt, A. A. Allerman, R. Floyd, L. Yates, and R. J. Kaplar, Adv. Electr. Eng. Electron. Energy 5, 100218 (2023).
- 31) T. Ishida, T. Kachi, and J. Suda, J. Appl. Phys. 62, 014001 (2023).
- 32) K. Tachiki, M. Kaneko, T. Kobayashi, and T. Kimoto, Appl. Phys. Express 13, 121002 (2020).
- 33) K. Tachiki, M. Kaneko, and T. Kimoto, Appl. Phys. Express 14, 031001 (2021).
- 34) K. Tachiki, K. Mikami, K. Ito, M. Kaneko, and T. Kimoto, Appl. Phys. Express 15, 071001 (2022).
- 35) V. Voronenkov, N. Bochkareva, R. Gorbunov, A. Zubrilov, V. Kogotkov, P. Latyshev, Y. Lelikov, A. Leonidov, and Y. Shreter, Results Phys. 13, 102233 (2019).
- 36) A. Tanaka et al., Sci. Rep. 11, 17949 (2021).
- 37) H. Sena, A. Tanaka, Y. Wani, T. Aratani, T. Yui, D. Kawaguchi, R. Sugiura, Y. Honda, Y. Igasaki, and H. Amano, Appl. Phys. A 127, 648 (2021).
- 38) A. Tanaka et al., Sci. Rep. 12, 7363 (2022).
- 39) T. Ohashi, M. Kanechika, T. Kondo, T. Uesugi, K. Tomita, M. Horita, and J. Suda, JSAP Spring Meeting, 23p-E302-11, 2022.