

# Chip Design 2 mc8051 Getting Started

Version: 1.0

Author: R. Höller, P. Rössler



## Copyright Notice

This document or parts of it (text, photos, graphics and artwork) are copyrighted and not intended to be published to the broad public, e.g., over the internet. Any redistribution, publishing or broadcast with permission only. Violation may be prosecuted by law.

Dieses Dokument bzw. Teile davon (Text, Photos, Graphiken und Artwork) sind urheberrechtlich geschützt und nicht für die breite Veröffentlichung, beispielsweise über das Internet, vorgesehen. Jegliche weitere Veröffentlichung nur mit Genehmigung. Zuwiderhandlungen können gerichtlich verfolgt werden.



### Introduction

This distance learning letter shows how to use the mc8051 IP (Intellectual Property) core which is a VHDL implementation of the popular mc8051 8-bit microcontroller. Here, the mc8051 is used in a simple design (blinking LED, realized by a GPIO pin of the mc8051) which is simulated as well as implemented on a Xilinx Artix-7 FPGA, contained on a Digilent Basys3 board. It is assumed that the reader is already familiar with the languages VHDL and C, the FPGA implementation tool Xilinx Vivado and the ModelSim/QuestaSim simulator which have already been used in previous This tutorial refers Xilinx Vivado 2016.1 HL WebPACK lectures. to and ModelSim-Intel FPGA Starter Edition 10.5b. However, most things will probably apply to other releases of these tools.

Furthermore, the SDCC (Small Device C Compiler) is used for the example to compile a C application which runs on the mc8051 CPU core. You can download release 3.6.0 of SDCC as well as a user guide from the CIS (Campus Information System) website of this lecture<sup>1</sup>. Please install SDCC with the default settings (full installation) to your PC. Don't forget to confirm that the PATH environment variable will be modified at the end of the installation dialogue!

## Directory Structure of the mc8051 IP Core Demo Design

Download the file "mc8051\_basys3.zip" from the CIS webpage of this lecture and unzip it to

d:\work\

Figure 1 depicts the directory structure of the mc8051 IP core demo design.

<sup>1</sup> ports of SDCC to platforms other than MS Windows/64 Bit can be downloaded from http://sdcc.sourceforge.net/





Figure 1: Directory structure of the mc8051 IP core demo design

The meaning of the various directories of the demo design is as follows:

- doc ... documentation (user guides, datasheets etc.)
  - o hw ... all design data related to hardware
  - o **generate** ... generated hardware blocks (RAM, ROM, PLL ...)
    - artix7\_xc7a35tcpg236\_1 ... generated hardware blocks for xc7a35tcpg236-1 FPGA
  - hdl ... HDL code (VHDL)
    - mc8051 ... HDL code of the mc8051 IP core
  - o impl ... implementation directory (Xilinx Vivado project directory)
  - o sim ... working directory of ModelSim simulator
    - tc blink led ... test case "Blink LED"
  - o tb ... testbenches
- sw ... all design data related to software
  - o blink\_led ... "Blink LED" software application, running on the mc8051
    - build ... SDCC compiler working directory
    - src ... C source code of the mc8051 "Blink LED" example
- tools ... misc. tools
  - o **convhex** ... convhex tool (referenced by the ModelSim do-files)
    - src ... C source code of convhex tool
    - win ... Windows executable of convhex tool
    - linux ... Linux executable of convhex tool
  - o packihx\_tcl ... packihx tool, TCL version (referenced by the ModelSim do-files)
    - src ... C source code of packihx tool
    - win ... Windows executable of packihx tool



• linux ... Linux executable of packihx tool
A similar directory structure is recommended for your own projects!

## Simulation of the mc8051 IP core demo design

Typically, whenever FPGA-internal building blocks and resources (PLLs, on-chip memories) are used in a design, dedicated libraries are needed to simulate these technology-dependent blocks. Since the mc8051 demo design incorporates such FPGA-internal resources, you need to install the Xilinx technology libraries prior to any simulation.

Start the ModelSim simulator. You can see the Xilinx technology libraries in the "Library" window of ModelSim, as shown in Figure 2. If you don't see them you have to install the libraries as described in the distance learning letter "Installing Xilinx Simulation Libraries" which can be found on the CIS website of this lecture.



Figure 2: ModelSim with Xilinx Simulation Libraries installed

In the ModelSim console enter



to change to the simulation directory of the demo design. You can verify the current path by entering

pwd

Next, enter

dir

to view the contents of the directory. As you can see, there are some do-scripts for automation of the hardware/software design flow. We will use them in the following.

If you simulate the design for the first time, generate a work library by entering

vlib work

By running the "compile" script

do compile.do

all VHDL/Verilog files that are needed to simulate the mc8051 demo design will be compiled.

The next script must be executed whenever you change the software application running on the mc8051. The script

do build mc8051 sw.do2

compiles the C source file

d:/work/mc8051 basys3/sw/blink led/src/main.c

using the "Small Device C Compiler" (SDCC) and converts the executable into a MIF (Memory Initialization File) which defines the content of the mc8051 program memory. However, as you might have noticed, a default MIF file is already prepared in simulation directory. Therefore, you you don't have to run the "build\_mc8051\_sw.do" script as long as you do not change the mc8051 software application.

<sup>&</sup>lt;sup>2</sup> on Linux-based systems use the script "build mc8051 sw linux.do"



The next script

#### do sim.do

loads the compiled design from the "work" library and starts the simulation for 150 us (which takes about 10 seconds, depending on the performance of your PC). The simulation results can be observed in the ModelSim "Wave" window. You can see the toggling signal "led\_o(0)", see Figure 3).



Figure 3: Simulation results of the mc8051 demo design

In the following, the three do-scripts that have been used previously are described in more detail.



#### compile.do:



#### sim.do:





#### build\_mc8051\_sw.do:

## Implementation of the mc8051 IP core demo design

In order to implement the mc8051 IP core demo design on the Artix-7 FPGA contained on the Digilent Basys3 board, simply double-click the file

```
D:/work/mc8051 basys3/hw/impl/mc8051.xpr
```

in Windows Explorer. Generate the bitstream (this takes about 5 minutes, depending on the performance of your PC) and download it to the FPGA. After downloading the design to the FPGA you will see LED0 blinking. You will notice a lot of warnings in Xilinx Vivado but they all can be ignored since most of them they do not indicate any flaws in the design or the mc8051 IP core.

If you would like to change the hardware of the mc8051 IP core demo design, a new synthesis and implementation run must be performed using Xilinx Vivado. Moreover, if you change the mc8051 application program, the design must also be re-synthesized and re-implemented. This is necessary, because the content of the mc8051 program memory will change. You have to execute the build\_mc8051\_sw.do script in advance. It is also important that you close Xilinx Vivado before you execute the build\_mc8051\_sw.do script and re-open the Vivado project after the do-script was run to instruct Vivado to re-synthesize the mc8051 program memory! Otherwise Vivado does not notice that the content of the mc8051 program memory has changed!



## **Abbreviations**

FPGA <u>Field Programmable Gate Array</u>
EDA <u>Electronic Design Automation</u>
HDL <u>Hardware Description Language</u>

IP <u>Intellectual Property</u>

SDCC Small Device C Compiler

Tcl/Tk <u>Tool command language / Tool kit</u>

VHDL Very High Speed Integrated Circuit Hardware Description Language

### Questions

- 1) As shown above by the mc8051 IP core demo design, three essential steps are necessary to simulate a VHDL design. Name these steps!
- 2) What is the correct compile order for VHDL files?
- 3) Why is it useful to setup a clean directory structure for VHDL designs and related EDA tools?
- 4) Estimate the ratio between EDA tool knowledge and basic knowledge about digital design (VHDL, electronic circuits ...)?
- 5) Which files have to be compiled first in a mixed-language (Verilog and VHDL) simulation?

### Version

| Version 1.0 | Update to entire document for CHIP2 |
|-------------|-------------------------------------|
|             |                                     |

If you find errors or inconsistencies please report them to the supervisors of this course. Thank you!