## **Complete Instruction Set Summary**

## **Instruction Set Summary**

| Mnemonics | Operands | Description                              | Opera                                                 | ation    |                                          | Flags       | #Clocks | #Clocks<br>XMEGA |
|-----------|----------|------------------------------------------|-------------------------------------------------------|----------|------------------------------------------|-------------|---------|------------------|
|           |          | Arith                                    | metic and Logic Instructions                          |          |                                          |             |         |                  |
| ADD       | Rd, Rr   | Add without Carry                        | Rd                                                    | ←        | Rd + Rr                                  | Z,C,N,V,S,H | 1       |                  |
| ADC       | Rd, Rr   | Add with Carry                           | Rd                                                    | <b>←</b> | Rd + Rr + C                              | Z,C,N,V,S,H | 1       |                  |
| ADIW      | Rd, K    | Add Immediate to Word                    | Rd                                                    | <b>←</b> | Rd + 1:Rd + K                            | Z,C,N,V,S   | 2 (1)   |                  |
| SUB       | Rd, Rr   | Subtract without Carry                   | Rd                                                    | <b>←</b> | Rd - Rr                                  | Z,C,N,V,S,H | 1       |                  |
| SUBI      | Rd, K    | Subtract Immediate                       | Rd                                                    | <b>←</b> | Rd - K                                   | Z,C,N,V,S,H | 1       |                  |
| SBC       | Rd, Rr   | Subtract with Carry                      | Rd                                                    | <b>←</b> | Rd - Rr - C                              | Z,C,N,V,S,H | 1       |                  |
| SBCI      | Rd, K    | Subtract Immediate with Carry            | Rd                                                    | <b>←</b> | Rd - K - C                               | Z,C,N,V,S,H | 1       |                  |
| SBIW      | Rd, K    | Subtract Immediate from Word             | Rd + 1:Rd                                             | <b>←</b> | Rd + 1:Rd - K                            | Z,C,N,V,S   | 2 (1)   |                  |
| AND       | Rd, Rr   | Logical AND                              | Rd                                                    | ←        | Rd • Rr                                  | Z,N,V,S     | 1       |                  |
| ANDI      | Rd, K    | Logical AND with Immediate               | Rd                                                    | <b>←</b> | Rd • K                                   | Z,N,V,S     | 1       |                  |
| OR        | Rd, Rr   | Logical OR                               | Rd                                                    | <b>←</b> | Rd v Rr                                  | Z,N,V,S     | 1       |                  |
| ORI       | Rd, K    | Logical OR with Immediate                | Rd                                                    | <b>←</b> | Rd v K                                   | Z,N,V,S     | 1       |                  |
| EOR       | Rd, Rr   | Exclusive OR                             | Rd                                                    | <b>←</b> | Rd ⊕ Rr                                  | Z,N,V,S     | 1       |                  |
| COM       | Rd       | One's Complement                         | Rd                                                    | <b>←</b> | \$FF - Rd                                | Z,C,N,V,S   | 1       |                  |
| NEG       | Rd       | Two's Complement                         | Rd                                                    | <b>←</b> | \$00 - Rd                                | Z,C,N,V,S,H | 1       |                  |
| SBR       | Rd,K     | Set Bit(s) in Register                   | Rd                                                    | <b>←</b> | Rd v K                                   | Z,N,V,S     | 1       |                  |
| CBR       | Rd,K     | Clear Bit(s) in Register                 | Rd                                                    | <b>←</b> | Rd • (\$FFh - K)                         | Z,N,V,S     | 1       |                  |
| INC       | Rd       | Increment                                | Rd                                                    | ←        | Rd + 1                                   | Z,N,V,S     | 1       |                  |
| DEC       | Rd       | Decrement                                | Rd                                                    | ←        | Rd - 1                                   | Z,N,V,S     | 1       |                  |
| TST       | Rd       | Test for Zero or Minus                   | Rd                                                    | ←        | Rd • Rd                                  | Z,N,V,S     | 1       |                  |
| CLR       | Rd       | Clear Register                           | Rd                                                    | <b>←</b> | Rd ⊕ Rd                                  | Z,N,V,S     | 1       |                  |
| SER       | Rd       | Set Register                             | Rd                                                    | <b>←</b> | \$FF                                     | None        | 1       |                  |
| MUL       | Rd,Rr    | Multiply Unsigned                        | R1:R0                                                 | <b>←</b> | Rd x Rr (UU)                             | Z,C         | 2 (1)   |                  |
| MULS      | Rd,Rr    | Multiply Signed                          | R1:R0                                                 | <b>←</b> | Rd x Rr (SS)                             | Z,C         | 2 (1)   |                  |
| MULSU     | Rd,Rr    | Multiply Signed with Unsigned            | R1:R0                                                 | <b>←</b> | Rd x Rr (SU)                             | Z,C         | 2 (1)   |                  |
| FMUL      | Rd,Rr    | Fractional Multiply Unsigned             | R1:R0                                                 | <b>←</b> | Rd x Rr<<1 (UU)                          | Z,C         | 2 (1)   |                  |
| FMULS     | Rd,Rr    | Fractional Multiply Signed               | R1:R0                                                 | <b>←</b> | Rd x Rr<<1 (SS)                          | Z,C         | 2 (1)   |                  |
| FMULSU    | Rd,Rr    | Fractional Multiply Signed with Unsigned | R1:R0                                                 | <b>←</b> | Rd x Rr<<1 (SU)                          | Z,C         | 2 (1)   |                  |
| DES       | К        | Data Encryption                          | if (H = 0) then R15:R0<br>else if (H = 1) then R15:R0 | <b>←</b> | Encrypt(R15:R0, K)<br>Decrypt(R15:R0, K) |             |         | 1/2              |
|           |          | Bra                                      | nch Instructions                                      |          |                                          |             |         | •                |
| RJMP      | k        | Relative Jump                            | PC                                                    | <b>←</b> | PC + k + 1                               | None        | 2       |                  |
| IJMP      |          | Indirect Jump to (Z)                     | PC(15:0)<br>PC(21:16)                                 | <b>←</b> | Z,<br>0                                  | None        | 2 (1)   |                  |
| EIJMP     |          | Extended Indirect Jump to (Z)            | PC(15:0)<br>PC(21:16)                                 | <b>←</b> | Z,<br>EIND                               | None        | 2 (1)   |                  |
| JMP       | k        | Jump                                     | PC                                                    | <b>←</b> | k                                        | None        | 3 (1)   |                  |





| Mnemonics | Operands | Description                         | Oper                     | ation        |             | Flags       | #Clocks                 | #Clocks<br>XMEGA     |
|-----------|----------|-------------------------------------|--------------------------|--------------|-------------|-------------|-------------------------|----------------------|
| RCALL     | k        | Relative Call Subroutine            | PC                       | ←            | PC + k + 1  | None        | 3 / 4 <sup>(4)</sup>    | 2 / 3 <sup>(4)</sup> |
| ICALL     |          | Indirect Call to (Z)                | PC(15:0)<br>PC(21:16)    | <b>←</b>     | Z,<br>0     | None        | 3 / 4 <sup>(1)(4)</sup> | 2 / 3(1)(4)          |
| EICALL    |          | Extended Indirect Call to (Z)       | PC(15:0)<br>PC(21:16)    | <b>←</b>     | Z,<br>EIND  | None        | 4 (1)(4)                | 3 (1)(4)             |
| CALL      | k        | call Subroutine                     | PC                       | $\leftarrow$ | k           | None        | 4 / 5 <sup>(1)(4)</sup> | 3 / 4 <sup>(4)</sup> |
| RET       |          | Subroutine Return                   | PC                       | ←            | STACK       | None        | 4 / 5 <sup>(4)</sup>    |                      |
| RETI      |          | Interrupt Return                    | PC                       | <b>←</b>     | STACK       | ı           | 4 / 5 <sup>(4)</sup>    |                      |
| CPSE      | Rd,Rr    | Compare, Skip if Equal              | if (Rd = Rr) PC          | <b>←</b>     | PC + 2 or 3 | None        | 1/2/3                   |                      |
| СР        | Rd,Rr    | Compare                             | Rd - Rr                  |              |             | Z,C,N,V,S,H | 1                       |                      |
| CPC       | Rd,Rr    | Compare with Carry                  | Rd - Rr - C              |              |             | Z,C,N,V,S,H | 1                       |                      |
| СРІ       | Rd,K     | Compare with Immediate              | Rd - K                   |              |             | Z,C,N,V,S,H | 1                       |                      |
| SBRC      | Rr, b    | Skip if Bit in Register Cleared     | if (Rr(b) = 0) PC        | <b>←</b>     | PC + 2 or 3 | None        | 1/2/3                   |                      |
| SBRS      | Rr, b    | Skip if Bit in Register Set         | if (Rr(b) = 1) PC        | <b>←</b>     | PC + 2 or 3 | None        | 1/2/3                   |                      |
| SBIC      | A, b     | Skip if Bit in I/O Register Cleared | if (I/O(A,b) = 0) PC     | <b>←</b>     | PC + 2 or 3 | None        | 1/2/3                   | 2/3/4                |
| SBIS      | A, b     | Skip if Bit in I/O Register Set     | If (I/O(A,b) =1) PC      | <b>←</b>     | PC + 2 or 3 | None        | 1/2/3                   | 2/3/4                |
| BRBS      | s, k     | Branch if Status Flag Set           | if (SREG(s) = 1) then PC | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRBC      | s, k     | Branch if Status Flag Cleared       | if (SREG(s) = 0) then PC | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BREQ      | k        | Branch if Equal                     | if (Z = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRNE      | k        | Branch if Not Equal                 | if (Z = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRCS      | k        | Branch if Carry Set                 | if (C = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRCC      | k        | Branch if Carry Cleared             | if (C = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRSH      | k        | Branch if Same or Higher            | if (C = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRLO      | k        | Branch if Lower                     | if (C = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRMI      | k        | Branch if Minus                     | if (N = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRPL      | k        | Branch if Plus                      | if (N = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRGE      | k        | Branch if Greater or Equal, Signed  | if (N ⊕ V= 0) then PC    | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRLT      | k        | Branch if Less Than, Signed         | if (N ⊕ V= 1) then PC    | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRHS      | k        | Branch if Half Carry Flag Set       | if (H = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRHC      | k        | Branch if Half Carry Flag Cleared   | if (H = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRTS      | k        | Branch if T Flag Set                | if (T = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRTC      | k        | Branch if T Flag Cleared            | if (T = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRVS      | k        | Branch if Overflow Flag is Set      | if (V = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRVC      | k        | Branch if Overflow Flag is Cleared  | if (V = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRIE      | k        | Branch if Interrupt Enabled         | if (I = 1) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
| BRID      | k        | Branch if Interrupt Disabled        | if (I = 0) then PC       | <b>←</b>     | PC + k + 1  | None        | 1/2                     |                      |
|           | I        |                                     | ansfer Instructions      |              |             | 1           | I                       | <u> </u>             |
| MOV       | Rd, Rr   | Copy Register                       | Rd                       | <b>←</b>     | Rr          | None        | 1                       |                      |
| MOVW      | Rd, Rr   | Copy Register Pair                  | Rd+1:Rd                  | <b>←</b>     | Rr+1:Rr     | None        | 1 (1)                   |                      |
| LDI       | Rd, K    | Load Immediate                      | Rd                       | <b>←</b>     | К           | None        | 1                       |                      |
| LDS       | Rd, k    | Load Direct from data space         | Rd                       | <u>·</u>     | (k)         | None        | 2 <sup>(1)(4)</sup>     | 2 <sup>(4)(5)</sup>  |
| LD        | Rd, X    | Load Indirect                       | Rd                       | · ←          | (X)         | None        | 2(2)(4)                 | 1 <sup>(4)(5)</sup>  |

12

| Mnemonics | Operands | Description                                      | Opera                                      | ation    |                     | Flags | #Clocks             | #Clocks<br>XMEGA    |
|-----------|----------|--------------------------------------------------|--------------------------------------------|----------|---------------------|-------|---------------------|---------------------|
| LD        | Rd, X+   | Load Indirect and Post-Increment                 | Rd<br>X                                    | <b>←</b> | (X)<br>X + 1        | None  | 2(2)(4)             | 1 <sup>(4)(5)</sup> |
| LD        | Rd, -X   | Load Indirect and Pre-Decrement                  | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$ | <b>←</b> | X - 1<br>(X)        | None  | 2 <sup>(2)(4)</sup> | 2 <sup>(4)(5)</sup> |
| LD        | Rd, Y    | Load Indirect                                    | $Rd \leftarrow (Y)$                        | <b>←</b> | (Y)                 | None  | 2(2)(4)             | 1 <sup>(4)(5)</sup> |
| LD        | Rd, Y+   | Load Indirect and Post-Increment                 | Rd<br>Y                                    | <b>←</b> | (Y)<br>Y + 1        | None  | 2 <sup>(2)(4)</sup> | 1 <sup>(4)(5)</sup> |
| LD        | Rd, -Y   | Load Indirect and Pre-Decrement                  | Y<br>Rd                                    | <b>←</b> | Y - 1<br>(Y)        | None  | 2 <sup>(2)(4)</sup> | 2 <sup>(4)(5)</sup> |
| LDD       | Rd, Y+q  | Load Indirect with Displacement                  | Rd                                         | <b>←</b> | (Y + q)             | None  | 2 <sup>(1)(4)</sup> | 2(4)(5)             |
| LD        | Rd, Z    | Load Indirect                                    | Rd                                         | <b>←</b> | (Z)                 | None  | 2(2)(4)             | 1 <sup>(4)(5)</sup> |
| LD        | Rd, Z+   | Load Indirect and Post-Increment                 | Rd<br>Z                                    | <b>←</b> | (Z),<br>Z+1         | None  | 2 <sup>(2)(4)</sup> | 1 <sup>(4)(5)</sup> |
| LD        | Rd, -Z   | Load Indirect and Pre-Decrement                  | Z<br>Rd                                    | <b>←</b> | Z - 1,<br>(Z)       | None  | 2(2)(4)             | 2 <sup>(4)(5)</sup> |
| LDD       | Rd, Z+q  | Load Indirect with Displacement                  | Rd                                         | <b>←</b> | (Z + q)             | None  | 2 <sup>(1)(4)</sup> | 2(4)(5)             |
| STS       | k, Rr    | Store Direct to Data Space                       | (k)                                        | <b>←</b> | Rd                  | None  | 2 <sup>(1)(4)</sup> | 2 <sup>(4)</sup>    |
| ST        | X, Rr    | Store Indirect                                   | (X)                                        | <b>←</b> | Rr                  | None  | 2(2)(4)             | 1 <sup>(4)</sup>    |
| ST        | X+, Rr   | Store Indirect and Post-Increment                | (X)<br>X                                   | <b>←</b> | Rr,<br>X + 1        | None  | 2 <sup>(2)(4)</sup> | 1 <sup>(4)</sup>    |
| ST        | -X, Rr   | Store Indirect and Pre-Decrement                 | X<br>(X)                                   | <b>←</b> | X - 1,<br>Rr        | None  | 2 <sup>(2)(4)</sup> | 2 <sup>(4)</sup>    |
| ST        | Y, Rr    | Store Indirect                                   | (Y)                                        | ←        | Rr                  | None  | 2(2)(4)             | 1 <sup>(4)</sup>    |
| ST        | Y+, Rr   | Store Indirect and Post-Increment                | (Y)                                        | <b>←</b> | Rr,<br>Y + 1        | None  | 2 <sup>(2)(4)</sup> | 1 <sup>(4)</sup>    |
| ST        | -Y, Rr   | Store Indirect and Pre-Decrement                 | Y<br>(Y)                                   | <b>←</b> | Y - 1,<br>Rr        | None  | 2 <sup>(2)(4)</sup> | 2 <sup>(4)</sup>    |
| STD       | Y+q, Rr  | Store Indirect with Displacement                 | (Y + q)                                    | ←        | Rr                  | None  | 2 <sup>(1)(4)</sup> | 2 <sup>(4)</sup>    |
| ST        | Z, Rr    | Store Indirect                                   | (Z)                                        | <b>←</b> | Rr                  | None  | 2(2)(4)             | 1 <sup>(4)</sup>    |
| ST        | Z+, Rr   | Store Indirect and Post-Increment                | (Z)<br>Z                                   | <b>←</b> | Rr<br>Z + 1         | None  | 2 <sup>(2)(4)</sup> | 1 <sup>(4)</sup>    |
| ST        | -Z, Rr   | Store Indirect and Pre-Decrement                 | Z                                          | <b>←</b> | Z - 1               | None  | 2(2)(4)             | 2 <sup>(4)</sup>    |
| STD       | Z+q,Rr   | Store Indirect with Displacement                 | (Z + q)                                    | <b>←</b> | Rr                  | None  | 2 <sup>(1)(4)</sup> | 2 <sup>(4)</sup>    |
| LPM       |          | Load Program Memory                              | R0                                         | <b>←</b> | (Z)                 | None  | 3 <sup>(3)</sup>    | 3                   |
| LPM       | Rd, Z    | Load Program Memory                              | Rd                                         | ←        | (Z)                 | None  | 3 <sup>(3)</sup>    | 3                   |
| LPM       | Rd, Z+   | Load Program Memory and Post-<br>Increment       | Rd<br>Z                                    | <b>←</b> | (Z),<br>Z + 1       | None  | 3(3)                | 3                   |
| ELPM      |          | Extended Load Program Memory                     | R0                                         | ←        | (RAMPZ:Z)           | None  | 3 <sup>(1)</sup>    |                     |
| ELPM      | Rd, Z    | Extended Load Program Memory                     | Rd                                         | <b>←</b> | (RAMPZ:Z)           | None  | 3 <sup>(1)</sup>    |                     |
| ELPM      | Rd, Z+   | Extended Load Program Memory and Post-Increment  | Rd<br>Z                                    | <b>←</b> | (RAMPZ:Z),<br>Z + 1 | None  | 3 <sup>(1)</sup>    |                     |
| SPM       |          | Store Program Memory                             | (RAMPZ:Z)                                  | <b>←</b> | R1:R0               | None  | _ (1)               | -                   |
| SPM       | Z+       | Store Program Memory and Post-<br>Increment by 2 | (RAMPZ:Z)<br>Z                             | <b>←</b> | R1:R0,<br>Z+2       | None  |                     | -                   |
| IN        | Rd, A    | In From I/O Location                             | Rd                                         | <b>←</b> | I/O(A)              | None  | 1                   |                     |
| OUT       | A, Rr    | Out To I/O Location                              | I/O(A)                                     | <b>←</b> | Rr                  | None  | 1                   |                     |
| PUSH      | Rr       | Push Register on Stack                           | STACK                                      | <b>←</b> | Rr                  | None  | 2 <sup>(1)</sup>    | 1 <sup>(4)</sup>    |
| POP       | Rd       | Pop Register from Stack                          | Rd                                         | <b>←</b> | STACK               | None  | 2 <sup>(1)</sup>    | 2 <sup>(4)</sup>    |





| Mnemonics | Operands | Description                     | Operat                | ion                  |                         | Flags     | #Clocks          | #Clocks<br>XMEGA |
|-----------|----------|---------------------------------|-----------------------|----------------------|-------------------------|-----------|------------------|------------------|
|           |          | Bit and                         | Bit-test Instructions |                      |                         |           |                  |                  |
| LSL       | Rd       | Logical Shift Left              | Rd(n+1)<br>Rd(0)<br>C | <b>← ←</b>           | Rd(n),<br>0,<br>Rd(7)   | Z,C,N,V,H | 1                |                  |
| LSR       | Rd       | Logical Shift Right             | Rd(n)<br>Rd(7)<br>C   | <b>←</b><br><b>←</b> | Rd(n+1),<br>0,<br>Rd(0) | Z,C,N,V   | 1                |                  |
| ROL       | Rd       | Rotate Left Through Carry       | Rd(0)<br>Rd(n+1)<br>C | <b>← ←</b>           | C,<br>Rd(n),<br>Rd(7)   | Z,C,N,V,H | 1                |                  |
| ROR       | Rd       | Rotate Right Through Carry      | Rd(7)<br>Rd(n)<br>C   | <b>←</b><br><b>←</b> | C,<br>Rd(n+1),<br>Rd(0) | Z,C,N,V   | 1                |                  |
| ASR       | Rd       | Arithmetic Shift Right          | Rd(n)                 | <b>←</b>             | Rd(n+1), n=06           | Z,C,N,V   | 1                |                  |
| SWAP      | Rd       | Swap Nibbles                    | Rd(30)                | $\leftrightarrow$    | Rd(74)                  | None      | 1                |                  |
| BSET      | s        | Flag Set                        | SREG(s)               | <b>←</b>             | 1                       | SREG(s)   | 1                |                  |
| BCLR      | s        | Flag Clear                      | SREG(s)               | <b>←</b>             | 0                       | SREG(s)   | 1                |                  |
| SBI       | A, b     | Set Bit in I/O Register         | I/O(A, b)             | <b>←</b>             | 1                       | None      | 2                | 1                |
| СВІ       | A, b     | Clear Bit in I/O Register       | I/O(A, b)             | <b>←</b>             | 0                       | None      | 2                | 1                |
| BST       | Rr, b    | Bit Store from Register to T    | Т                     | <b>←</b>             | Rr(b)                   | Т         | 1                |                  |
| BLD       | Rd, b    | Bit load from T to Register     | Rd(b)                 | <b>←</b>             | Т                       | None      | 1                |                  |
| SEC       |          | Set Carry                       | С                     | <b>←</b>             | 1                       | С         | 1                |                  |
| CLC       |          | Clear Carry                     | С                     | <b>←</b>             | 0                       | С         | 1                |                  |
| SEN       |          | Set Negative Flag               | N                     | <b>←</b>             | 1                       | N         | 1                |                  |
| CLN       |          | Clear Negative Flag             | N                     | <b>←</b>             | 0                       | N         | 1                |                  |
| SEZ       |          | Set Zero Flag                   | Z                     | <b>←</b>             | 1                       | Z         | 1                |                  |
| CLZ       |          | Clear Zero Flag                 | Z                     | <b>←</b>             | 0                       | Z         | 1                |                  |
| SEI       |          | Global Interrupt Enable         | I                     | <b>←</b>             | 1                       | 1         | 1                |                  |
| CLI       |          | Global Interrupt Disable        | I                     | <b>←</b>             | 0                       | 1         | 1                |                  |
| SES       |          | Set Signed Test Flag            | S                     | <b>←</b>             | 1                       | S         | 1                |                  |
| CLS       |          | Clear Signed Test Flag          | S                     | <b>←</b>             | 0                       | S         | 1                |                  |
| SEV       |          | Set Two's Complement Overflow   | V                     | <b>←</b>             | 1                       | V         | 1                |                  |
| CLV       |          | Clear Two's Complement Overflow | V                     | <b>←</b>             | 0                       | V         | 1                |                  |
| SET       |          | Set T in SREG                   | Т                     | <b>←</b>             | 1                       | Т         | 1                |                  |
| CLT       |          | Clear T in SREG                 | Т                     | <b>←</b>             | 0                       | Т         | 1                |                  |
| SEH       |          | Set Half Carry Flag in SREG     | Н                     | <b>←</b>             | 1                       | Н         | 1                |                  |
| CLH       |          | Clear Half Carry Flag in SREG   | Н                     | <b>←</b>             | 0                       | Н         | 1                |                  |
|           | •        | MCU C                           | ontrol Instructions   |                      |                         | •         | •                |                  |
| BREAK     |          | Break                           | (See specific desc    | cr. fo               | r BREAK)                | None      | 1 <sup>(1)</sup> |                  |
| NOP       |          | No Operation                    |                       |                      |                         | None      | 1                |                  |
| SLEEP     |          | Sleep                           | (see specific des     | scr. fc              | or Sleep)               | None      | 1                |                  |
| WDR       |          | Watchdog Reset                  | (see specific des     | scr. fo              | or WDR)                 | None      | 1                |                  |
|           | 1        | <u>i</u>                        |                       |                      |                         | 1         | 1                | 1                |

Notes:

- This instruction is not available in all devices. Refer to the device specific instruction set summary.
- Not all variants of this instruction are available in all devices. Refer to the device specific instruction set summary.

  Not all variants of the LPM instruction are available in all devices. Refer to the device specific instruction set summary.

  Not all variants of the LPM instruction are available in all devices. Refer to the device specific instruction set summary.

  Cycle times for Data memory accesses assume internal memory accesses, and are not valid for accesses via the external RAM interface.

  One extra cycle must be added when accessing Internal SRAM.
- 1. 2. 3. 4. 5.