# Getting started with the Syfala project: From Faust to FPGA

Tanguy Risset, Maxime Popoff and the Syfala Team

# 16 février 2022

# Table des matières

| 0            | Ver                                                                               | Very Quick Start                                                                   |           |  |  |  |
|--------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------|--|--|--|
| 1            | Syfala v6.3 compilation flow  1.1 The Faust IP and the fpga.cpp architecture file |                                                                                    |           |  |  |  |
| 2            | A c                                                                               | omplete example : simple sinewave                                                  | <b>12</b> |  |  |  |
| A            | Inst                                                                              | call the syfala toolchain for syfala 6.3                                           | 17        |  |  |  |
| _            |                                                                                   | Installing Faust                                                                   | 18        |  |  |  |
|              |                                                                                   | Installing Vivado, Vitis and Vitis_hls                                             | 18        |  |  |  |
|              |                                                                                   | Installing Vivado Board Files and Linux drivers                                    | 19        |  |  |  |
|              |                                                                                   | A.3.1 Vivado Board Files for Digilent Boards                                       | 19        |  |  |  |
|              |                                                                                   | A.3.2 Cable drivers (Linux only)                                                   | 19        |  |  |  |
|              | A.4                                                                               | Installing udev rules to use JTAG connection                                       | 19        |  |  |  |
|              |                                                                                   | Clone the Syfala git and compile a Syfala application                              | 19        |  |  |  |
| $\mathbf{B}$ | The                                                                               | The Syfala team objectives                                                         |           |  |  |  |
|              | B.1                                                                               | The syfala team                                                                    | 21        |  |  |  |
| $\mathbf{C}$ | Known bugs: Important "tricks" to be known!!                                      |                                                                                    |           |  |  |  |
|              | C.1                                                                               | Locale setting on linux                                                            | 22        |  |  |  |
|              | C.2                                                                               | Save the Vivado Install file in case of installation failure                       | 22        |  |  |  |
|              | C.3                                                                               | Vivado Installation stuck at "final processing : Generating installed device list" |           |  |  |  |
|              | C.4                                                                               | Installing Vivado Board Files for Digilent Boards                                  | 22        |  |  |  |
|              | C.5                                                                               | Cable drivers (Linux only)                                                         | 22        |  |  |  |
|              | C.6                                                                               | Digilent driver for linux                                                          |           |  |  |  |
|              |                                                                                   | Vitis installation                                                                 |           |  |  |  |
|              | C.8                                                                               | "'sys/cdefs.h' file not found" during vitis HLS compilation                        | 23        |  |  |  |

# 0 Very Quick Start

Last update of this document : 16 février 2022

Most recent version: Syfala v6.3 (os2) uses, Vivado 2020.2 and Faust 2.39.3

```
#make sure that vivado (v=2020.2) and Faust (v>2.39.3) are installed
#on your computer
git clone https://github.com/inria-emeraude/syfala.git my-clone-syfala
cd my-clone-syfala/v6.3-os2
make
# connect the Zybo by USB with SWO switched on LDO side and
# blue jumper on JTAG
make standalone boot
#listen to audio ''HPH OUT''
```

Syfala has been started almost two years ago, a first preliminary presentation was done at IFC 2020 [2]. A more recent publication should appear at SMC2022. There has been a number of *version* of Syfala, each *version* implying great changes in the sources file, and tools used hence requiring a new source code. The current version released (v6.3-os2) makes the following choices:

- One-sample strategy : the FPGA DSP kernel is launched at each new sample and the result is available before the arrival of the next sample
- No use of pentalinux. The software running on the ARM of the Zynq SoC is used bare-metal: no operating system is present.
- The DDR3 memory is accessed by the FPGA DSP kernel, allowing to have long delay lines in DSP programs implemented. The DDR3 is also accessed in a *bare metal* manner: no MMU is used.
- The whole design has been optimised for low latency, efficient memory accesses, and software initialisation (see SMC publication).
- The FPGA DSP kernel can be controlled with a harware interface or a software interface using the serial port UART between the host processor and the ARM on the Zynq.

## 1 Syfala v6.3 compilation flow

The required tools installations (vivado, vitis, vitis\_hls, Faust) are explained in Annex A. In the cloned directory, Syfala compilation flow is deployed in a subdirectory: version v6.3 is available in directory v6.3-os2. Here are the ways to compile your first Faust IP:

```
git clone https://github.com/inria-emeraude/syfala mysyfala
cd mysyfala/v6.3-os2
make
```

or if you have installed your ssh key on github:

```
git git@github.com:inria-emeraude/syfala.git mysyfala
cd mysyfala/v6.3-os2
make
```

The Syfala compilation flows v6.3 follow the schematics of Figure 1.1. The default configuration when cloning syfala github code attemps to compile a Faust program called virtualAnalog.dsp which is present in the the mysyfal/faust directory and is configured to use a *software* control interface (i.e. not a hardware control interface).

The parameters of the compilation launched by the make command can be modified in the Makefile file (name of DSP program compiled) or in the configFAUST.h file (harware/software interface, codec used etc.). The successive commands called by the make command above are the following:

The same result can be equivalently obtained by performing each step individually with the following commands:

```
make faust /* makes the faust_v6.cpp file */
make ip /* uses vitis_hls to synthesize faust_v6.cpp */
make project /* build the faust_v6.xpr vivado project */
make bitstream /* execute the vivado faust_v6.xpr project */
make app /* create and compile the control application */
make standalone_boot /* dwnld bitstream+app on Zynq (JTAG) and boot*/
make controlUI /* launch the control UI on the host computer */
```



Figure 1.1 – Syfala compilation flow, grey boxes are generated during the compilation flow

The choices that have been made Syfala v6.3 are the following:

- Implement a *one sample* flag in the Faust compiler (-os2) that generates a computemydsp function of the faust.cpp file that computes only one sample. It implies that the FPGA signal processing treatment is not pipelined among the audio samples.
- Have a fixed interface of the faust IP that will be synthesized by vitis\_hls. This interface is present in the architecture file fpga.cpp detailled in Section 1.1
- Have a fixed software running on the ARM, performing constants and delays initialization and then constantly updating controllers using hardware or software interface and sending them to the IP. This *application* uses the arm.cpp architecture file and is described in Section 1.4

#### 1.1 The Faust IP and the fpga.cpp architecture file

The fpga.cpp file is the Faust architecture file for Xilinx FPGA target (currently only Xilinx FPGA architectures are supported by syfala). The fpga.cpp determines the interface of the Faust IP. It is important to understand this interface because it highly

```
void faust v6(ap int<DATA WIDTH> in left V, ap int<DATA WIDTH> in right V,
        ap_int<DATA_WIDTH> *out_left_V,ap_int<DATA_WIDTH> *out_right_V,
        FAUSTFLOAT *ram, bool *outGPIO1, bool *outGPIO2,
        bool debugSwitch, int ARM_fControl[16], int ARM_iControl[16],
        int DEBUG_toIP_tab[32], int ARM_passive_controller[32],
        int soft_reset, int ramBaseAddr, int ramDepth,
        int userVar, bool enable_RAM_access)
#pragma HLS INTERFACE s_axilite port=ARM_fControl
#pragma HLS INTERFACE s_axilite port=ARM_iControl
#pragma HLS INTERFACE s_axilite port=ARM_passive_controller
#pragma HLS INTERFACE s_axilite port=DEBUG_toIP_tab
#pragma HLS INTERFACE s axilite port=soft reset
#pragma HLS INTERFACE s axilite port=ramBaseAddr
#pragma HLS INTERFACE s_axilite port=ramDepth
#pragma HLS INTERFACE s axilite port=userVar
#pragma HLS INTERFACE s_axilite port=enable_RAM_access
#pragma HLS INTERFACE m_axi port=ram latency=50
  [\ldots]
  }
```

FIGURE 1.2 – Prototype of the Faust\_v6() function defined in the fpga.cpp architecture file. This function is synthesized by vitis\_hls to generate the Faust IP

influences many performances issues. Changing this interface is possible but it implies to change all vivado scripts present in the compilation flow, hence it requires many manual tuning before getting to new automatic compilation flow with a new interface of the Faust IP.

The interface of the Faust IP is determined by the parameter of the Faust\_v6() function which is the function synthesized by vitis\_HLS. The prototype of the Faust\_v6() function, extracted from the fpga.cpp file is shown in Fig. 1.2, HLS pragmas indicate how each parameter of the IP are interfaced with the rest of the system. The following conventions are used (see faust\_v6.cpp file generated in the build/faut\_ip directory):

- Stereo input and output (i.e. in\_left\_V, in\_right\_V, out\_left\_V, out\_right\_V) are 24 bit wide signed integer between -1 and 1, which are to be send and receive from the I2S transceiver which himself will interface with the audio codec. The sample bit depth can be changed in the file configFAUST.h
- All other parameters of the IP are transmitted from the ARM processor via the s-AXI protocol, except the ram parameter which is the access to thr DDR3 memory.
- The DDR3 memory is accessed via the m-AXI protocol in a *bare metal* manner: a memory zone is reserved by the ARM program (explicitly reserved in the linker script) and the address and size of this zone are transmitted to the IP via the ramBaseAddress and ramDepth parameters.
- ARM\_icontrol and ARM\_fControl arrays are used to transmit controllers values (integer values or floating point valuers) from ARM to IP, hence in this version

```
void faust_v6([...])
{
   if (enable_RAM_access) {
      if (cpt==0) {
          cpt++:
          /* Download initialization of constants from DDR3 content */
          instanceConstantsFromMemmydsp(&DSP,SAMPLE_RATE,I_ZONE,F_ZONE);
    }
    else {
          /* compute one sample */
          computemydsp(&DSP, inputs, outputs, icontrol, fcontrol, I_ZONE, F_ZONE);
    }
   /* Copy produced outputs, scaleFactor cast between float and ap_int */
     *out_left_V = ap_int<DATA_WIDTH>(outputs[0] * scaleFactor);
    *out_right_V = ap_int<DATA_WIDTH>(outputs[1] * scaleFactor);
}
```

FIGURE 1.3 – Body of the Faust\_v6() function synthesized by vitis\_hls to generate the Faust IP

there must be less than 16 controllers of each type, but these can be changed before compilation of course.

- useVar, DEBUG\_toIP\_tab and ARM\_passive\_controller, outGPIO1 and outGPIO2 can be used for debugging purpose.
- enable\_RAM\_access is a boolean that indicates to the IP that the DDR3 initialisation performed by the ARM are finished and the IP can start to access the DDR3.

the body of the Faust\_v6() function is shown in Fig. 1.3. The computemydsp() function is the function computing the effective signal processing on input/output, it is generated by the Faust compiler in the Faust\_v6.cpp file.

The scaleFactor value (i.e. 8388608.0f) is exactly  $2^{23}$ . The input/output of the **faust** function are arrays of type ap\_int<24>, i.e. signed integer of 24 bit, they are interpreted as decimal part of signed samples between -1 and 1.

The following table shows the correspondence between the floating point values output by the computemydsp function and the corresponding sample input to the I2S transceiver:

| Faust output Float | value truncated   | value stored in             | 24 bits representation of $c$ |
|--------------------|-------------------|-----------------------------|-------------------------------|
| sample value $(a)$ | for 24 bits $(b)$ | $\verb"out_left_V"(c)$      | sent to i2s                   |
| 0.12345678123456   | 0.1234567         | $c = a * 2^{23} = 1035630$  | [000011111100110101101101110] |
| -0.12345678123456  | -0.1234567        | $c = a * 2^{23} = -1035630$ | [111100000011001010010010]    |

## 1.2 Interfacing Faust IP and audio codec: I2S

Figure 1.4 shows how the Faust IP, is interconnected with the rest of the system. All these IPs have a hardwired system clock at approximately 120Mhz (i.e. 8.33ns system clock). One can see that the audio input/output streams of the Faust IP are directly



FIGURE 1.4 – The bloc design obtained by connecting Faust IP,(Syfala v6.3), with I2S IPs and m-AXI interface to DDR3

connected to the I2S IP (i2s\_transceiver block), one can also see the m\_axi IP interface which is used to access DDR3 and the s\_axi IP interface used for interface with ARM processor. The I2S IP is in turn directly connected to I/O of the Zynq board corresponding to the codec interface. The codec (by default the Zybo Board integrated codec: Analog Device SSM2603) is configured from the ARM processor as described in section 1.4



FIGURE 1.5 – I2S protocol implemented i2s\_transceiver.vhd, between the Faust IP and the audio codec SSM2603 with 16-bit samples. The ws signal select from left or right channel. The sd\_tx bit stream corresponds to the 16 bits of the sample. it is shifted of 1 clock cycle from ws changes

The i2s\_transceiver is the one that really transmit the bits between the FPGA and the audio codec. The data is serialized and transmitted/received on the  $sd_tx/sd_rx$  port to recdat/pbdat ports of the SSM2603 audio codec. The protocol used in our design is the one illustrated on Fig. 1.5, it can be configured to send 16, 24 or 32 bit-wide sample. For 16 bit configuration the sample cycle time is exactly divide in 32 cycle to transmit the  $2 \times 16$  bits (left and right samples). But for 24 bit-wide sample, the sample cycle is not divided in 48 (=2 × 24), but in 64 cycles as it is for 32 bit-wide samples. The sample bits are serially transmitted along the bclk clock as shown in Fig. 1.5 (see also [1]). The ws signal indicates whether current bits belong to left or right channel. However, as indicated



FIGURE 1.6 – Zoom on the beguinning of a right sample (sample number i) first bits transmission: mclk is 4 time faster than bclk. ws\_latched is delayed by one bclk cycle, it is used to synchronize starting of samples bits transmission. sd\_tx is produced by the I2S IP as an output on the falling edge of bclk and sd\_rx is read as an input on the rising edge of bclk.

in Fig. 1.5, there is a shift of 1 cycle: the first bit send after ws clock falldown is not the first bit of current left sample, it is the last bit of the previous right sample. <sup>1</sup>

In a normal transmission, the sd\_tx bit is positionned on the falling edge of bclk clock, it is transmitted from our (master) I2S to the (slave) I2S of the codec. Simultaneously, the slave I2S is positionning the sd\_rx bit – which is his st\_tx – to be transmitted from the codec to our I2S. The sd\_rx bit is effectively read by our I2S on the rising edge of bclk, this allows time for the signal to arrive through the connection between the codec and the FPGA, this time is called Tsod in analog device ADAUs codecs for instance.

In our design, we have used external codecs that allows internal clock as fast as 768kHz. We have noticed that, as we needed a level shifter to adapt power supplies between the codec and the Zybo, this alf a bclk cycle time may be less than Tsod. Hence we proposed a patch that delays of one mclk cycle in addition to the half bclk cycle shown on Fig. 1.5.





FIGURE 1.7 – The left chronogram (a) illustrates the Tsod time needed for the information to tansit from codec to FPGA. In a standard I2S, the sd\_rx bit is sampled on the rising edge of bclk. On the right (b) is illustrated our patch delaying the sampling of a mclk period, taking into account the time needed to transit through the level shifter

We have implemented the I2S protocole in VHDL (file i2s\_transceiver.vhd). It can

<sup>1.</sup> See for instance https://www.sparkfun.com/datasheets/BreakoutBoards/I2SBUS.pdf

be parameterized by the sample bit depht as well as by the sample rate.

The i2s\_transceiver is connected to the faust IP. It performs a hand shake (ap\_hs protocol from Xilinx vitis\_hls) with the Faust IP in order to transmit and receive samples from the Faust IP. The ap\_start signal is initiated by the i2s\_transceiver and the ready signal triggers the sampling of the samples by the faust IP.<sup>2</sup>

#### 1.3 Time, Clocks and the ordering of ticks in the Syfala system

It is important to understand the origin and value of the different clocks in the system. The generation of the different clocks is highly simplified by the use of the Clocking Wizard IP, which itself inputs the FPGA system clock (sys\_clk) and output the required clocks.

FPGA system Clock: 120Mhz The *internal* FPGA clock that triggers every registers of the FPGA is depending of the complexity of the design (i.e. the complexity of the longest combinatorial path), it is called sys\_clk on Vivado block design. We usually impose this clock to be 120Mhz (i.e. setting approximately a 8.33ns clock when creating vivado and vivado\_hls projects). If vivado fails in synthesizing a design that can be clocked at that speed, it will issue an error message, however it should be easy to change this clock to another value as all other clocks are generated independently of this one <sup>3</sup>.

Audio codec internal Master Clock:  $2 \times 4 \times d_{width} \times f_s$  We call  $d_{width}$  the number of cycle needed to send the bits of one sample, remember that, as explained above:  $d_{width}$  is 16 for 16 bit-wide samples but 32 for 24 bit wide samples (and 32 for 32 bit wide samples too). The clock regulating the SSM2603 (mclk) should be a multiple of the sampling frequency, it should be exactly  $f_{mclk} = 2 \times 4 \times d_{width} \times f_s$ , where  $f_s$  is the sample rate. Indeed, as bclk clock will be four times slower than mclk clock, we will have time to send 2 sample of  $d_{width}$  bits in one sample cycle.

For instance, if we configure the chip to run with 48kHz sampling rate with 24 bit samples,  $f_{mclk}$  should be:

$$f_{mclk} = 8 \times 32 \times f_s = 256 * 48kHz = 12.288MHz$$

In out design, this clock is generated with the clocking Wizard IP and transmitted to both i2s\_transceiver and ssm2603 codec to ports name mclk.

**Vivado IP's clocks** The AXI bus and the Zynq processing system require a 100Mhz clock. The Zynq processing system requires also a 50Mhz clock  $^4$ 

<sup>2.</sup> TODO: check, je ne comprend plus ce que j'ai écrit...

<sup>3.</sup> TODO: to be checked yet

<sup>4.</sup> To be checked, on my design this clock is set at 100Mhz

The i2s\_transceiver clocks The I2S transceiver is using two more clocks: the sclk clock, sometimes called bclk (bit clock because it is clocking each bit as illustrated on figure 1.5) and the ws clock (word select) which select the left or right channel (illustrated as ws on Fig. 1.5).

There is a fixed ratio between these two clocks and the mclk mentioned above :mclk/sclk=4 (i.e. mclk is 4 time faster sclk). The ration between sclk and ws is also fixed but it depends on the bit depth of the sample : sclk/ws=  $2 \times d_{width}$ . We have hard-coded these ratios in i2c\_transceiver.vhd generic VHDL parameters which are generated at compile time, depending on the sample bit-depth choosen in the file configFAUST.h

For instance, at 48kHz sampling rate with 24 bit samples, one ws period is  $T_{ws} = 4 \times 2 \times 32 \times T_{mclk} = 256 \times T_{mclk} = T_{audio} = \frac{1}{48kHz} = 20.83\mu s$ . Here are the generic parameters used for this configuration in i2s\_transceiver.vhd

```
generic(
  mclk_sclk_ratio : integer := 4; --number of mclk periods per sclk period
  sclk_ws_ratio : integer := 64; --number of sclk periods per word select period
  d_width : integer := 24); --data width
```

Hence,



FIGURE 1.8 - Architecture of Xilinx Zynq processing system (from https://www.rs-online.com/designspark/getting-started-with-xilinx-zynq-all-programmable-soc)

#### 1.4 The ARM application software and the arm.cpp architecture file

Zynq FPGAs include a so-called *processing system* which consists in a complete SoC integrating i) a dual core ARM CorteX A9 processor, ii) the FPGA fabric, iii) high

performance and general purpose buses between ARM and FPGA (s-AXI port) and iv) an interface to an external DDR3 memory (see Fig. 1.8). Ideally, the DSP computations should be executed on the FPGA and the control and initialization should be executed on the ARM processor. The Faust language proposes several interfaces to the user: sliders or button and even feedback information. In the remaining of this documents, we will refer to these interface devices as controllers.

The faust compiler is invoqued a second time. The first invocation has generated the Faust\_v6.cpp file used to generate the IP as in Syfala version 1 (using the fpga.cpp architecture file). The second invocation is used to generate the Faust\_v6\_app.cpp program that will run on the ARM (using the arm.cpp architecture file).

The Faust\_v6\_app.cpp is quite long because it re-uses many contributions from the Faust ecosystem. Here are the actions executed by the application on the ARM processor (i.e. the actions of the Faust\_v6\_app.cpp file):

— It initializes the ddr\_ptr pointer to the DDR memory and erases the part of the memory used by the FPGA IP. The address of the ddr\_ptr is heritated from a macro defined in the linker script:

```
u32* ddr_ptr = (u32*)FRAME_BUFFER_BASEADDR;
```

— it initializes the izone and fzone which are then transmitted to the Faust IP:

```
iZone = (int*)(ddr_ptr);
fZone = (float*)(ddr_ptr + FAUST_INT_ZONE);
```

- it initialize various peripherals of the Soc:
  - GPIOs
  - SPI peripheral (used to get controlers/sliders valuers)
  - I2C (used to configure the audio codec)
  - Faust IP
  - DDR3 memory
- It defines a user interface for the DSP program (UI)
- It defines a class mydsp which correspond to all the variables of the DSP program stored in the Block Rams by the Faust IP: delay lines, temporary computation, etc. This "additionnal" declaration is used to initialize some of these variables (in particular constants).
- It maintains a state for each controller and updates them when their values changes, either from hardware (in case of hardware interface) or from software (i.e. via the UART connection in case of software interface).
- It sends these controllers values repetitively to the Faust IP.

The faust\_v6\_app.elf file is cross-compiled to ARM binary format on the host using the cross compilation tool proposed by vivado using the files Faust\_v6\_app.cpp, and some other files present in the src directory. The compilation is configured by Xilinx xsct tool using the scripts/application\_v6.tcl

Depending on the information written in the configFaust.h file, the code executed by faust\_v6\_app.elf launches a hardware interface to control the Faust IP or a software interface to control the Faust IP. This is shown on Fig. 1.9



FIGURE 1.9 – (a) Interface selection between software interface (GTK app) and hardware interface (knobs such those shown in (b)). The design of the hardware board such as (b) can be freely available on github.

# 2 A complete example: simple sinewave

Imagine we want to implement on FPGA a filter-based sine wave oscillator. Such a sine wave is written in Faust in Fig. 2.1. There is one controller which selects the oscillator frequency. Note the "[knob:1]" meta data that indicates that this controller will be associated to the first knob in case of hardware interface.

The computation of th, c and s are depending on the frequency value, hence we expect all these variables to be computed at control rate, hence on the ARM, not on the FPGA. On the other hand, the computation of nlf2 is performed at each sample (sample rate) and will be implemented on the FPGA.

FIGURE 2.1 – Filter-based sine wave oscillator in Faust used for illustrating the compilation process.

The first step of the compilation flow is to generate a C++ program from the Faust code, this is done by executing make faust. All the generated files that are related to the Faust IP are generated in the directory build/Faust\_v6. In particular, the faust\_v6.cpp is generated in build/Faust\_v6/Faust\_v6.cpp.

```
typedef struct {
          int fSampleRate;
          float fConst0;
          FAUSTFLOAT fHslider0:
          int IOTAO;
          int iVec0[2];
          float fRec0[2]:
         float fRec1[2];
} mydsp;
void instanceConstantsFromMemmydsp(mydsp* dsp, int sample_rate, int* iZone, float* fZone) {
          dsp->fSampleRate = sample_rate;
          dsp->fConst0 = fZone[0];
[....]
void computemydsp(mydsp* dsp, FAUSTFLOAT* inputs,
          FAUSTFLOAT* outputs, int* iControl, float* fControl,
          int* iZone, float* fZone) {
     dsp->iVec0[(dsp->IOTAO & 1)] = 1;
    float fTemp0 = dsp->fRec1[((dsp->IOTAO - 1) & 1)];
float fTemp1 = dsp->fRec0[((dsp->IOTAO - 1) & 1)];
dsp->fRec0[(dsp->IOTAO & 1)] = ((fControl[1]*fTemp0) +
     (fControl[2] * fTemp1));
dsp->fRec1[(dsp->IOTAO & 1)] = (((float)(1 -
    dap > inter[(dap > 101A0 - 1) & 1)] + (fControl[2] *
fTemp0)) - (fControl[1] * fTemp1));
float fTemp2 = dsp->fRec1[((dsp->IOTAO - 0) & 1)];
     outputs[0] = (FAUSTFLOAT)fTemp2;
outputs[1] = (FAUSTFLOAT)fTemp2;
     dsp \rightarrow IOTAO = (dsp \rightarrow IOTAO + 1);
[....]
/* body of faust_v6() function */
if (enable_RAM_access) {
     if (cpt==0) {
       /* first iteration: constant initialization */
       instanceConstantsFromMemmydsp(&DSP,SAMPLE_RATE,I_ZONE,F_ZONE);
     else
          /* all other iterations: compute one sample */
         computemydsp(&DSP, inputs, outputs, icontrol, fcontrol, I_ZONE, F_ZONE);
   } else {
```

FIGURE 2.2 – Excerpt of C++ code generated by the Faust compiler from the Faust code presented on Fig. 2.1 when tuned for the FPGA target.

An excerpt of file faust\_v6.cpp is shown on Figure 2.2. One can first notice the structure mydsp that is built for this example, the output samples are computed by the computemydsp() function. In this example, as the memory used is small, all variables are stored in Block Rams, hence declared here, in faust\_v6.cpp. By looking at the body of the faust\_v6() function (i.e. the "main" function), one can see that for the first sample, the function instanceConstantsFromMemmydsp() which copies the initialized constant

fconst0 on the FPGA, then the computemydsp is executed for all other samples. fRec names are usually used for delay lines, the IOTA is used to implement delay line by circular buffers.

The second step of the compilation flow is to synthesize the Faust IP from the faust\_v6.cpp using vitis\_hls, this is done by typing make ip. The IP is generated in directory build/Faust\_v6\_ip/Faust\_v6. The report of the HLS, indicating the size of the resulting IP and execution time in terms of FPGA cycles can be seen by typing make rpt. The execution time of the HLS is approximately 1 mn:

The next step is to synthesize the whole design that includes the Faust IP. This is done by executing make bitstream. This command first builds the Faust\_v6\_project.xpr vivado project from the TCL files and then executes it to produce the bitstream. The resulting file main\_wrapper.xsa is generated in build/hw\_export directory. One important point here is that the Faust\_v6\_project.xpr can be opened directly with vivado 2020.2 GUI and modified and re-synthesized. This can be usefull for exploring other block designs (other parameters for the Faust IP for instance). The main\_wrapper.xsa is also saved in a backup directory in order to be able to use alternatively several version of the the IP without re-synthesizing. This synthesis last about 15mm for Zybo Z10.

Then you have to compile the application file that will run on the ARM processor. This application file is generated by the Faust compiler by using the arm.cpp file. Its re-uses many software components developed for the Faust ecosystem and uses also the drivers provided by Xilinx in vivado. Then the application\_v6.tcl script is executed with xsct (Xilinx Software Command-line Tool) which is an an interactive and scriptable command-line interface to Xilinx vitis (formerly Xilinx SDK).

```
v6.3-ex-sin> make app
faust -i -lang cpp -os2 -mcd 0 -a arm.cpp ../faust/sinewave-biquad-inlined.dsp\
   -o build/faust_v6_application/generated_src/faust_v6_app.cpp
****************
****** ARM Driver code compilation: ********
xsct ./scripts/application_v6.tcl
[\ldots]
Finished building target: faust_v6_app.elf
Invoking: ARM v7 Print Size
arm-none-eabi-size faust_v6_app.elf | tee "faust_v6_app.elf.size"
  text
         data
                bss
                       dec
                              hex filename
640400
         2904 2241180 2884484 2c0384 faust_v6_app.elf
Finished building: faust_v6_app.elf.size
cp build/faust_v6_application/faust_v6_app/Debug/faust_v6_app.elf build/sw_export
v6.3-ex-sin>
```

An excerpt of file faust\_v6\_app.cpp is shown on Figure 2.3. One can see that the mydsp class private fields are exactly the same as the structure mydsp of the Faust IP (Fig. 2.2). This allow us to have coherent view of the IP, either from inside the FPGA or from the ARM processor.

One can see that the control method of mydsp on the ARM processor (Fig. 2.3) corresponds to the computations of variables th, c and s of the Faust program of Fig. 2.1. As we expected, the control rate computations are executed on the ARM. Then the structure ARMcontroller defines the functions sendControlToFPGA() and controlFPGA().

The function sendControlToFPGA() is using Xilinx driver functions for accessing m-AXI port of the Faust IP (here fControl and iControl ports). The function controlFPGA() will first call fDSP->control() in order to get new values of the controllers from the hardware or software user interface, then it will call sendControlFPGA() to send these values to the Faust IP.

Finally the "main" program of Faust\_v6\_app.cpp can be seen on Fig. 2.4, it is an infinite loop calling permanently ARMController->controlFPGA()

TODO: explain make controlUI

```
[...]
class mydsp : public one_sample_dsp_real<float> {
private:
      int fSampleRate;
      float fConst0;
      FAUSTFLOAT fHslider0;
      int IOTAO;
      int iVec0[2];
      float fRec0[2];
      float fRec1[2];
public:
[...]
       virtual void control(int* RESTRICT iControl, float* RESTRICT fControl, int* RESTRICT iZone, float* RESTRICT fZone) {
             fControl[0] = fConst0 * float(fHslider0);
fControl[1] = std::sin(fControl[0]);
             fControl[2] = std::cos(fControl[0]);
 [...]
struct ARMController {
 // Control
 ARMControlUIBase* fControlUI;
 // DSP
 mydsp* fDSP;
void sendControlToFPGA()
   void controlFPGA()
   // Compute iControl and fControl from controllers value
   fDSP->control(iControl, fControl, iZone, fZone);
   // send iControl and fControl to FPGA \,
   sendControlToFPGA():
```

FIGURE 2.3 – Excerpt of C++ code generated by the Faust compiler from the Faust code presented on Fig. 2.1 when tuned for the ARM application target.

## Références

- [1] Analog Devices. Low power audio codec ssm2603 data sheet. https://www.analog.com/en/products/ssm2603.html. 7
- [2] T. Risset, R. Michon, Y. Orlarey, S. Letz, G. Müller, and A. Gbadamosi. faust2fpga for ultra-low audio latency: Preliminary work in the syfala project. In *Proceedings of the International Faust Conference (IFC-20)*, Paris (France), 2020. 2

FIGURE 2.4 – Excerpt of C++ code generated by the Faust compiler from the Faust code presented on Fig. 2.1 when tuned for the ARM application target.

# A Install the syfala toolchain for syfala 6.3

The Syfala toolchain is a compilation toolchain of Faust program on FPGA (currently Xilinx Zynq xc7z010clg400-1 present on Zybo-Z10 board). This document explains how to install and run the toolchain from version 6.3 and up (i.e. version without petalinux), on a linux <sup>5</sup> machine. In practice, installing the Syfala tool chain means:

- Installing the Faust compiler, see section A.1 below.
- Creating a Xilinx account and downloading/installing a version 2020.2 of Xilinx vivado toolchain: vitis\_hls, vivado and vitis. See section A.2 below.
- Installing Vivado Board Files for Digilent Boards, see section A.3
- Installing udev rules to use JTAG connection, see section A.4
- Cloning the Syfala directory and running a simple example as explained in Section 2.

Warning: You need approximately 50GB of disk space to install the tool chain, and a good connection. The installation take several hours. If the installer prompts a choice for which version to install, select the WebPack Edition

Warning all the tools of Vivado come with shell scripts that set up your \$PATH to use them. It is quite dangerous to source them in the .bashrc file because it provides older version of important utilities (such as cmake for instance). I strongly advise you to use a fonction defined in your .bashrc file such as the following:

```
function use_vitis
{
   source $myXilinxToolDirectory/Vivado/2020.2/settings64.sh
   source $myXilinxToolDirectory/Vitis_HLS/2020.2/settings64.sh
   source $myXilinxToolDirectory/Vitis/2020.2/settings64.sh
}
```

<sup>5.</sup> tested on Ubuntu 18.04 and Ubuntu 20.04

#### A.1 Installing Faust

It is recommanded to clone Faust from the github repository: https://github.com/grame-cncm/faust:

```
git clone https://github.com/grame-cncm/faust faust
cd faust
make
sudo make install
```

If you are using older version of Syfala, you might need to use older version of Faust (see version files in Syfala directory). the procedure is to get the commit number of the version you need here: https://github.com/grame-cncm/faust/releases. For instance, if you use Syfala v5.4, it requires Faust version 2.31.1 (at least), it commit number is: 32a2e92c955c4e057d424ab69a84801740d37920, then execute:

```
cd faust
git checkout 32a2e92c955c4e057d424ab69a84801740d37920
make
sudo make install
```

### A.2 Installing Vivado, Vitis and Vitis\_hls

If you encounter a bug during the installation, please see Section C.

The procedure is the following

- Open an account on https://www.xilinx.com/registration
- The Xilinx download page (https://www.xilinx.com/support/download.html) contains links for downloading the "Vivado Design Suite HLx Edi-tions Full Product". It is available for both Linux and Windows. Download the Linux installer <sup>6</sup>
- Download Xilinx\_Unified\_2020.2\_1118\_1232\_Lin64.bin
- chmod a+x Xilinx\_Unified\_2020.2\_1118\_1232\_Lin64.bin
- ./ Xilinx\_Unified\_2020.2\_1118\_1232\_Lin64.bin (is takes one hour and 100GB on your hard drive). We suggest to use the "Download Image (Install Separately)" option. It creates a directory with a xsetup file to execute for installing that you can reuse in case of failure during the installation. See Section C.2.
- Launch xsetup
- Choose to install Vitis (it will install vivado, vitis and vitis\_hls), It will need 110GB of disk space. If you uncheck Ultrascale, Ultrascale+, Versal ACAP and Alveo acceleration platform, it uses less space and still work.
- Agree with everything and choose a directory to install
- Install and wait for hours
- Setup the use\_vitis function as explained above.
- Install missing Vivado board files for Digilent boards and drivers for linux (explained in Section A.3 below).

<sup>6.</sup> https://www.xilinx.com/member/forms/download/xef.html?filename=Xilinx\_Unified\_2020.2\_1118\_1232\_Lin64.bin

#### A.3 Installing Vivado Board Files and Linux drivers

#### A.3.1 Vivado Board Files for Digilent Boards

Important : This step is needed to enable vivado to generate code for the Zybo Z10
 Look at https://reference.digilentinc.com/learn/programmable-logic/tutorials/
zybo-getting-started-with-zynq/start?redirect=1

it explains that you still have to install Vivado Board Files for Digilent Boards (Legacy). Basicaly, you gave to download a ZIP file and install it in a particular directory (for example: \$HOME/vivado/Vivado/2020.2/data/boards/board\_files)

#### A.3.2 Cable drivers (Linux only)

For the Board to be recognized by the Linux system, it is necessary to install additional drivers. See https://digilent.com/reference/programmable-logic/guides/install-cable-drivers

#### A.4 Installing udev rules to use JTAG connection

The udev rules must be configured to use the JTAG connection through USB. The udev rules configuration files are provided by Vivado, they must be installed manually on your Linux.

Here are the action to perform on Linux:

- Get the 52-digilent-usb.rules file is directory : Vivado/2020.2/data/xicom/cable\_drivers/lin64/
- Copy it (as sudo) in /etc/udev/rules.d

That's it, you should be able to program the Zybo (using make standalone\_boot in syfala or using the hardware manager in Vivado IDE).

## A.5 Clone the Syfala git and compile a Syfala application

The syfala repository is freely accessible (reading only) on github (https://github.com/inria-emeraude/syfala), you have to have a github account of course to clone it. As mentionned before, there may be several sub-directories with different version of Syfala (i.e. different interface for Faust hardware IP). Here are the step needed to run Syfala:

1. Clone Syfala github: to clone the version needed and compile a first architecture you can use the following commands:

```
git clone https://github.com/inria-emeraude/syfala.git mysyfala
```

- 2. Configure the parameter of your compilation action. A "Syfala application" in V6.3 is from from a unique source .dsp Faust program that should be choosen in the Makefile. Other parameter can be tuned in the configFAUST.h file.
  - choose the DSP to compile. The Makefile can perform all the step automatically, the .dsp and .c file are indicated at the beguinning. For instance for

syfala v6.3-os2, in the Makefile in the subdirectory v6.3-os2:

```
mydsp?=virtualAnalog
DSP = ../faust/$(mydsp).dsp
```

- Choose the parameter of the compilation flow: The application that will run on the Zybo ARM used to control the sliders of the .dsp file— is generated automatically. The parameters that can be changed are located in the configFAUST.h file they consist of:
  - Type of control: hardware or software (default)
  - use DDR (default) or not
  - sample rate (default 48000Hz)
  - sample bit depth (default 24 bits)
  - output volume (for headphone by default=
- Generate hardware IP main\_wrapper.xsa. Go in the v6.3-os2 directory and type make:

```
cd v6.3-os2
```

— This will take approximately 15 minutes

the main\_wrapper.xsa file containing the Faust hardware IP is in directory build/hw\_export. The files to be compiled on the ARM are in directory build/sw\_export

3. **Program the Zybo.** Download the configuration on the Zybo : connect the Zybo by USB, make sure that the jumper are correctly positionned (see section ??)

```
make standalone_boot
```

And listen to the line output.

# B The Syfala team objectives

The Syfala project (*Synthetiseur Faible Latence pour FPGA*) has started as a FIL project, it will probably continue for a while. This docment explains the technical choices that have been made on the first versions of the Syfala toolchain.

The Syfala toolchain is a compilation toolchain of Faust program on FPGA (currently Xilinx Zynq present on Zybo-Z7-10 board). The installation of the toolchain itself is explained in Annex here (from p 17).

The objective is to compile Faust <sup>7</sup> programs on a FPGA platform with the objective of obtaining a short latency between input and output of the signal.

Audio signal is sampled at (say) 48kHz. Hence one audio sample (i.e. one on each channel, two channels for stereo audio) arrives roughly every  $2.083 \times 10^{-5}$  seconds, hence approximately every  $20\mu s$ . In general it is considered that the latency (i.e. the time between the input of a sample and its effect on output) cannot go below 1 sample delay (i.e.  $20\mu s$ ). Our current syfala version is able to reach a latency of 191  $\mu s$  with the intergrated Analog Device SSM2603 codec and a latency 11.1  $\mu s$  with a more efficient codec (Analog Device ADAU 1787).

<sup>7.</sup> https://faust.grame.fr/

Few examples of professional FPGA-based real-time audio DSP systems (i.e., Antelope Audio, <sup>8</sup> Korora Audio, <sup>9</sup> etc.) and in these applications, FPGAs are dedicated to a specific task, limiting creativity and flexibility. Moreover, these designs where realized "by hand" i.e. by register transfer level design (in VHDL or Verilog) of the realized circuits. The idea of the Syfala project is to *compile* an FPGA configuration from a Faust audio processing specification. This is made possible by *High Level synthesis* (HLS) which is a compilation flow that transforms a software code (usually based on C-like syntax) into a HDL representation that can be further compiled with classical FPGA programming suites. The most well known HLS tools are vivadoHLS (from Xilinx), C2H (from Altera), CatapultC (from Mentor Graphics), but other tools are proposed today to bridge the gap between algorithmic representation and hardware level representation of a computation <sup>10</sup>. This project has been launched by the Emeraude team <sup>11</sup> which is a collaboration between Grame research department <sup>12</sup> and Citi laboratory.

## B.1 The syfala team

Here is a list of person that have contributed to the Syfala project:

- Tanguy Risset
- Yann Orlarey
- Romain Michon
- Stephane Letz
- Florent de Dinechin
- Alain Darte
- Yohan Uguen
- Gero Müller
- Adeyemi Gbadamosi
- Ousmane Touat
- Luc Forget
- Antonin Dudermel
- Maxime Popoff
- Thomas Delmas
- Oussama Bouksim

# C Known bugs: Important "tricks" to be known!!

This section regroups all the tricks that can result in unlimited waste of time if not known

- 8. https://en.antelopeaudio.com
- 9. https://www.kororaaudio.com
- 10. See https://en.wikipedia.org/wiki/High-level\_synthesis for instance
- 11. https://team.inria.fr/emeraude/admin
- 12. https://www.grame.fr/recherche

#### C.1 Locale setting on linux

WARNING KNOWN BUG: it is a known bug that vivado is sensible to the "locale" environment variable on linux, hence you have to set these variables in your .bashrc file: export LC\_ALL=en\_US.UTF-8 export LC\_NUMERIC=en\_US.UTF-8

If you do not, you might end up with unpredictible behaviour of Vivado.

#### C.2 Save the Vivado Install file in case of installation failure

Vivado installation tends to fail. To avoid having to redownload the installation file each time you try, we suggest to use the "Download Image (Install Separately)" option. It creates a directory with a xsetup file to execute for installing. But don't forget to duplicate the installation file, because Vivado will delete the xsetup installation file you use if you choose to let him delete all files after the installation failed.

# C.3 Vivado Installation stuck at "final processing : Generating installed device list"

If the install of Vivado is stuck at "final processing : Generating installed device list", cancel it and install the librourses 5 lib :

sudo apt install libncurses5

## C.4 Installing Vivado Board Files for Digilent Boards

It is necessary, once Vivado install, to add support for new digilent board. the content of directory board\_files has to be copied in \$vivado/2019.2/data/boards/board\_files (see

https://reference.digilentinc.com/learn/programmable-logic/tutorials/\zybo-getting-started-with-zynq/start?redirect=1#

The content of board\_files can be obtain by typing, in syfala source directory : git submodule update --init <sup>13</sup>

Or directly here: https://github.com/Digilent/vivado-boards

### C.5 Cable drivers (Linux only)

For the Board to be recognized by the Linux system, it is necessary to install additional drivers. See https://digilent.com/reference/programmable-logic/guides/install-cable-drivers

<sup>13.</sup> TODO: check, ca marche ça?)

## C.6 Digilent driver for linux

On some linux install, programming the Zybo board will need to install an additionnal "driver": Adept2 https://reference.digilentinc.com/reference/software/adept/start?redirect=1#software\_downloads

#### C.7 Vitis installation

Warning Apparently the installation process does not end correctly if the libtinfo-dev package is not correctly installed (https://forums.xilinx.com/t5/Installation-and-Licensing/Installation-of-Vivado-2020-2-on-Ubuntu-20-04/td-p/1185285. In case of doubt, execute these commands (april 2020):

```
sudo apt update
sudo apt install libtinfo-dev
sudo ln -s /lib/x86_64-linux-gnu/libtinfo.so.6 /lib/x86_64-linux-gnu/libtinfo.so.5
```

## C.8 "'sys/cdefs.h' file not found" during vitis\_HLS compilation

If Vitis HLS synthesis fails with the following error :

```
'sys/cdefs.h' file not found: /usr/include/features.h

You have to install the g++-multilib lib

sudo apt-get install g++-multilib
```