

# Comparator (Comp)

2.0

### **Features**

- Low input offset
- User controlled offset calibration
- Multiple speed modes
- Low-power mode
- Output routable to digital logic blocks or pins
- Selectable output polarity
- Configurable operation mode during Sleep



The Comparator (Comp) component provides a hardware solution to compare two analog input voltages. The output can be sampled in software or digitally routed to another component. Three speed levels are provided to allow you to optimize for speed or power consumption. A reference or external voltage can be connected to either input.

You can also invert the output of the comparator using the Polarity parameter.

# When to Use a Comparator

The Comparator can provide a fast comparison between two voltages, compared to using an ADC. Although an ADC can be used with software to compare multiple voltage levels, applications requiring fast response or little software intervention are good candidates for this comparator. Some example applications include CapSense<sup>®</sup>, power supplies, or simple translation from an analog level to a digital signal.

A common configuration is to create an adjustable comparator by connecting a voltage DAC to the negative input terminal.



# **Input/Output Connections**

This section describes the input and output connections for the Comp. An asterisk (\*) in the list of I/Os states that the I/O may be hidden on the symbol under the conditions listed in the description of that I/O.

#### Positive Input - Analog

This input is usually connected to the voltage that is being compared. This input can be routed to GPIOs or to a selection of internal references.

#### Negative Input – Analog

This input is usually connected to the reference voltage. This input can be routed to GPIOs or to a selection of internal references.

#### **Comparator Out - Digital Output**

The output of the comparison. For non-inverting configuration, this output goes high when the positive input voltage is greater than the negative input voltage. If the polarity is set to inverting, the output will go high when the negative input voltage is greater than the positive input voltage, in this case one inverter from an UDB block is used in order to inverts the comparator's output signal. The output can be routed to other component digital inputs such as interrupts, timers, etc.

### clock - Digital Input \*

The clock input synchronizes the comparator output to the rising edge of the clock when the **Sync** parameter is set to **Normal**. This forces the comparator output to be sampled on the rising edge of the clock.

When the **Sync** parameter is set to **Bypass**, the output is not synchronized with bus clock on rising edge and synchronized to the bus clock on falling edge. In this case the clock input terminal no longer displayed on the component symbol.

Sync: Normal Sync: Bypass





# **Component Parameters**

Drag a Comparator onto your design and double-click it to open the Configure dialog.



The Comparator provides the following parameters.

# **Hysteresis**

This parameter allows you to add approximately 10 mV of hysteresis to the comparator. This helps to ensure that slowly moving voltages or slightly noisy voltages will not cause the output of the comparator to oscillate when the two input voltages are near equal.





Hysteresis Enabled





#### Speed

This parameter provides a way for the user to optimize speed verses power consumption.

| Speed Options   | Description                                                              |
|-----------------|--------------------------------------------------------------------------|
| Ultra Low Power | Use this setting for very low power applications.                        |
| Slow (default)  | Use this setting for signals requiring response times slower than 80 ns. |
| Fast            | Use this setting for signals requiring response times faster than 80 ns. |

#### **PowerDownOverride**

Enabling the power down override parameter causes the comparator to stay active during Sleep mode. When the **PowerDownOverride** option is enabled, the customizer automatically sets the power mode to Ultra Low Power and remaining power options become unavailable. This is because Ultra Low Power is the only valid power mode for the comparator in Sleep mode.

**Note** Don't use the inverted output in this mode.

#### **Polarity**

This parameter allows you to invert the output of the comparator. This is useful for peripherals that require an inverted signal from the comparator. The sampled signal state returned by the software API and the comparator output seen by the power manager (see the *System Reference Guide* section on Alt Active and Sleep) is not affected by this parameter.

Note Inversion logic for comparator is implemented using UDBs.

| Polarity Options        | Description                                                          |
|-------------------------|----------------------------------------------------------------------|
| Inverting               | Output goes high when positive input is less than the negative input |
| Non-Inverting (default) | Output goes high when positive input is greater than negative input  |

## **Sync**

This parameter selects between synchronizing the output with a clock and connecting through asynchronous set/synchronous to the bus clock reset flop. When **Normal** is selected, the output will change on the rising edge of the clock input. When Bypass is selected, the output will set immediately and reset on the rising edge of the bus clock.

| Sync Options     | Description                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------|
| Normal (default) | Sync the comparator output with the clock input.                                                       |
| Bypass           | Connect the analog comparator output through asynchronous set/synchronous to the bus clock reset flop. |



# **Application Programming Interface**

Application Programming Interface (API) routines allow you to configure the component using software. The following table lists the interface to each function. The subsequent sections cover each function in more detail.

By default, PSoC Creator assigns the instance name "Comp\_1" to the first instance of a component in a given design. You can rename the instance to any unique value that follows the syntactic rules for identifiers. The instance name becomes the prefix of every global function name, variable, and constant symbol. For readability, the instance name used in the following table is "Comp."

| Function                     | Description                                                                 |
|------------------------------|-----------------------------------------------------------------------------|
| Comp_Start()                 | Initializes the Comparator with default customizer values.                  |
| Comp_Stop()                  | Turns off the Comparator.                                                   |
| Comp_SetSpeed()              | Sets speed of the Comparator.                                               |
| Comp_ZeroCal()               | Zeros the input offset of the Comparator.                                   |
| Comp_GetCompare()            | Returns compare result.                                                     |
| Comp_LoadTrim()              | Writes a value to the Comparator trim register.                             |
| Comp_Sleep()                 | Stops Comparator operation and saves the user configuration.                |
| Comp_Wakeup()                | Restores and enables the user configuration.                                |
| Comp_Init()                  | Initializes or restores default Comparator configuration.                   |
| Comp_Enable()                | Enables the Comparator.                                                     |
| Comp_SaveConfig()            | Empty function. Provided for future use.                                    |
| Comp_RestoreConfig()         | Empty function. Provided for future use.                                    |
| Comp_PwrDwnOverrideEnable()  | Enables Comparator operation in sleep mode. Only valid for PSoC 3 silicon.  |
| Comp_PwrDwnOverrideDisable() | Disables Comparator operation in sleep mode. Only valid for PSoC 3 silicon. |

#### **Global Variables**

| Variable     | Description                                                                                                                                                                                                                                                 |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Comp_initVar | Indicates whether the Comparator has been initialized. The variable is initialized to 0 and set to 1 the first time Comp_Start() is called. This allows the component to restart without reinitialization after the first call to the Comp_Start() routine. |
|              | If reinitialization of the component is required, then the Comp_Init() function can be called before the Comp_Start() or Comp_Enable() function.                                                                                                            |



## void Comp\_Start(void)

**Description:** This is the preferred method to begin component operation. Comp\_Start() sets the initVar

variable, calls the Comp\_Init() function, and then calls the Comp\_Enable() function.

Parameters: None Return Value: None

Side Effects: If the initVar variable is already set, this function only calls the Comp Enable() function.

#### void Comp\_Stop(void)

**Description:** Disables and powers down the comparator.

Parameters: None
Return Value: None
Side Effects: None

## void Comp\_SetSpeed(uint8 speed)

**Description:** This function selects one of three speed modes for the comparator. The comparator power

consumption increases for the faster speed modes.

**Parameters:** uint8 speed: Speed parameter, see the following table for valid settings.

| Speed Options  | Description                                                              |
|----------------|--------------------------------------------------------------------------|
| Comp_LOWPOWER  | Use this setting for very low power applications.                        |
| Comp_SLOWSPEED | Use this setting for signals requiring response times slower than 80 ns. |
| Comp_HIGHSPEED | Use this setting for signals requiring response times faster than 80 ns. |

Return Value: None
Side Effects: None



## uint16 Comp\_ZeroCal(void)

**Description:** Performs custom calibration of the input offset to minimize error for a specific set of

conditions: comparator reference voltage, supply voltage, and operating temperature.

A reference voltage in the range at which the comparator will be used must be applied to the negative input of the comparator while the offset calibration is performed. The comparator component must be configured for Fast or Slow operation when calibration is performed. The calibration process will not work correctly if the comparator is configured in

Low Power mode.

Parameters: None

**Return Value:** uint16: The value from the comparator trim register after the offset calibration is complete.

This value has the same format as the input parameter for the Comp LoadTrim() API

routine. Refer to the *TRM* for a description of the comparator trim register.

**Side Effects:** During the calibration procedure, the comparator output may behave erratically.

During the calibration procedure, the analog routing switches for the comparator positive input are reconfigured. This reconfiguration may affect the analog signal routing for other

components that are connected to the comparator positive input.

When calibration is complete, all routing and comparator configuration registers are

restored to the state they were in before calibration occurred.

#### uint8 Comp GetCompare(void)

**Description:** This function returns a nonzero value when the voltage connected to the positive input is

greater than the negative input voltage. This value is not affected by the Polarity

parameter. This value always reflects a noninverted state.

Parameters: None

Return Value: uint8: Comparator output state. Nonzero value when the positive input voltage is greater

than the negative input voltage; otherwise, the return value is zero.

Side Effects: None

## void Comp\_LoadTrim(uint16 trimVal)

**Description:** This function writes a value into the comparator trim register.

**Parameters:** uint16 trimVal: Value to be stored in the comparator trim register.

This value has the same format as the parameter returned by the Comp\_ZeroCal() API

routine. Refer to the *TRM* for a description of the comparator trim register.

Return Value: None
Side Effects: None



# void Comp\_SaveConfig(void)

**Description:** This function saves the component configuration and nonretention registers. It also saves

the current component parameter values, as defined in the Configure dialog or as modified

by appropriate APIs. This function is called by the Comp\_Sleep() function.

Parameters: None Return Value: None

**Side Effects:** Empty function. Implemented for future usage. No effect by calling this function.

## void Comp\_RestoreConfig(void)

**Description:** This function restores the component configuration and nonretention registers. It also

restores the component parameter values to what they were prior to calling the

Comp\_Sleep() function.

Parameters: None Return Value: None

**Side Effects:** Empty function. Implemented for future use. No effect by calling this function.

#### void Comp Sleep(void)

**Description:** This is the preferred routine to prepare the component for sleep. The Comp\_Sleep()

routine saves the current component state. Then it calls the Comp Stop() function and

calls Comp SaveConfig() to save the hardware configuration.

Call the Comp\_Sleep() function before calling the CyPmSleep() or the CyPmHibernate() function. Refer to the PSoC Creator *System Reference Guide* for more information about

power management functions.

Parameters: None Return Value: None

Side Effects: In the inverting mode of comparator, the output is implemented using UDB. Hence, the

comparator output level is high when this sleep API is called and it does not go to sleep.

#### void Comp\_Wakeup(void)

**Description:** This is the preferred routine to restore the component to the state when Comp\_Sleep() was

called. The Comp\_Wakeup() function calls the Comp\_RestoreConfig() function to restore the configuration. If the component was enabled before the Comp\_Sleep() function was

called, the Comp\_Wakeup() function will also re-enable the component.

Parameters: None Return Value: None

Side Effects: Calling the Comp\_Wakeup() function without first calling the Comp\_Sleep() or

Comp\_SaveConfig() function may produce unexpected behavior.

#### void Comp\_PwrDwnOverrideEnable(void)

**Description:** This is the power-down override feature. It allows the component to stay active during sleep

mode. Before calling this API, the Comp\_SetPower() API should be called with the Comp\_LOWPOWER parameter to set the comparator power mode to Ultra Low Power. This is because Ultra Low Power is the only valid power mode for the comparator in Sleep

mode.

Parameters: None
Return Value: None
Side Effects: None

## void Comp\_PwrDwnOverrideDisable(void)

**Description:** This is the power-down override feature. This function allows the comparator to stay

inactive during sleep mode.

Parameters: None
Return Value: None
Side Effects: None

## void Comp\_Init(void)

**Description:** Initializes or restores the component according to the customizer Configure dialog settings. It

is not necessary to call Comp Init() because the Comp Start() routine calls this function and

is the preferred method to begin component operation.

Parameters: None Return Value: None

Side Effects: All registers will be set to values according to the customizer Configure dialog.



### void Comp\_Enable(void)

**Description:** Activates the hardware and begins component operation. It is not necessary to call

Comp\_Enable() because the Comp\_Start() routine calls this function, which is the preferred

method to begin component operation.

Parameters: None
Return Value: None
Side Effects: None

# **MISRA** Compliance

This section describes the MISRA-C:2004 compliance and deviations for the component. There are two types of deviations defined:

- project deviations deviations that are applicable for all PSoC Creator components
- specific deviations deviations that are applicable only for this component

This section provides information on component-specific deviations. Project deviations are described in the MISRA Compliance section of the *System Reference Guide* along with information on the MISRA compliance verification environment.

The Comp component does not have any specific deviations, and it has no embedded components.

# Sample Firmware Source Code

PSoC Creator provides numerous example projects that include schematics and example code in the Find Example Project dialog. For component-specific examples, open the dialog from the Component Catalog or an instance of the component in a schematic. For general examples, open the dialog from the Start Page or **File** menu. As needed, use the **Filter Options** in the dialog to narrow the list of projects available to select.

Refer to the "Find Example Project" topic in the PSoC Creator Help for more information.

# **Functional Description**

The Comparator is functionally a high-gain high-bandwidth differential amplifier (an opamp with the compensation removed). The comparator is trimmed at the factory to achieve low input offset voltage. It can be trimmed at runtime in the customer's code to achieve improved input offset voltage precision at a specific point. Hysteresis is enabled by adding offsetting currents to the input stage. The nominal hysteresis is 10 mV (33 mV maximum), which is enough to be significantly larger than the sum of any input self noise of the comparator and internal routing interference.



Input offset voltage is normally specified as the absolute value of the difference between the two inputs when the output of the Comparator switches state.

#### Resources

The analog comparator component uses one analog comparator block.

# **API Memory Usage**

The component memory usage varies significantly, depending on the compiler, device, number of APIs used and component configuration. The following table provides the memory usage for all APIs available in the given component configuration.

The measurements have been done with the associated compiler configured in Release mode with optimization set for Size. For a specific design the map file generated by the compiler can be analyzed to determine the memory usage.

|               | PSoC 3 (K | (eil_PK51) | PSoC 5LP (GCC) |       |  |
|---------------|-----------|------------|----------------|-------|--|
| Configuration | Flash     | SRAM       | Flash          | SRAM  |  |
|               | Bytes     | Bytes      | Bytes          | Bytes |  |
| Default       | 512       | 2          | 584            | 5     |  |

# **PSoC 3 DC and AC Electrical Characteristics**

Specifications are valid for  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$  and  $T_{J} \le 100~^{\circ}\text{C}$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## **Comparator DC Specifications for CY8C38 Family**

| Parameter       | Description                                    | Conditions                                                           | Min | Тур | Max | Units |
|-----------------|------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|-------|
| V <sub>OS</sub> | Input offset voltage in fast mode              | Factory trim, $V_{DDA} > 2.7 \text{ V}$ , $V_{IN} \ge 0.5 \text{ V}$ | 1   | I   | 10  | mV    |
|                 | Input offset voltage in slow mode              | Factory trim, V <sub>IN</sub> ≥ 0.5 V                                | _   | _   | 9   | mV    |
|                 | Input offset voltage in fast mode <sup>1</sup> | Custom trim                                                          | _   | _   | 4   | mV    |
|                 | Input offset voltage in slow mode <sup>1</sup> | Custom trim                                                          | _   | _   | 4   | mV    |
|                 | Input offset voltage in ultra low-power mode   | V <sub>DDA</sub> ≤ 4.6 V                                             | _   | ±12 | _   | mV    |

<sup>&</sup>lt;sup>1</sup> The recommended procedure for using a custom trim value for the on-chip comparators can be found in the TRM.



Document Number: 001-84985 Rev. \*A Page 11 of 16

| Parameter         | Description                              | Conditions               | Min              | Тур | Max                     | Units |
|-------------------|------------------------------------------|--------------------------|------------------|-----|-------------------------|-------|
| V <sub>HYST</sub> | Hysteresis                               | Hysteresis enable mode   | _                | 10  | 32                      | mV    |
| V <sub>ICM</sub>  | Input common mode voltage                | High current / fast mode | V <sub>SSA</sub> | -   | $V_{DDA}$               | V     |
|                   |                                          | Low current / slow mode  | V <sub>SSA</sub> | _   | $V_{DDA}$               | V     |
|                   |                                          | Ultra low power mode     | V <sub>SSA</sub> | _   | V <sub>DDA</sub> – 1.15 | V     |
|                   |                                          | V <sub>DDA</sub> ≤ 4.6 V |                  |     |                         |       |
| CMRR              | Common mode rejection ratio              |                          | _                | 50  | _                       | dB    |
| I <sub>CMP</sub>  | High current mode/fast mode <sup>2</sup> |                          | _                | _   | 400                     | μA    |
|                   | Low current mode/slow mode <sup>2</sup>  |                          | _                | _   | 100                     | μA    |
|                   | Ultra low-power mode <sup>2</sup>        | V <sub>DDA</sub> ≤ 4.6 V | _                | 6   | _                       | μA    |

# **Comparator DC Specifications for CY8C32 Automotive Family**

| Parameter         | Description                                    | Conditions                                                           | Min              | Тур | Max                     | Units |
|-------------------|------------------------------------------------|----------------------------------------------------------------------|------------------|-----|-------------------------|-------|
| Vos               | Input offset voltage in fast mode              | Factory trim, $V_{DDA} > 2.7 \text{ V}$ , $V_{IN} \ge 0.5 \text{ V}$ | _                | _   | 10                      | mV    |
|                   | Input offset voltage in slow mode              | Factory trim, V <sub>IN</sub> ≥ 0.5 V                                | _                | _   | 9                       | mV    |
|                   | Input offset voltage in fast mode <sup>1</sup> | Custom trim                                                          | _                | _   | 4                       | mV    |
|                   | Input offset voltage in slow mode <sup>1</sup> | Custom trim                                                          | _                | _   | 4                       | mV    |
|                   | Input offset voltage in ultra low-power mode   | V <sub>DDA</sub> ≤ 4.6 V                                             | _                | ±12 | _                       | mV    |
| V <sub>HYST</sub> | Hysteresis                                     | Hysteresis enable mode                                               | _                | 10  | 32                      | mV    |
| V <sub>ICM</sub>  | Input common mode voltage                      | High current / fast mode                                             | V <sub>SSA</sub> | _   | $V_{DDA}$               | V     |
|                   |                                                | Low current / slow mode                                              | V <sub>SSA</sub> | _   | $V_{DDA}$               | V     |
|                   |                                                | Ultra low power mode V <sub>DDA</sub> ≤ 4.6 V                        | $V_{SSA}$        | -   | V <sub>DDA</sub> – 1.15 | V     |
| CMRR              | Common mode rejection ratio                    |                                                                      | _                | 50  | _                       | dB    |
| I <sub>CMP</sub>  | High current mode/fast mode <sup>2</sup>       | -40°C ≤ Ta ≤85°C and<br>Tj ≤ 100°C                                   | _                | ı   | 400                     | μА    |
|                   |                                                | -40°C ≤ Ta ≤ 125°C and<br>Tj ≤ 150°C                                 | _                | _   | 600                     | μА    |



Page 12 of 16 Document Number: 001-84985 Rev. \*A

<sup>&</sup>lt;sup>2</sup> Based on device characterization (Not production tested).

| Parameter | Description                             | Conditions                           | Min | Тур | Max | Units |
|-----------|-----------------------------------------|--------------------------------------|-----|-----|-----|-------|
|           | Low current mode/slow mode <sup>2</sup> | -40°C ≤ Ta ≤ 85°C and<br>Tj ≤ 100°C  | -   | _   | 100 | μA    |
|           |                                         | -40°C ≤ Ta ≤ 125°C and<br>Tj ≤ 150°C | -   | _   | 150 | μA    |
|           | Ultra low-power mode <sup>2</sup>       | V <sub>DDA</sub> ≤ 4.6 V             | -   | 6   | _   | μΑ    |

# **Comparator AC Specifications**

| Parameter         | Description                                      | Conditions                              | Min | Тур | Max | Units |
|-------------------|--------------------------------------------------|-----------------------------------------|-----|-----|-----|-------|
| T <sub>RESP</sub> | Response time, high current mode <sup>2</sup>    | 50-mV overdrive,<br>measured pin-to-pin | _   | 75  | 110 | ns    |
|                   | Response time, low current mode <sup>2</sup>     | 50-mV overdrive,<br>measured pin-to-pin | _   | 155 | 200 | ns    |
|                   | Response time, ultra low-power mode <sup>2</sup> | 50-mV overdrive,<br>measured pin-to-pin | _   | 55  | _   | μs    |

# **PSoC 5LP DC and AC Electrical Characteristics**

Specifications are valid for  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$  and  $T_{J} \le 100~^{\circ}\text{C}$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

# **Comparator DC Specifications**

| Parameter         | Description                                      | Conditions                                                           | Min              | Тур | Max                     | Units |
|-------------------|--------------------------------------------------|----------------------------------------------------------------------|------------------|-----|-------------------------|-------|
| V <sub>os</sub>   | Input offset voltage in fast mode                | Factory trim, $V_{DDA} > 2.7 \text{ V}$ , $V_{IN} \ge 0.5 \text{ V}$ | -                | -   | 10                      | mV    |
|                   | Input offset voltage in slow mode                | Factory trim, V <sub>IN</sub> ≥ 0.5 V                                | _                | _   | 9                       | mV    |
| Vos               | Input offset voltage in fast mode <sup>1</sup>   | Custom trim                                                          | _                | _   | 4                       | mV    |
|                   | Input offset voltage in slow mode <sup>1</sup>   | Custom trim                                                          | _                | _   | 4                       | mV    |
| Vos               | Input offset voltage in ultra low-<br>power mode |                                                                      | _                | ±12 | _                       | mV    |
| V <sub>HYST</sub> | Hysteresis                                       | Hysteresis enable mode                                               | -                | 10  | 32                      | mV    |
| V <sub>ICM</sub>  | Input common mode voltage                        | High current / fast mode                                             | $V_{SSA}$        | _   | $V_{DDA}$               | V     |
|                   |                                                  | Low current / slow mode                                              | V <sub>SSA</sub> | _   | $V_{DDA}$               | V     |
|                   |                                                  | Ultra low power mode                                                 | V <sub>SSA</sub> | _   | V <sub>DDA</sub> – 1.15 | V     |



| Parameter        | Description                              | Conditions | Min | Тур | Max | Units |
|------------------|------------------------------------------|------------|-----|-----|-----|-------|
| CMRR             | Common mode rejection ratio              |            | _   | 50  | _   | dB    |
| I <sub>CMP</sub> | High current mode/fast mode <sup>2</sup> |            | _   | _   | 400 | μA    |
|                  | Low current mode/slow mode <sup>2</sup>  |            | _   | _   | 100 | μA    |
|                  | Ultra low-power mode <sup>2</sup>        |            | _   | 6   | _   | μA    |

# **Comparator AC Specifications**

| Parameter         | Description                                      | Conditions                              | Min | Тур | Max | Units |
|-------------------|--------------------------------------------------|-----------------------------------------|-----|-----|-----|-------|
| T <sub>RESP</sub> | Response time, high current mode <sup>2</sup>    | 50-mV overdrive,<br>measured pin-to-pin | _   | 75  | 110 | ns    |
|                   | Response time, low current mode <sup>2</sup>     | 50-mV overdrive,<br>measured pin-to-pin | _   | 155 | 200 | ns    |
|                   | Response time, ultra low-power mode <sup>2</sup> | 50-mV overdrive,<br>measured pin-to-pin | _   | 55  | _   | μs    |



# **Component Changes**

This section lists the major changes in the component from the previous version.

| Version | Description of Changes                                                                     | Reason for Changes / Impact                                                                                                                |
|---------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0.a   | Renamed the <b>Sync</b> parameter from "Norm" to "Normal" on the Configure dialog.         |                                                                                                                                            |
|         | Updated DC and AC Electrical Characteristics.                                              |                                                                                                                                            |
| 2.0     | Added MISRA Compliance section.                                                            | The component does not have any specific deviations.                                                                                       |
| 1.90    | Updated ZeroCal() API.                                                                     | In order to decrease function execution time.                                                                                              |
|         | Updated comparator trim register masks for PSoC3, PSoC5LP or later.                        | To support zero calibration procedure for this chips.                                                                                      |
|         | Adding support Panther LP silicon.                                                         |                                                                                                                                            |
| 1.80    |                                                                                            | Per creator 2.0 public release requirement.                                                                                                |
| 1.70    | Comp_Stop() API changes for PSoC 5.                                                        | Change required to prevent the component from impacting unrelated analog signals when stopped, when used with PSoC 5.                      |
|         | Fixed an issue with using comparator as wakeup source for Sleep and Alt Active modes.      | Comparator was not configured correctly in previous version to use it as a wakeup source for Sleep and Alt Active modes.                   |
|         | Changed Comp_SetSpeed() API to set the comparator trim values based on the speed settings. | Comparator Trim values were not properly set based on the speed settings in the previous version of the component.                         |
|         | Comparator GUI updates                                                                     | To force the power mode to Ultra Low power when PowerDownOverride option is enabled.                                                       |
| 1.60    | Updated configuration window with an accurate waveform including hysteresis.               | Previous configuration window did not provide enough information for ease of use.                                                          |
|         | Corrected Hysteresis enable bit setting implementation                                     | The meaning of the enable hysteresis bit was flipped. This has been corrected to correctly enable hysteresis on all versions of silicon    |
|         | Added characterization data to datasheet.                                                  |                                                                                                                                            |
|         | Minor datasheet edits and updates.                                                         |                                                                                                                                            |
| 1.50.a  | Added Known Problems and Solutions to datasheet                                            | To provide a workaround for hysteresis problem in PSoC 3 ES2 silicon.                                                                      |
| 1.50    | Added Sleep/Wakeup and Init/Enable APIs.                                                   | To support low power modes, as well as to provide common interfaces to separate control of initialization and enabling of most components. |



Document Number: 001-84985 Rev. \*A Page 15 of 16

| Version | Description of Changes                                               | Reason for Changes / Impact                                                                                                                |
|---------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|         | Updated Configure dialog with customized interface.                  | The updated Configure dialog makes it easier to use. There is also a preview of how the component will change based on various selections. |
|         | Added Power Down Override parameter to the Configure dialog.         | To allow configuration of Comparator to operate during sleep mode.                                                                         |
|         | Added Comp_PwrDwnOverrideEnable()/Comp_PwrDwnOverrideDisable() APIs. | To allow the component to stay active/inactive during sleep mode.                                                                          |

© Cypress Semiconductor Corporation, 2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

PSoC® and CapSense® are registered trademarks, and PSoC® Creator™ and Programmable System-on-Chip™ are trademarks of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A HALFICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.



Page 16 of 16 Document Number: 001-84985 Rev. \*A